

### **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Fairchild Semiconductor SCAN18374TSSC

For any questions, you can email us directly: sales@integrated-circuit.com





October 1991 Revised May 2000

#### **SCAN18374T D-Type Flip-Flop with 3-STATE Outputs**

#### **General Description**

The SCAN18374T is a high speed, low-power D-type flipflop featuring separate D-type inputs organized into dual 9bit bytes with byte-oriented clock and output enable control signals. This device is compliant with IEEE 1149.1 Standard Test Access Port and BOUNDARY-SCAN Architecture with the incorporation of the defined BOUNDARY-SCAN test logic and test access port consisting of Test Data Input (TDI), Test Data Out (TDO), Test Mode Select (TMS), and Test Clock (TCK).

#### **Features**

- IEEE 1149.1 (JTAG) Compliant
- Buffered positive edge-triggered clock
- 3-STATE outputs for bus-oriented applications
- 9-bit data busses for parity applications
- Reduced-swing outputs source 32 mA/sink 64 mA
- $\blacksquare$  Guaranteed to drive  $50\Omega$  transmission line to TTL input levels of 0.8V and 2.0V
- TTL compatible inputs
- 25 mil pitch SSOP (Shrink Small Outline Package)
- Includes CLAMP and HIGHZ instructions
- Member of Fairchild's SCAN Products

#### **Ordering Code:**

| Order Number  | Package Number | Package Description                                                   |
|---------------|----------------|-----------------------------------------------------------------------|
| SCAN18374TSSC | MS56A          | 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300 Wide |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Connection Diagram**



#### **Pin Descriptions**

| Pin Names                                             | Description                  |
|-------------------------------------------------------|------------------------------|
| AI <sub>(0-8)</sub> , BI <sub>(0-8)</sub>             | Data Inputs                  |
| AI <sub>(0-8)</sub> , BI <sub>(0-8)</sub><br>ACP, BCP | Clock Pulse Inputs           |
| $\overline{AOE}_1$ , $\overline{BOE}_1$               | 3-STATE Output Enable Inputs |
| AO <sub>(0-8)</sub> , BO <sub>(0-8)</sub>             | 3-STATE Outputs              |

#### **Truth Tables**

|     | 40               |                     |                     |  |
|-----|------------------|---------------------|---------------------|--|
| ACP | AOE <sub>1</sub> | AI <sub>(0-8)</sub> | AO <sub>(0-8)</sub> |  |
| Х   | Н                | Х                   | Z                   |  |
| ~   | L                | L                   | L                   |  |
| ~   | L                | Н                   | Н                   |  |

|     | PO.              |                     |   |
|-----|------------------|---------------------|---|
| ВСР | BOE <sub>1</sub> | BO <sub>(0-8)</sub> |   |
| Х   | Н                | Х                   | Z |
| ~   | L                | L                   | L |
| ~   | L                | Н                   | Н |

- H = HIGH Voltage Level
- L = LOW Voltage Level X = Immaterial
- Z = High Impedance = L-to-H Transition

### Distributor of Fairchild Semiconductor: Excellent Integrated System Limited

Datasheet of SCAN18374TSSC - IC D-TYPE POS TRG DUAL 56SSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

## SCAN18374T

#### **Functional Description**

The SCAN18374 consists of two sets of nine edge-triggered flip-flops with individual D-type inputs and 3-STATE true outputs. The buffered clock and buffered Output Enable pins are common to all flip-flops. Each set of the nine flip-flops will store the state of their individual D inputs that meet the setup and hold time requirements on the

LOW-to-HIGH Clock (ACP or BCP) transition. With the Output Enable ( $\overline{AOE}_1$  or  $\overline{BOE}_1$ ) LOW, the contents of the nine flip-flops are available at the outputs. When the Output Enable is HIGH, the outputs go to the high impedance state. Operation of the Output Enable input does not affect the state of the flip-flops.

#### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### **Block Diagrams**



Note: BSR stands for Boundary Scan Register



Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

#### **Description of Boundary-Scan Circuitry**

The scan cells used in the BOUNDARY-SCAN register are one of the following two types depending upon their location. Scan cell TYPE1 is intended to solely observe system data, while TYPE2 has the additional ability to control system data.

Scan cell TYPE1 is located on each system input pin while scan cell TYPE2 is located at each system output pin as well as at each of the two internal active-high output enable signals. AOE controls the activity of the A-outputs while BOE controls the activity of the B-outputs. Each will activate their respective outputs by loading a logic high.

The BYPASS register is a single bit shift register stage identical to scan cell TYPE1. It captures a fixed logic low.

#### **Bypass Register Scan Chain Definition**



The INSTRUCTION register is an eight-bit register which captures the value 00111101.

The two least significant bits of this captured value (01) are required by IEEE Std 1149.1. The upper six bits are unique to the SCAN18374T device. SCAN CMOS Test Access Logic devices do not include the IEEE 1149.1 optional identification register. Therefore, this unique captured value can be used as a "pseudo ID" code to confirm that the correct device is placed in the appropriate location in the boundary scan chain.



| Instruction Code | Instruction    |
|------------------|----------------|
| 00000000         | EXTEST         |
| 10000001         | SAMPLE/PRELOAD |
| 10000010         | CLAMP          |
| 00000011         | HIGHZ          |
| All Others       | BYPASS         |



Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# SCAN18374T

### Description of Boundary-Scan Circuitry (Continued) Boundary-Scan Register Definition Index

| Bit No. | Pin Name         | lame Pin No. Pin Typ |          | Scan C | ell Type |
|---------|------------------|----------------------|----------|--------|----------|
| 41      | ĀOE₁             | 3                    | Input    | TYPE1  | Control  |
| 40      | ACP              | 54                   | Input    | TYPE1  | Signals  |
| 39      | AOE              |                      | Internal | TYPE2  |          |
| 38      | BOE <sub>1</sub> | 26                   | Input    | TYPE1  |          |
| 37      | BCP              | 31                   | Input    | TYPE1  |          |
| 36      | BOE              |                      | Internal | TYPE2  |          |
| 35      | Al <sub>0</sub>  | 55                   | Input    | TYPE1  | A–in     |
| 34      | AI <sub>1</sub>  | 53                   | Input    | TYPE1  |          |
| 33      | $AI_2$           | 52                   | Input    | TYPE1  |          |
| 32      | $AI_3$           | 50                   | Input    | TYPE1  |          |
| 31      | $AI_4$           | 49                   | Input    | TYPE1  |          |
| 30      | Al <sub>5</sub>  | 47                   | Input    | TYPE1  |          |
| 29      | Al <sub>6</sub>  | 46                   | Input    | TYPE1  |          |
| 28      | Al <sub>7</sub>  | 44                   | Input    | TYPE1  |          |
| 27      | Al <sub>8</sub>  | 43                   | Input    | TYPE1  |          |
| 26      | BI <sub>0</sub>  | 42                   | Input    | TYPE1  | B–in     |
| 25      | BI <sub>1</sub>  | 41                   | Input    | TYPE1  |          |
| 24      | $BI_2$           | 39                   | Input    | TYPE1  |          |
| 23      | BI <sub>3</sub>  | 38                   | Input    | TYPE1  |          |
| 22      | BI <sub>4</sub>  | 36                   | Input    | TYPE1  |          |
| 21      | BI <sub>5</sub>  | 35                   | Input    | TYPE1  |          |
| 20      | BI <sub>6</sub>  | 33                   | Input    | TYPE1  |          |
| 19      | BI <sub>7</sub>  | 32                   | Input    | TYPE1  |          |
| 18      | BI <sub>8</sub>  | 30                   | Input    | TYPE1  |          |
| 17      | $AO_0$           | 2                    | Output   | TYPE2  | A-out    |
| 16      | AO <sub>1</sub>  | 4                    | Output   | TYPE2  |          |
| 15      | AO <sub>2</sub>  | 5                    | Output   | TYPE2  |          |
| 14      | $AO_3$           | 7                    | Output   | TYPE2  |          |
| 13      | $AO_4$           | 8                    | Output   | TYPE2  |          |
| 12      | AO <sub>5</sub>  | 10                   | Output   | TYPE2  |          |
| 11      | AO <sub>6</sub>  | 11                   | Output   | TYPE2  |          |
| 10      | AO <sub>7</sub>  | 13                   | Output   | TYPE2  |          |
| 9       | AO <sub>8</sub>  | 14                   | Output   | TYPE2  |          |
| 8       | BO <sub>0</sub>  | 15                   | Output   | TYPE2  | B-out    |
| 7       | BO <sub>1</sub>  | 16                   | Output   | TYPE2  |          |
| 6       | BO <sub>2</sub>  | 18                   | Output   | TYPE2  |          |
| 5       | BO <sub>3</sub>  | 19                   | Output   | TYPE2  |          |
| 4       | BO <sub>4</sub>  | 21                   | Output   | TYPE2  |          |
| 3       | BO <sub>5</sub>  | 22                   | Output   | TYPE2  |          |
| 2       | BO <sub>6</sub>  | 24                   | Output   | TYPE2  |          |
| 1       | BO <sub>7</sub>  | 25                   | Output   | TYPE2  |          |
| 0       | BO <sub>8</sub>  | 27                   | Output   | TYPE2  |          |



#### Absolute Maximum Ratings(Note 1)

Supply Voltage (V<sub>CC</sub>)

DC Input Diode Current (I<sub>IK</sub>)

 $V_I = -0.5V$ -20 mA  $V_I = V_{CC} + 0.5V$ +20 mA DC Output Diode Current (I<sub>OK</sub>)

DC Output Source/Sink Current ( $I_O$ )

 $V_{O} = -0.5V$ -20 mA  $V_O = V_{CC} + 0.5V$ +20 mA DC Output Voltage (V<sub>O</sub>) -0.5V to  $V_{CC}$  +0.5V

DC V<sub>CC</sub> or Ground Current

Per Output Pin ±70 mA

Junction Temperature

SSOP +140°C Storage Temperature  $-65^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$ ESD (Min) 2000V

#### **Recommended Operating Conditions**

Supply Voltage (V<sub>CC</sub>)

4.5V to 5.5V SCAN Products 0V to V<sub>CC</sub> Input Voltage (V<sub>I</sub>) 0V to  $V_{\mbox{\footnotesize CC}}$ Output Voltage (V<sub>O</sub>) -40°C to +85°C Operating Temperature (T<sub>A</sub>) 125 mV/ns Minimum Input Edge Rate ΔV/Δt

 $V_{\text{IN}}$  from 0.8V to 2.0V

V<sub>CC</sub> @ 4.5V, 5.5V

±70 mA

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of SCAN circuits outside databook specifications.

#### **DC Electrical Characteristics**

| 0                | B                                 | V <sub>cc</sub> | T <sub>A</sub> = | $+25^{\circ}C$ $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |      | 11    | Conditions                           |
|------------------|-----------------------------------|-----------------|------------------|--------------------------------------------------------------|------|-------|--------------------------------------|
| Symbol           | Parameter                         | (V)             | Тур              | Guaranteed Limits                                            |      | Units |                                      |
| V <sub>IH</sub>  | Minimum HIGH                      | 4.5             | 1.5              | 2.0                                                          | 2.0  | V     | V <sub>OUT</sub> = 0.1V              |
|                  | Input Voltage                     | 5.5             | 1.5              | 2.0                                                          | 2.0  | V     | or V <sub>CC</sub> -0.1V             |
| V <sub>IL</sub>  | Maximum LOW                       | 4.5             | 1.5              | 0.8                                                          | 0.8  | V     | V <sub>OUT</sub> = 0.1V              |
|                  | Input Voltage                     | 5.5             | 1.5              | 0.8                                                          | 0.8  | V     | or V <sub>CC</sub> -0.1V             |
| V <sub>OH</sub>  | Minimum HIGH                      | 4.5             |                  | 3.15                                                         | 3.15 | V     | . 50 4                               |
|                  | Output Voltage                    | 5.5             |                  | 4.15                                                         | 4.15 | V     | $I_{OUT} = -50 \mu A$                |
|                  | (Note 2)                          | 4.5             |                  | 2.4                                                          | 2.4  | V     | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |
|                  |                                   | 5.5             |                  | 2.4                                                          | 2.4  | V     | $I_{OH} = -32 \text{ mA}$            |
|                  |                                   | 4.5             |                  | 2.4                                                          |      | .,    | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |
|                  |                                   | 5.5             |                  | 2.4                                                          |      | V     | $I_{OH} = -24 \text{ mA}$            |
| V <sub>OL</sub>  | Maximum LOW                       | 4.5             |                  | 0.1                                                          | 0.1  | V     | I <sub>OUT</sub> = 50 μA             |
|                  | Output Voltage                    | 5.5             |                  | 0.1                                                          | 0.1  | V     |                                      |
|                  | (Note 2)                          | 4.5             |                  | 0.55                                                         | 0.55 | V     | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |
|                  |                                   | 5.5             |                  | 0.55                                                         | 0.55 | V     | I <sub>OL</sub> = 64 mA              |
|                  |                                   | 4.5             |                  | 0.55                                                         |      | V     | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |
|                  |                                   | 5.5             |                  | 0.55                                                         |      | V     | $I_{OL} = 48 \text{ mA}$             |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current  | 5.5             |                  | ±0.1                                                         | ±1.0 | μА    | $V_I = V_{CC}$ , GND                 |
| I <sub>IN</sub>  | Maximum Input                     | 5.5             |                  | 2.8                                                          | 3.6  | μА    | $V_I = V_{CC}$                       |
| TDI, TMS         | Leakage                           |                 |                  | -385                                                         | -385 | μА    | V <sub>I</sub> = GND                 |
|                  | Minimum Input Leakage             | 5.5             |                  | -160                                                         | -160 | μА    | V <sub>I</sub> = GND                 |
| I <sub>OLD</sub> | Minimum Dynamic                   | 5.5             |                  | 94                                                           | 94   | mA    | V <sub>OLD</sub> = 0.8V Max          |
| I <sub>OHD</sub> | Output Current (Note 3)           |                 |                  | -40                                                          | -40  | mA    | V <sub>OHD</sub> = 2.0V Min          |
| l <sub>OZ</sub>  | Maximum Output<br>Leakage Current | 5.5             |                  | ±0.5                                                         | ±5.0 | μА    | $V_{I}$ (OE) = $V_{IL}$ , $V_{IH}$   |
| los              | Output Short                      | 5.5             |                  | -100                                                         | -100 | mA    | $V_O = 0V$                           |
|                  | Circuit Current                   |                 |                  |                                                              |      | (min) |                                      |
| I <sub>CC</sub>  | Maximum Quiescent                 | 5.5             |                  | 16.0                                                         | 88   |       | V <sub>O</sub> = Open                |
|                  | Supply Current                    | 5.5             |                  | 16.0                                                         | 88   | μА    | TDI, TMS = $V_{CC}$                  |
|                  |                                   | 5.5             |                  | 750                                                          | 820  | μА    | V <sub>O</sub> = Open                |
|                  |                                   | 5.5             |                  | 730                                                          | 020  | μΛ    | TDI, TMS = GND                       |

### Distributor of Fairchild Semiconductor: Excellent Integrated System Limited

SCAN18374T

#### DC Electrical Characteristics (Continued)

| Symbol           | Parameter               | V <sub>CC</sub> T <sub>A</sub> = +25°C |     | +25°C             | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions                                                                                  |  |
|------------------|-------------------------|----------------------------------------|-----|-------------------|-----------------------------------------------|-------|---------------------------------------------------------------------------------------------|--|
| - Cymbol         | r drameter              | (V)                                    | Тур | Guaranteed Limits |                                               | Omio  |                                                                                             |  |
| I <sub>CCt</sub> | Maximum I <sub>CC</sub> | 5.5                                    |     | 2.0               | 2.0                                           | mA    | $V_I = V_{CC} - 2.1V$                                                                       |  |
|                  | Per Input               | 5.5                                    |     | 2.15              | 2.15                                          | mA    | V <sub>I</sub> = V <sub>CC</sub> - 2.1V<br>TDI/TMS Pin, Test One<br>with the Other Floating |  |

Note 2: All outputs loaded; thresholds associated with output under test.

Note 3: Maximum test duration 2.0 ms, one output loaded at a time.

#### **Noise Specifications**

| Symbol           | Parameter                                                 | V <sub>CC</sub> | T <sub>A</sub> = +25°C |                      | $T_A = -40$ °C to +85°C | Units  |
|------------------|-----------------------------------------------------------|-----------------|------------------------|----------------------|-------------------------|--------|
| Syllibol         | raianietei                                                | (V)             | Тур                    | Gua                  | ranteed Limits          | Offics |
| V <sub>OLP</sub> | Maximum HIGH Output Noise<br>(Note 5)(Note 6)             | 5.0             | 1.0                    | 1.5                  |                         | V      |
| V <sub>OLV</sub> | Minimum LOW Output Noise<br>(Note 5)(Note 6)              | 5.0             | -0.6                   | -1.2                 |                         | V      |
| V <sub>OHP</sub> | Maximum Overshoot<br>(Note 4)(Note 6)                     | 5.0             | V <sub>OH</sub> +1.0   | V <sub>OH</sub> +1.5 |                         | V      |
| V <sub>OHV</sub> | Minimum V <sub>CC</sub> Droop<br>(Note 4)(Note 6)         | 5.0             | V <sub>OH</sub> -1.0   | V <sub>OH</sub> -1.8 |                         | V      |
| V <sub>IHD</sub> | Minimum HIGH Dynamic Input Voltage Level (Note 4)(Note 7) | 5.5             | 1.6                    | 2.0                  | 2.0                     | V      |
| V <sub>ILD</sub> | Maximum LOW Dynamic Input Voltage Level (Note 4)(Note 7)  | 5.5             | 1.4                    | 0.8                  | 0.8                     | V      |

Note 4: Worst case package.

Note 5: Maximum number of outputs that can switch simultaneously is n. (n – 1) outputs are switched LOW and one output held LOW.

Note 6: Maximum number of outputs that can switch simultaneously is n. (n – 1) outputs are switched HIGH and one output held HIGH.

 $\textbf{Note 7:} \ \textbf{Maximum number of data inputs (n) switching.} \ (n-1) \ \textbf{input switching 0V to 3V.} \ \textbf{Input under test switching 3V to threshold (V_{ILD})}.$ 

#### **AC Electrical Characteristics**

| Symbol             | Parameter         | V <sub>CC</sub><br>(V) | $T_A = +25$ °C $C_L = 50 \text{ pF}$ |     |      | $T_A = -40$ °C to +85°C<br>$C_L = 50$ pF |      | Units |
|--------------------|-------------------|------------------------|--------------------------------------|-----|------|------------------------------------------|------|-------|
|                    |                   | (Note 8)               | Min                                  | Тур | Max  | Min                                      | Max  |       |
| t <sub>PLH</sub> , | Propagation Delay | 5.0                    | 2.5                                  |     | 9.5  | 2.5                                      | 10.5 | ns    |
| t <sub>PHL</sub>   | CP to Q           |                        | 2.5                                  |     | 10.3 | 2.5                                      | 11.5 | 115   |
| t <sub>PLZ</sub> , | Disable Time      | 5.0                    | 1.5                                  |     | 9.0  | 1.5                                      | 9.5  | ns    |
| t <sub>PHZ</sub>   |                   |                        | 1.5                                  |     | 9.0  | 1.5                                      | 10.0 | 115   |
| t <sub>PZL</sub> , | Enable Time       | 5.0                    | 2.0                                  |     | 10.9 | 2.0                                      | 12.0 | ns    |
| t <sub>PZH</sub>   |                   |                        | 2.0                                  |     | 8.9  | 2.0                                      | 9.5  | 113   |

**Note 8:** Voltage Range 5.0 is  $5.0V \pm 0.5V$ .

#### **AC Operating Requirements**

Normal Operation

| Symbol           | Parameter                       | V <sub>CC</sub><br>(V)<br>(Note 9) | $T_A = +25^{\circ}C$ $C_L = 50 \text{ pF}$ Guarantee | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $C_L = 50 \text{ pF}$ d Minimum | Units |
|------------------|---------------------------------|------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------|-------|
| t <sub>S</sub>   | Setup Time, H or L Data to CP   | 5.0                                | 3.0                                                  | 3.0                                                                                 | ns    |
| t <sub>H</sub>   | Hold Time, H or L<br>CP to Data | 5.0                                | 1.5                                                  | 1.5                                                                                 | ns    |
| t <sub>W</sub>   | CP Pulse Width                  | 5.0                                | 5.0                                                  | 5.0                                                                                 | ns    |
| f <sub>MAX</sub> | Maximum ACP/BCP Clock Frequency | 5.0                                | 100                                                  | 90                                                                                  | MHz   |

Note 9: Voltage Range 5.0 is 5.0V ± 0.5V



#### **AC Electrical Characteristics**

| Scan | Test ( | Operation |
|------|--------|-----------|
|------|--------|-----------|

|                    |                               | V <sub>CC</sub> | T <sub>A</sub> = +25°C |     |      | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |      |       |
|--------------------|-------------------------------|-----------------|------------------------|-----|------|-----------------------------------------------|------|-------|
| Symbol             | Parameter                     | (V)             | C <sub>L</sub> = 50 pF |     |      | C <sub>L</sub> = 50 pF                        |      | Units |
|                    |                               | (Note 10)       | Min                    | Тур | Max  | Min                                           | Max  |       |
| t <sub>PLH</sub> , | Propagation Delay             | 5.0             | 3.5                    |     | 13.2 | 3.5                                           | 14.5 |       |
| t <sub>PHL</sub>   | TCK to TDO                    |                 | 3.5                    |     | 13.2 | 3.5                                           | 14.5 | ns    |
| t <sub>PLZ</sub> , | Disable Time                  | 5.0             | 2.5                    |     | 11.5 | 2.5                                           | 11.9 |       |
| t <sub>PHZ</sub>   | TCK to TDO                    |                 | 2.5                    |     | 11.5 | 2.5                                           | 11.9 | ns    |
| t <sub>PZL</sub> , | Enable Time                   | 5.0             | 3.0                    |     | 14.5 | 3.0                                           | 15.8 |       |
| t <sub>PZH</sub>   | TCK to TDO                    |                 | 3.0                    |     | 14.5 | 3.0                                           | 15.8 | ns    |
| t <sub>PLH</sub> , | Propagation Delay             | 5.0             | 5.0                    |     | 18.0 | 5.0                                           | 19.8 |       |
| t <sub>PHL</sub>   | TCK to Data Out               |                 | 5.0                    |     | 18.0 | 5.0                                           | 19.8 | ns    |
|                    | During Update-DR State        |                 |                        |     |      |                                               |      |       |
| t <sub>PLH</sub> , | Propagation Delay             | 5.0             | 5.0                    |     | 18.6 | 5.0                                           | 20.2 |       |
| t <sub>PHL</sub>   | TCK to Data Out               |                 | 5.0                    |     | 18.6 | 5.0                                           | 20.2 | ns    |
|                    | During Update-IR State        |                 |                        |     |      |                                               |      |       |
| t <sub>PLH</sub> , | Propagation Delay             | 5.0             | 5.5                    |     | 19.9 | 5.5                                           | 21.5 |       |
| t <sub>PHL</sub>   | TCK to Data Out               |                 | 5.5                    |     | 19.9 | 5.5                                           | 21.5 | ns    |
|                    | During Test Logic Reset State |                 |                        |     |      |                                               |      |       |
| t <sub>PLZ</sub> , | Propagation Delay             | 5.0             | 4.0                    |     | 16.4 | 4.0                                           | 18.2 |       |
| t <sub>PHZ</sub>   | TCK to Data Out               |                 | 4.0                    |     | 16.4 | 4.0                                           | 18.2 | ns    |
|                    | During Update-DR State        |                 |                        |     |      |                                               |      |       |
| t <sub>PLZ</sub> , | Propagation Delay             | 5.0             | 5.0                    |     | 19.5 | 5.0                                           | 20.8 |       |
| t <sub>PHZ</sub>   | TCK to Data Out               |                 | 5.0                    |     | 19.5 | 5.0                                           | 20.8 | ns    |
|                    | During Update-IR State        |                 |                        |     |      |                                               |      |       |
| t <sub>PLZ</sub> , | Propagation Delay             | 5.0             | 5.0                    |     | 19.9 | 5.0                                           | 21.5 |       |
| t <sub>PHZ</sub>   | TCK to Data Out               |                 | 5.0                    |     | 19.9 | 5.0                                           | 21.5 | ns    |
|                    | During Test Logic Reset State |                 |                        |     |      |                                               |      |       |
| t <sub>PZL</sub> , | Propagation Delay             | 5.0             | 5.0                    |     | 18.9 | 5.0                                           | 20.9 |       |
| t <sub>PZH</sub>   | TCK to Data Out               |                 | 5.0                    |     | 18.9 | 5.0                                           | 20.9 | ns    |
|                    | During Update-DR State        |                 |                        |     |      |                                               |      |       |
| t <sub>PZL</sub> , | Propagation Delay             | 5.0             | 6.5                    |     | 22.4 | 6.5                                           | 24.2 |       |
| t <sub>PZH</sub>   | TCK to Data Out               |                 | 6.5                    |     | 22.4 | 6.5                                           | 24.2 | ns    |
|                    | During Update-IR State        |                 |                        |     |      |                                               |      |       |
| t <sub>PZL</sub> , | Propagation Delay             | 5.0             | 7.0                    |     | 23.8 | 7.0                                           | 25.7 |       |
| t <sub>PZH</sub>   | TCK to Data Out               |                 | 7.0                    |     | 23.8 | 7.0                                           | 25.7 | ns    |
|                    | During Test Logic Reset State |                 |                        |     |      |                                               |      |       |
|                    | 1                             | 1               |                        |     |      | 1                                             |      |       |

Note 10: Voltage Range 5.0 is 5.0V ± 0.5V.

Note: All Propagation Delays involving TCK are measured from the falling edge of TCK.

## SCAN18374T

#### **AC Operating Requirements** Scan Test Operation T<sub>A</sub> = -40°C to +85°C $\textbf{T}_{\textbf{A}} = +25^{\circ}\textbf{C}$ Symbol $C_L = 50 \text{ pF}$ $C_L = 50 pF$ Units Parameter (V) Guaranteed Minimum (Note 11) Setup Time, H or L 5.0 3.0 ns Data to TCK (Note 12) t<sub>H</sub> Hold Time, H or L 5.0 4.5 4.5 ns TCK to Data (Note 12) ts Setup Time, H or L 5.0 3.0 3.0 ns $\overline{\mathsf{AOE}}_{\overline{1}}$ , $\overline{\mathsf{BOE}}_{\overline{1}}$ to TCK (Note 13) Hold Time, H or L $t_{\mathsf{H}}$ 5.0 4.5 4.5 ns TCK to $\overline{AOE}_{\overline{1}}$ , $\overline{BOE}_{\overline{1}}$ (Note 13) Setup Time, H or L $t_S$ 5.0 3.0 3.0 ns Internal AOE, BOE to TCK (Note 14) Hold Time, H or L $t_{\mathsf{H}}$ 3.0 3.0 ns TCK to Internal AOE, BOE (Note 14) Setup Time $t_{\mathsf{S}}$ 3.0 ACP, BCP (Note 15) to TCK Hold Time $t_{\mathsf{H}}$ 3.5 3.5 TCK to ACP, BCP (Note 15) Setup Time, H or L $t_{S}$ 5.0 8.0 8.0 ns TMS to TCK $t_{\mathsf{H}}$ Hold Time, H or L 5.0 2.0 2.0 ns TCK to TMS Setup Time, H or L t<sub>S</sub> 5.0 4.0 4.0 ns TDI to TCK Hold Time, H or L $t_{\mathsf{H}}$ 4.5 4.5 5.0 ns TCK to TDI tw Pulse Width TCK 5.0 15.0 15.0 ns 5.0 5.0 Maximum TCK $f_{MAX}$ 5.0 25 25 MHz Clock Frequency Wait Time, Power Up to TCK 100 100 $T_{pu}$ 5.0 ns Power Down Delay 100 100 0.0 ms

Note 11: Voltage Range 5.0 is 5.0V ± 0.5V.

Note 12: This delay represents the timing relationship between the data Input and TCK at the associated scan cells numbered 0-8, 9-17, 18-26 and 27-35.

Note 13: Timing pertains to BSR 38 and 41 only.

Note 14: This delay represents the timing relationship between AOE, BOE and TCK at scan cells 36 and 39 only.

Note 15: Timing pertains to BSR 37 and 40 only.

 $\textbf{Note:} \ \textbf{All Input Timing Delays involving TCK are measured from the rising edge of TCK.}$ 



#### **Extended AC Electrical Characteristics**

| Symbol             | Parameter           |     | $T_A = +25^{\circ}C$ $V_{CC} = 5.0V$ $C_L = 50 \text{ pF}$ 18 Outputs Switching (Note 16) |      |           | $T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 5.0\text{V } \pm 0.5\text{V}$ $C_{L} = 250 \text{ pF}$ (Note 17) |     |  |
|--------------------|---------------------|-----|-------------------------------------------------------------------------------------------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------|-----|--|
|                    |                     | Min | Тур                                                                                       | Max  | Min       | Max                                                                                                                              | 1   |  |
| t <sub>PLH</sub> , | Propagation Delay   | 3.0 |                                                                                           | 11.5 | 4.0       | 13.5                                                                                                                             | ns  |  |
| t <sub>PHL</sub>   | Data to Output      | 3.0 |                                                                                           | 12.5 | 4.0       | 16.5                                                                                                                             | 115 |  |
| t <sub>PZH</sub> , | Output Enable Time  | 2.5 |                                                                                           | 10.5 | (Note 18) |                                                                                                                                  | ns  |  |
| t <sub>PZL</sub>   |                     |     |                                                                                           | 2.5  |           |                                                                                                                                  |     |  |
| t <sub>PHZ</sub> , | Output Disable Time | 2.0 |                                                                                           | 10.5 | (Note 19) |                                                                                                                                  | ns  |  |
| t <sub>PLZ</sub>   |                     | 2.0 |                                                                                           | 10.5 |           |                                                                                                                                  |     |  |
| toshl              | Pin to Pin Skew     |     | 0.5                                                                                       | 1.0  |           | 1.0                                                                                                                              | ns  |  |
| (Note 20)          | HL Data to Output   |     |                                                                                           |      |           |                                                                                                                                  | 115 |  |
| t <sub>OSLH</sub>  | Pin to Pin Skew     |     | 0.5                                                                                       | 1.0  |           | 1.0                                                                                                                              | 20  |  |
| (Note 20)          | LH Data to Output   |     |                                                                                           |      |           |                                                                                                                                  | ns  |  |

Note 16: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).

Note 17: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

Note 18: 3-STATE delays are load dominated and have been excluded from the datasheet.

Note 19: The Output Disable Time is dominated by the RC network (500 $\Omega$ , 250 pF) on the output and has been excluded from the datasheet.

Note 20: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH-to-LOW (t<sub>OSHL</sub>), LOW-to-HIGH (t<sub>OSLH</sub>), or any combination switching LOW-to-HIGH and/or HIGH-to-LOW.

#### Capacitance

| Symbol           | Parameter                     | Тур  | Units | Conditions             |
|------------------|-------------------------------|------|-------|------------------------|
| C <sub>IN</sub>  | Input Pin Capacitance         | 4.0  | pF    | V <sub>CC</sub> = 5.0V |
| C <sub>OUT</sub> | Output Pin Capacitance        | 13.0 | pF    | V <sub>CC</sub> = 5.0V |
| C <sub>PD</sub>  | Power Dissipation Capacitance | 34.0 | pF    | V <sub>CC</sub> = 5.0V |



Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com