

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments UCC2895MDWREP

For any questions, you can email us directly: <u>sales@integrated-circuit.com</u>





UCC2895-EP

www.ti.com

SCBS809F-DECEMBER 2005-REVISED OCTOBER 2009

# BICMOS ADVANCED PHASE-SHIFT PWM CONTROLLER

Check for Samples: UCC2895-EP

#### FEATURES

- Programmable Output Turn-On Delay
- Adaptive Delay Set
- Bidirectional Oscillator Synchronization
- Capability for Voltage-Mode or Current-Mode Control
- Programmable Soft Start/Soft Stop and Chip Disable Via a Single Pin
- 0% to 100% Duty-Cycle Control
- 7-MHz Error Amplifier
- Operation to 1 MHz
- Low Active Current Consumption (5 mA Typ at 500 kHz)
- Very Low Current Consumption During Undervoltage Lock Out (150 µA Typ)

# SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Available in Military (-55°C/125°C) Temperature Range<sup>(1)</sup>
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability

| DW PACKAGE<br>(TOP VIEW) |    |    |         |  |  |  |  |  |  |  |
|--------------------------|----|----|---------|--|--|--|--|--|--|--|
| EAN                      | 1  | 20 | ] EAP   |  |  |  |  |  |  |  |
| EAOUT                    | 2  | 19 | SS/DISB |  |  |  |  |  |  |  |
| RAMP                     | 3  | 18 | ] OUTA  |  |  |  |  |  |  |  |
| REF [                    | 4  | 17 | ] OUTB  |  |  |  |  |  |  |  |
| GND [                    | 5  | 16 | ] PGND  |  |  |  |  |  |  |  |
| SYNC [                   | 6  | 15 | ] VDD   |  |  |  |  |  |  |  |
| СТ [                     | 7  | 14 | ] OUTC  |  |  |  |  |  |  |  |
| RT [                     | 8  | 13 | ] OUTD  |  |  |  |  |  |  |  |
| DELAB [                  | 9  | 12 | ]cs     |  |  |  |  |  |  |  |
| DELCD [                  | 10 | 11 | ADS     |  |  |  |  |  |  |  |

(1) Additional temperature ranges available - contact factory

#### DESCRIPTION

The UCC2895-EP is a phase-shift pulse-width modulation (PWM) controller that implements control of a full-bridge power stage by phase shifting the switching of one half bridge with respect to the other. It allows constant frequency PWM in conjunction with resonant zero-voltage switching to provide high efficiency at high frequencies. The device can be used either as a voltage-mode or current-mode controller.

While the UCC2895-EP maintains the functionality of the UC2875/6/7/8 family, it improves on that controller family with additional features, such as enhanced control logic, adaptive delay set, and shutdown capability. Since the device is built in BCDMOS, it operates with dramatically less supply current than its bipolar counterparts. The UCC2895-EP can operate with a maximum clock frequency of 1 MHz.

The M-temp UCC2895-EP device is offered in the 20-pin SOIC (DW) package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## UCC2895-EP



www.ti.com

SCBS809F - DECEMBER 2005 - REVISED OCTOBER 2009

#### SIMPLIFIED APPLICATION DIAGRAM



#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|-----------------------|------------------|
| –55°C to 125°C | SOIC – DW              | UCC2895MDWREP         | UCC2895MEPG4     |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of UCC2895MDWREP - IC REG CTRLR PWM CM/VM 20-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

TEXAS INSTRUMENTS

## UCC2895-EP

SCBS809F-DECEMBER 2005-REVISED OCTOBER 2009

#### Table 1. PIN DESCRIPTION

| DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Adaptive delay set. This function sets the ratio between the maximum and minimum programmed output delay dead time. When ADS is connected directly to CS, no delay modulation occurs. Maximum delay modulation occurs when ADS is grounded. In this case, delay time is four times longer when $CS = 0$ than when $CS = 2 V$ (the peak current threshold). ADS changes the output voltage on the delay (DELAB and DELCD) pins by:                                                                                                                                                                                                                                                                                                                 |
| $V_{DEL} = [0.75 \times (V_{CS} - V_{ADS})] + 0.5 V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| where $V_{CS}$ and $V_{ADS}$ are in volts. ADS must be limited to between 0 V and 2.5 V and must be less than, or equal to, CS. DELAB and DELCD also are clamped to a minimum of 0.5 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Current sense. CS is the inverting input of the current-sense comparator, and the noninverting input of the overcurrent comparator and the ADS amplifier. The CS signal is used for cycle-by-cycle current limiting in peak current-mode control and for overcurrent protection in all cases with a secondary threshold for output shutdown. An output disable initiated by an overcurrent fault also results in a restart cycle, called soft stop, with full soft start.                                                                                                                                                                                                                                                                         |
| Oscillator timing capacitor (see Figure 3). The UCC2895-EP oscillator charges CT via a programmed current. The waveform on $C_T$ is a sawtooth, with a peak voltage of 2.35 V. The approximate oscillator period is calculated by:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| $t_{OSC} = \frac{5 \times R_{T} \times C_{T}}{48} + 120 \text{ ns}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| where CT is in farads, R <sub>T</sub> is in ohms, and $t_{OSC}$ is in seconds. C <sub>T</sub> can range from 100 pF to 880 pF. Note that a large C <sub>T</sub> and a small R <sub>T</sub> combination results in extended fall times on the C <sub>T</sub> waveform. The increased fall time increases the SYNC pulse width, thus, limiting the maximum phase shift between OUTA/ OUTB and OUTC/ OUTD outputs, which limits the maximum duty cycle of the converter.                                                                                                                                                                                                                                                                             |
| Delay programming between complementary outputs. DELAB programs the dead time between switching of OUTA and OUTB, and DELCD programs the dead time between OUTC and OUTD. This delay is introduced between complementary outputs in the same leg of the external bridge. The UCC2895-EP allows the user to select the delay in which the resonant switching of the external power stages takes place. Separate delays are provided for the two half bridges to accommodate differences in resonant capacitor charging currents. The delay in each stage is set according to the formula:                                                                                                                                                          |
| $t_{\text{DELAY}} = \frac{(25 \times 10^{-12}) \times \text{R}_{\text{DEL}}}{\text{V}_{\text{DEI}}} + 25 \text{ ns}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| where $V_{DEL}$ is in volts, $R_{DEL}$ is in ohms, and $t_{DELAY}$ is in seconds. DELAB and DELCD can source approximately 1 mA maximum. Delay resistors must be chosen so that this maximum is not exceeded. Programmable output delay can be defeated by tying DELAB and/or DELCD to REF. For optimum performance, keep stray capacitance on these pins at <10 pF.                                                                                                                                                                                                                                                                                                                                                                              |
| Error amplifier negative. Inverting input to the error amplifier. Keep below 3.6 V for proper operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Error amplifier output. EAOUT also is connected internally to the noninverting input of the PWM comparator and the no-load comparator. EAOUT is internally clamped to the soft-start voltage. The no-load comparator shuts down the output stages when EAOUT falls below 500 mV and allows the outputs to turn on again when EAOUT rises above 600 mV.                                                                                                                                                                                                                                                                                                                                                                                            |
| Error amplifier positive. Noninverting input to the error amplifier. Keep below 3.6 V for proper operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Ground. Chip ground for all circuits except the output stages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Outputs. These outputs are 100-mA complementary MOS drivers and are optimized to drive FET driver circuits.<br>OUTA and OUTB are fully complementary (assuming no programmed delay). They operate near 50% duty cycle<br>and one-half the oscillating frequency. OUTA and OUTB are intended to drive one half-bridge circuit in an external<br>power stage. OUTC and OUTD drive the other half bridge and have the same characteristics as OUTA and OUTB.<br>OUTC is phase shifted with respect to OUTA, and OUTD is phase shifted with respect to OUTB. Note that<br>changing the phase relationship of OUTC and OUTD, with respect to OUTA and OUTB, requires other than the<br>nominal 50% duty ratio on OUTC and OUTD during those transients |
| Output stage ground. To keep output switching noise from critical analog circuits, the UCC2895-EP has two different ground connections. PGND is the ground connection for the high-current output stages. Both GND and PGND must be electrically tied together closely near the IC. Also, since PGND carries high current, board traces must be low impedance.                                                                                                                                                                                                                                                                                                                                                                                    |
| Inverting input of PWM comparator. RAMP receives either the $C_T$ waveform in voltage and average current-mode controls, or the current signal (plus slope compensation) in peak current-mode control. An internal discharge transistor is provided on RAMP, which is triggered during the oscillator dead time.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

3



## UCC2895-EP



www.ti.com

SCBS809F-DECEMBER 2005-REVISED OCTOBER 2009

|         | Table 1. PIN DESCRIPTION (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| NAME    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|         | Oscillator timing resistor (see Figure 3). The oscillator in the UCC2895-EP operates by charging an external timing capacitor, CT, with a fixed current programmed by $R_T$ . $R_T$ current is calculated as:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
| RT      | $I_{RT}(A) = \frac{3 V}{R_{T}(\Omega)}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
|         | $R_T$ can range from 40 k $\Omega$ to 120 k $\Omega$ . Soft-start charging and discharging current also are programmed by $I_{RT}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| REF     | 5 V $\pm$ 1.2% voltage reference. REF supplies power to internal circuitry, and also can supply up to 5 mA to external loads. The reference is shut down during undervoltage lockout, but is operational during all other disable modes. For best performance, bypass with a 0.1-µF low ESR, low ESL capacitor to ground. Do not use more than 1.0 µF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| SS/DISB | <ul> <li>Soft start/disable. SS/DISB combines two independent functions:</li> <li>Disable mode. A rapid shutdown of the chip is accomplished by any one of the following: externally forcing SS/DISB below 0.5 V, externally forcing REF below 4 V, V<sub>DD</sub> dropping below the UVLO threshold, or an overcurrent fault is sensed (CS = 2.5 V).<br/>In the case of REF pulled below 4 V or an UVLO condition, SS/DISB actively is pulled to ground via an internal MOSFET switch. If an overcurrent is sensed, SS/DISB sinks a current of 10 × I<sub>RT</sub> until SS/DISB falls below 0.5 V.<br/>Note that, if SS/DISB is externally forced below 0.5 V, the pin starts to source current equal to I<sub>RT</sub>. Also note that the only time the part switches into the low I<sub>DD</sub> current mode is when the part is in undervoltage lockout.</li> <li>Soft-start mode. After a fault or disable condition has passed and VDD is above the start threshold and/or SS/DISB falls below 0.5 V during a soft stop, SS/DISB switches to a soft-start mode. The pin now sources current equal to I<sub>RT</sub>. A user-selected capacitor on SS/DISB determines the soft start and soft-start time. In addition, a resistor in parallel with the capacitor may be used, limiting the maximum voltage on SS/DISB. Note</li> </ul> |  |  |  |  |  |  |  |  |
| SYNC    | <ul> <li>that SS/DISB actively clamps the EAOUT voltage to approximately the SS/DISB voltage during both soft-start, soft-stop, and disable conditions.</li> <li>Synchronization (see Figure 3). SYNC is bidirectional. When used as an output, SYNC can be used as a clock, which is the same as the chip's internal clock. When used as an input, SYNC overrides the chip's internal oscillator and acts as its clock signal. This bidirectional feature allows synchronization of multiple power supplies. SYNC also internally discharges the CT capacitor and any filter capacitors that are present on RAMP. The internal SYNC circuitry is level sensitive, with an input low threshold of 1.9 V and an input high threshold of 2.1 V. A resistor as small as 3.9 kΩ may be tied between SYNC and GND to reduce the synchronization pulse width.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| VDD     | Power supply. V <sub>DD</sub> must be bypassed with a minimum of a 1.0-µF low ESR, low ESL capacitor to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |

#### Absolute Maximum Ratings<sup>(1)</sup> <sup>(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                            |                                               | MIN  | MAX                      | UNIT |
|------------------|----------------------------|-----------------------------------------------|------|--------------------------|------|
|                  | Supply voltage             | I <sub>DD</sub> < 10 mA                       |      | 17                       | V    |
|                  | Supply current             |                                               |      | 30                       | mA   |
|                  | REF current                |                                               |      | 15                       | mA   |
|                  | OUT current                |                                               |      | 100                      | mA   |
|                  | Analog inputs              | EAP, EAN, EAOUT, RAMP, SYNC, ADS, CS, SS/DISB | -0.3 | REF + 0.3                | v    |
|                  | Drive outputs              | OUTA, OUTB, OUTC, OUTD                        | -0.3 | to V <sub>CC</sub> + 0.3 | v    |
|                  | Power dissipation          | N package                                     |      | 1                        | W    |
|                  | $(at T_A = 25^{\circ}C)$   | DW package                                    |      | 650                      | mW   |
| T <sub>stg</sub> | Storage temperature range  |                                               | -65  | 150                      | °C   |
| TJ               | Junction temperature range |                                               | -55  | 150                      | °C   |
|                  | Lead temperature           | Soldering, 10 s                               |      | 300                      | °C   |

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
 Currents are practice at a practice out of the appreciated terminal.

(2) Currents are positive into and negative out of the specified terminal.

4



Texas

INSTRUMENTS

Distributor of Texas Instruments: Excellent Integrated System Limited Datasheet of UCC2895MDWREP - IC REG CTRLR PWM CM/VM 20-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

www.ti.com

UCC2895-EP

SCBS809F-DECEMBER 2005-REVISED OCTOBER 2009

#### **RECOMMENDED OPERATING CONDITIONS**<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                            |                                                    | MIN | NOM                   | MAX  | UNIT |
|--------------------------------------------|----------------------------------------------------|-----|-----------------------|------|------|
| V <sub>DD</sub>                            | Supply voltage                                     | 10  |                       | 16.5 | V    |
| C <sub>VDD</sub>                           | Supply voltage bypass capacitor <sup>(2)</sup>     |     | 10 x C <sub>REF</sub> |      | μF   |
| C <sub>REF</sub>                           | Reference bypass capacitor <sup>(3)</sup>          | 0.1 |                       | 4.7  | μF   |
| CT                                         | Timing capacitor (for 500-KHz switching frequency) |     | 200                   |      | pF   |
| R <sub>T</sub>                             | Timing resistor (for 500-KHz switching frequency)  |     | 82                    |      |      |
| R <sub>DEL_AB</sub><br>R <sub>DEL_CD</sub> | Delay resistor                                     | 2.5 |                       | 40   | kΩ   |
| TJ                                         | Operating junction temperature <sup>(4)</sup>      | -55 |                       | 125  | °C   |

(1) It is recommended that there be a single point grounded between GND and PGND directly under the device. There should be a seperate ground plane associated with the GND pin and all components associated with pins 1 through 12 plus 19 and 20 be located

over this ground plane. Any connections associated with these pins to ground should be connected to this ground plane. The  $V_{DD}$  capacitor should be a low ESR, ESL ceramic capacitor located directly across the VDD and PGND pins. A larger bulk capacitor should belocated as physically close as possible to the VDD pins. (2)

The V<sub>REF</sub> capacitor should be a low ESR, ESL ceramic capacitor located directly across the REF and GND pins. If a larger capacitor is (3) desired for the V<sub>REF</sub> then it should be located near the V<sub>REF</sub> capacitor and connected to the VREF pin with a resistor of 51 Ω or greater. The bulk capacitor on VDD must be a factor of 10 greater than the total  $V_{\text{REF}}$  capacitance.

It is not recommended that the device operate under conditions beyond those specified in this table for extended periods of time. (4)

#### **Electrical Characteristics**

 $V_{DD}$  = 12 V,  $R_T$  = 82 k $\Omega$ ,  $C_T$  = 220 pF,  $R_{DELAB}$  = 10 k $\Omega$ ,  $R_{DELCD}$  = 10 k $\Omega$ ,  $C_{REF}$  = 0.1  $\mu$ F,  $C_{VDD}$  = 1  $\mu$ F, No load at outputs,  $T_A = T_J$ ,  $T_A = -55^{\circ}C$  to 125°C (unless otherwise noted)

| PARAMETER                             | TEST CONDITIONS                                                       | MIN   | TYP  | MAX    | UNIT |
|---------------------------------------|-----------------------------------------------------------------------|-------|------|--------|------|
| UVLO                                  |                                                                       |       |      |        |      |
| Start threshold                       |                                                                       | 10.2  | 11   | 11.8   | V    |
| Stop threshold                        |                                                                       | 8.2   | 9    | 9.8    | V    |
| Hysteresis                            |                                                                       | 1     | 2    | 3      | V    |
| Supply Current                        |                                                                       |       |      |        |      |
| Start-up current                      | V <sub>DD</sub> = 8 V                                                 |       | 150  | 250    | μA   |
| I <sub>DD</sub> active                |                                                                       |       | 5    | 6      | mA   |
| V <sub>CC</sub> clamp voltage         | I <sub>DD</sub> = 10 mA                                               | 16.5  | 17.5 | 18.5   | V    |
| Voltage Reference                     |                                                                       |       |      |        |      |
| Outrast unlike an                     | $T_J = 25^{\circ}C$                                                   | 4.94  | 5    | 5.06   | V    |
| Output voltage                        | 10 V < V <sub>DD</sub> < 17.5 V, 0 mA < I <sub>REF</sub> < 5 mA       | 4.85  | 5    | 5 5.15 |      |
| Short-circuit current                 | $REF = 0 V, T_J = 25^{\circ}C$                                        | 10    | 20   |        | mA   |
| Error Amplifier                       |                                                                       |       |      |        |      |
| Common-mode input voltage             |                                                                       | -0.1  |      | 3.6    | V    |
| Offset voltage                        |                                                                       | -7    |      | 7      | mV   |
| Input bias current (EAP, EAN)         |                                                                       | -1    |      | 1      | μA   |
| EAOUT V <sub>OH</sub>                 | EAP-EAN = 500 mV, $I_{EAOUT} = -0.5$ mA                               | 4     | 4.5  | 5      | V    |
| EAOUT V <sub>OL</sub>                 | $EAP-EAN = 500 \text{ mV}, I_{EAOUT} = 0.5 \text{ mA}$                | 0     | 0.2  | 0.4    | V    |
| EAOUT source current                  | EAP-EAN = 500 mV, EAOUT = 2.5 V                                       | 1     | 1.5  |        | mA   |
| EAOUT sink current                    | EAP-EAN = -500 mV, EAOUT = 2.5 V                                      | 2.5   | 4.5  |        | mA   |
| Open-loop DC gain                     |                                                                       | 75    | 85   |        | dB   |
| Unity gain bandwidth <sup>(1)</sup>   |                                                                       | 5     | 7    |        | MHz  |
| Slew rate                             | EAN from 1 V to 0 V, EAP = 500 mV,<br>EAOUT from 0.5 V to 3 $V^{(1)}$ | 1.5   | 2.2  |        | V/µs |
| No-load comparator turn-off threshold |                                                                       | 0.45  | 0.5  | 0.55   | V    |
| No-load comparator turn-on threshold  |                                                                       | 0.55  | 0.6  | 0.69   | V    |
| No-load comparator hysteresis         |                                                                       | 0.035 | 0.1  | 0.165  | V    |

(1) Specified by design. Not production tested.

Copyright © 2005-2009, Texas Instruments Incorporated



## UCC2895-EP



SCBS809F-DECEMBER 2005-REVISED OCTOBER 2009

#### www.ti.com

#### **Electrical Characteristics (continued)**

 $T_A = T_J$ ,  $T_A = -55^{\circ}C$  to 125°C (unless otherwise noted)

| PARAMETER                                           | TEST CONDITIONS                                                       | MIN  | TYP  | MAX  | UNIT |
|-----------------------------------------------------|-----------------------------------------------------------------------|------|------|------|------|
| Oscillator                                          | - <u>-</u>                                                            |      |      |      |      |
| Frequency                                           | $T_J = 25^{\circ}C$                                                   | 473  | 500  | 527  | kHz  |
| Total variation                                     | Line, Temperature <sup>(1)</sup>                                      |      | 2.5  | 5    | %    |
| SYNC VIH                                            |                                                                       | 2.05 | 2.1  | 2.32 | V    |
| SYNC VIL                                            |                                                                       | 1.85 | 1.9  | 1.95 | V    |
| SYNC V <sub>OH</sub>                                | I <sub>SYNC</sub> = -400 μA, C <sub>T</sub> = 2.6 V                   | 4.1  | 4.5  | 5    | V    |
| SYNC V <sub>OL</sub>                                | I <sub>SYNC</sub> = 100 μA, C <sub>T</sub> = 0 V                      | 0    | 0.5  | 1    | V    |
| SYNC output pulse width                             | SYNC load = $3.9 \text{ k}\Omega$ and $30 \text{ pF}$ in parallel     |      | 85   | 135  | ns   |
| R <sub>T</sub> voltage                              |                                                                       | 2.9  | 3    | 3.1  | V    |
| C <sub>T</sub> peak voltage                         |                                                                       | 2.25 | 2.35 | 2.55 | V    |
| C <sub>T</sub> valley voltage                       |                                                                       | 0    | 0.2  | 0.65 | V    |
| PWM Comparator                                      | · · ·                                                                 |      |      | 1    |      |
| EAOUT to RAMP/input offset voltage                  | RAMP = 0 V, DELAB = DELCD = REF                                       | 0.72 | 0.85 | 1.05 | V    |
| Minimum phase shift<br>(OUTA to OUTC, OUTB to OUTD) | RAMP = 0 V, EAOUT = 650 mV <sup>(2)</sup>                             | 0    | 0.85 | 1.50 | %    |
| RAMP to OUTC/OUTD delay                             | RAMP from 0 V to 2.5 V, EAOUT = 1.2 V,<br>DELAB = DELCD = $REF^{(3)}$ |      | 70   | 120  | ns   |
| RAMP bias current                                   | RAMP < 5 V, C <sub>T</sub> < 2.2 V                                    | -5   |      | 5    | μA   |
| RAMP sink current                                   | RAMP = 5 V, C <sub>T</sub> < 2.6 V                                    | 12   | 19   |      | mA   |
| Current Sense                                       |                                                                       |      |      | 1    |      |
| CS bias current                                     | 0 < CS< 2.5 V, 0 < ADS < 2.5 V                                        | -4.5 |      | 20   | μA   |
| Peak current threshold                              |                                                                       | 1.9  | 2    | 2.1  | V    |
| Overcurrent threshold                               |                                                                       | 2.4  | 2.5  | 2.6  | V    |
| CS to output delay                                  | CS from 0 to 2.3 V, DELAB = DELCD = REF                               |      | 75   | 110  | ns   |
| Soft Start/Shutdown                                 |                                                                       |      |      |      |      |
| Soft-start source current                           | SS/DISB = 3 V, CS = 1.9 V                                             | -40  | -35  | -30  | μA   |
| Soft-start sink current                             | SS/DISB = 3 V, CS = 2.6 V                                             | 325  | 350  | 375  | μA   |
| Soft-start/disable comparator threshold             |                                                                       | 0.44 | 0.5  | 0.56 | V    |
| Delay Set                                           | · · ·                                                                 |      |      | 1    |      |
|                                                     | ADS = CS = 0 V                                                        | 0.45 | 0.5  | 0.55 | V    |
| DELAB/DELCD output voltage                          | ADS = 0 V, CS = 2 V                                                   | 1.9  | 2    | 2.1  | V    |
| Output delay                                        | $ADS = CS = 0 V^{(3)} (4)$                                            | 450  | 525  | 600  | ns   |
| ADS bias current                                    | 0 V < ADS < 2.5 V, 0 V < CS < 2.5 V                                   | -20  |      | 20   | μA   |

Minimum phase shift is defined as: (2)

$$\Phi = 200 \times \frac{t_{f(OUTA)} - t_{f(OUTC)}}{t_{PERIOD}}$$

 $t_{f(OUTB)} - t_{f(OUTD)}$ 

or

 $\Phi = 200 \times$ t<sub>PERIOD</sub>

where:

- $t_{f(OUTA)} = falling edge of OUTA signal$  $t_{f(OUTB)} = falling edge of OUTB signal$  $t_{f(OUTC)} = falling edge of OUTC signal$  $t_{f(OUTC)} = falling edge of OUTC signal$
- $t_{f(OUTD)}$  = falling edge of OUTD signal

 $t_{(PERIOD)}$  = period of OUTA or OUTB signal

Output delay is measured between OUTA/OUTB or OUTC/OUTD. Output delay is shown in Figure 1 and Figure 2, where: (3)  $t_{f(OUTA)}$  = falling edge of OUTA signal  $t_{r(OUTB)}$  = rising edge of OUTB signal

(4) Specified by design. Not production tested.



Texas Instruments

www.ti.com

## UCC2895-EP

SCBS809F-DECEMBER 2005-REVISED OCTOBER 2009

### **Electrical Characteristics (continued)**

 $V_{DD} = 12 \text{ V}, \text{ } \text{R}_{\text{T}} = 82 \text{ } \text{k}\Omega, \text{ } \text{C}_{\text{T}} = 220 \text{ } \text{pF}, \text{ } \text{R}_{\text{DELAB}} = 10 \text{ } \text{k}\Omega, \text{ } \text{R}_{\text{DELCD}} = 10 \text{ } \text{k}\Omega, \text{ } \text{C}_{\text{REF}} = 0.1 \text{ } \text{\muF}, \text{ } \text{C}_{\text{VDD}} = 1 \text{ } \text{\muF}, \text{ } \text{No load at outputs, } \text{ } \text{T}_{\text{A}} = \text{T}_{\text{J}}, \text{ } \text{T}_{\text{A}} = -55^{\circ}\text{C} \text{ to } 125^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

| PARAMETER                     | TEST CONDITIONS                                      | MIN | ТҮР | MAX | UNIT |
|-------------------------------|------------------------------------------------------|-----|-----|-----|------|
| Output                        |                                                      |     |     |     |      |
| V <sub>OH</sub> (all outputs) | $I_{OUT} = -10 \text{ mA}, V_{DD} \text{ to output}$ |     | 250 | 400 | mV   |
| V <sub>OL</sub> (all outputs) | I <sub>OUT</sub> = 10 mA                             |     | 150 | 270 | mV   |
| Rise time                     | $C_{LOAD} = 100 \text{ pF}^{(5)}$                    |     | 20  | 35  | ns   |
| Fall time                     | $C_{LOAD} = 100 \text{ pF}^{(5)}$                    |     | 20  | 35  | ns   |

(5) Specified by design. Not production tested.



## UCC2895-EP



SCBS809F-DECEMBER 2005-REVISED OCTOBER 2009







Figure 2. OUTA/OUTB Output Delay



Instruments

www.ti.com

UCC2895-EP

SCBS809F-DECEMBER 2005-REVISED OCTOBER 2009

#### **APPLICATION INFORMATION**

#### Programming DELAB, DELCD, and Adaptive Delay Set (ADS)

The UCC2895-EP allows the user to set the delay between switch commands within each leg of the full-bridge power circuit, according to the formula from the data sheet:

$$t_{\text{DELAY}} = \frac{(25 \times 10^{-12}) \times R_{\text{DEL}}}{V_{\text{DEL}}} + 25 \text{ ns}$$

For this equation, V<sub>DEL</sub> is determined in conjunction with the desire to utilize (or not utilize) the ADS feature from:

$$V_{DEL} = [0.75 \times (V_{CS} - V_{ADS})] + 0.5 V$$

Figure 3 shows the resistors needed to program the delay periods and the ADS function.



Figure 3. Resistors Needed in Programming

The ADS allows the user to vary the delay times between switch commands within each of the converter's two legs. The delay-time modulation is implemented by connecting ADS (pin 11) to CS, GND, or a resistive divider from CS to GND to set  $V_{ADS}$ . From the previous equation for  $V_{DEL}$ , if ADS is tied to GND,  $V_{DEL}$  rises in direct proportion to  $V_{CS}$ , causing a decrease in  $t_{DELAY}$  as the load increases. In this condition, the maximum value of  $V_{DEL}$  is 2 V. If ADS is connected to a resistive divider between CS and GND, the term ( $V_{CS} - V_{DS}$ ) becomes smaller, reducing the level of  $V_{DEL}$ . This decreases the amount of delay modulation. In the limit of ADS tied to CS,  $V_{DEL} = 0.5$  V and no delay modulation occurs. In the case with maximum delay modulation (ADS = GND) when the circuit goes from light load to heavy load, the variation of  $V_{DEL}$  is from 0.5 V to 2 V. This causes the delay times to vary by a 4:1 ratio as the load is changed.

The ability to program an adaptive delay is a desirable feature because the optimum delay time is a function of the current flowing in the primary winding of the transformer, and can change by a factor of 10:1 or more as circuit loading changes. Reference [1] delves into the many interrelated factors for choosing the optimum delay times for the most efficient power conversion and illustrates an external circuit to enable ADS using the UC2879. Implementing this adaptive feature is simplified in the UCC2895-EP controller, giving the user the ability to tailor the delay times to suit a particular application, with a minimum of external parts.

[1] L. Balogh, "Design Review: 100W, 400 kHz, DC/DC Converter With Current Doubler Synchronous Rectification Achieves 92% Efficiency," Unitrode Power Supply Design Seminar Manual, Unitrode Corporation, 1996, Topic 2.

9



### UCC2895-EP



www.ti.com

SCBS809F – DECEMBER 2005 – REVISED OCTOBER 2009



Figure 4. Resistors Needed for Programming



Figure 5. UCC2895-EP Timing (No Output Delay Shown)



**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of UCC2895MDWREP - IC REG CTRLR PWM CM/VM 20-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## UCC2895-EP

SCBS809F-DECEMBER 2005-REVISED OCTOBER 2009



Figure 6. Block Diagram



## UCC2895-EP



www.ti.com

SCBS809F-DECEMBER 2005-REVISED OCTOBER 2009

CIRCUIT DESCRIPTION



Figure 7. Oscillator Block Diagram



Figure 8. ADS Block Diagram



#### TEXAS INSTRUMENTS

UCC2895-EP

SCBS809F-DECEMBER 2005-REVISED OCTOBER 2009

www.ti.com

#### **CIRCUIT DESCRIPTION (continued)**



Figure 9. Delay Block Diagram (One Delay Block Per Output)



#### UCC2895-EP



www.ti.com

SCBS809F-DECEMBER 2005-REVISED OCTOBER 2009







Figure 12. EAOUT to RAMP Offset Over Temperature



Figure 14. I<sub>DD</sub> vs V<sub>DD</sub>/Oscillator Frequency (No Output Loading)







Figure 13. Frequency vs R<sub>T</sub>/C<sub>T</sub> (Oscillator Frequency)



Figure 15. I<sub>DD</sub> vs V<sub>DD</sub>/Oscillator Frequency (With 0.1-nf Output Loads)

# TYPICAL CHARACTERISTICS



31-May-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| UCC2895MDWREP    | ACTIVE | SOIC         | DW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | UCC2895MEP     | Samples |
| V62/06614-01XE   | ACTIVE | SOIC         | DW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | UCC2895MEP     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight

in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

Addendum-Page 1



31-May-2014

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF UCC2895-EP :

Catalog: UCC2895

Automotive: UCC2895-Q1

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

Addendum-Page 2



**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of UCC2895MDWREP - IC REG CTRLR PWM CM/VM 20-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

TEXAS INSTRUMENTS

# PACKAGE MATERIALS INFORMATION

1-Aug-2013

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC2895MDWREP | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.1       | 2.65       | 12.0       | 24.0      | Q1               |



**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of UCC2895MDWREP - IC REG CTRLR PWM CM/VM 20-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# PACKAGE MATERIALS INFORMATION

1-Aug-2013



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC2895MDWREP | SOIC         | DW              | 20   | 2000 | 346.0       | 346.0      | 41.0        |



**DW0020A** 

**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of UCC2895MDWREP - IC REG CTRLR PWM CM/VM 20-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# PACKAGE OUTLINE

SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.





**DW0020A** 

**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of UCC2895MDWREP - IC REG CTRLR PWM CM/VM 20-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# **EXAMPLE BOARD LAYOUT**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





**DW0020A** 

**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of UCC2895MDWREP - IC REG CTRLR PWM CM/VM 20-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# **EXAMPLE STENCIL DESIGN**

#### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated