

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

ON Semiconductor NB7L11MMN

For any questions, you can email us directly: <u>sales@integrated-circuit.com</u>



# NB7L11M

# 2.5 V/3.3 V Differential 1:2 Clock/Data Fanout **Buffer/Translator with CML Outputs and Internal Termination**

#### Description

The NB7L11M is a differential 1-to-2 clock/data distribution chip with internal source termination and CML output structure, optimized for low skew and minimal jitter. The device is functionally equivalent to the EP11, LVEP11, or SG11 devices. Device produces two identical output copies of clock or data operating up to 8 GHz or 12 Gb/s, respectively. As such, NB7L11M is ideal for SONET, GigE, Fiber Channel, Backplane and other clock/data distribution applications.

Inputs incorporate internal 50  $\Omega$  termination resistors and accept LVPECL, CML, LVCMOS, LVTTL, or LVDS (See Table 6). Differential 16 mA CML output provides matching internal 50  $\Omega$ terminations, and 400 mV output swings when externally terminated, 50  $\Omega$  to V<sub>CC</sub> (See Figure 14).

The device is offered in a low profile 3x3 mm 16-pin QFN package. Application notes, models, and support documentation are available at www.onsemi.com.

#### Features

- Maximum Input Clock Frequency up to 8 GHz Typical
- Maximum Input Data Rate up to 12 Gb/s Typical
- < 0.5 ps of RMS Clock Jitter
- < 10 ps of Data Dependent Jitter
- 30 ps Typical Rise and Fall Times
- 110 ps Typical Propagation Delay
- 3 ps Typical Within Device Skew
- Operating Range:  $V_{CC} = 2.375$  V to 3.465 V with  $V_{EE} = 0$  V
- CML Output Level (400 mV Peak-to-Peak Output) Differential Output Only
- 50  $\Omega$  Internal Input and Output Termination Resistors
- Functionally Compatible with Existing 2.5 V/3.3 V LVEL, LVEP, EP and SG Devices
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant





www.onsemi.com



QFN-16 MN SUFFIX CASE 485G-01

#### **MARKING DIAGRAM\***



L

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note AND8002/D.

#### **ORDERING INFORMATION**

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NB7L11MMNG   | QFN-16<br>(Pb-Free) | 123 Units/Tube        |
| NB7L11MMNR2G | QFN-16<br>(Pb-Free) | 3000/Tape & Reel      |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



# NB7L11M



Figure 2. QFN-16 Pinout (Top View)

#### Table 1. PIN DESCRIPTION

| Pin        | Name              | I/O                                    | Description                                                                                                                                                                                     |
|------------|-------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | V <sub>TCLK</sub> | -                                      | Internal 50 $\Omega$ Termination Pin for $\overline{\text{CLK}}$                                                                                                                                |
| 2          | CLK               | LVPECL, CML,<br>LVCMOS, LVTTL,<br>LVDS | Inverted Differential Clock/Data Input. (Note 1)                                                                                                                                                |
| 3          | CLK               | LVPECL, CML,<br>LVCMOS, LVTTL,<br>LVDS | Non-inverted Differential Clock/Data Input. (Note 1)                                                                                                                                            |
| 4          | V <sub>TCLK</sub> | -                                      | Internal 50 $\Omega$ Termination Pin for CLK                                                                                                                                                    |
| 5,8,13,16  | V <sub>CC</sub>   | -                                      | Positive Supply Voltage. All $V_{CC}$ pins must be externally connected to a Power Supply to guarantee proper operation.                                                                        |
| 6          | Q1                | CML Output                             | Inverted $\overline{\text{CLK}}$ output 1 with internal 50 $\Omega$ source termination resistor. (Note 2)                                                                                       |
| 7          | Q1                | CML Output                             | Non-inverted CLK output 1 with internal 50 $\Omega$ source termination resistor. (Note 2)                                                                                                       |
| 9,10,11,12 | V <sub>EE</sub>   | -                                      | Negative Supply Voltage. All $V_{EE}$ pins must be externally connected to a Power Supply to guarantee proper operation.                                                                        |
| 14         | <u>Q0</u>         | CML Output                             | Inverted $\overline{\text{CLK}}$ output 0 with internal 50 $\Omega$ source termination resistor. (Note 2)                                                                                       |
| 15         | Q0                | CML Output                             | Non–inverted CLK output 0 with internal 50 $\Omega$ source termination resistor. (Note 2)                                                                                                       |
| -          | EP                | -                                      | Exposed Pad. The thermally exposed pad on package bottom (see case drawing) must be attached to a heatsinking conduit. It is recommended to connect the EP to the lower potential ( $V_{EE}$ ). |

In the differential configuration when the input termination pins (V<sub>TCLK</sub>, V<sub>TCLK</sub>) are connected to a common termination voltage or left open, and if no signal is applied on CLK and CLK then the device will be susceptible to self-oscillation.
CML outputs require 50 Ω receiver termination resistor to V<sub>CC</sub> for proper operation.



### Table 2. ATTRIBUTES

| Characteristics                                                             | Value                         |
|-----------------------------------------------------------------------------|-------------------------------|
| ESD Protection<br>Human Body Model<br>Machine Model<br>Charged Device Model | > 1500 V<br>> 50 V<br>> 500 V |
| Moisture Sensitivity (Note 1)                                               | Pb-Free Pkg                   |
| QFN-16                                                                      | Level 1                       |
| Flammability Rating<br>Oxygen Index: 28 to 34                               | UL 94 V–0 @ 0.125 in          |
| Transistor Count                                                            | 285                           |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test                      |                               |

1. For additional information, see Application Note <u>AND8003/D</u>.

#### Table 3. MAXIMUM RATINGS

| Symbol            | Parameter                                            | Condition 1                                                                              | Condition 2                                     | Rating                                    | Unit |
|-------------------|------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------|------|
| V <sub>CC</sub>   | Positive Power Supply                                | V <sub>EE</sub> = 0 V                                                                    |                                                 | 3.6                                       | V    |
| VI                | Input Voltage                                        | V <sub>EE</sub> = 0 V                                                                    | $V_{EE} \perp \not < V_{I} \perp \not < V_{CC}$ | 3.6                                       | V    |
| V <sub>INPP</sub> | Differential Input Voltage  CLK - CLK                | $\begin{array}{l} V_{CC} - V_{EE} \geq 2.8 \ V \\ V_{CC} - V_{EE} < 2.8 \ V \end{array}$ |                                                 | 2.8<br> V <sub>CC</sub> – V <sub>EE</sub> | V    |
| I <sub>IN</sub>   | Input Current Through $R_T$ (50 $\Omega$ Resistor)   | Static<br>Surge                                                                          |                                                 | 45<br>80                                  | mA   |
| I <sub>out</sub>  | Output Current                                       | Continuous<br>Surge                                                                      |                                                 | 25<br>50                                  | mA   |
| T <sub>A</sub>    | Operating Temperature Range                          | QFN-16                                                                                   |                                                 | -40 to +85                                | °C   |
| T <sub>stg</sub>  | Storage Temperature Range                            |                                                                                          |                                                 | -65 to +150                               | °C   |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient)<br>(Note 1) | 0 lfpm<br>500 lfpm                                                                       | QFN-16                                          | 42<br>36                                  | °C/W |
| $\theta_{JC}$     | Thermal Resistance (Junction-to-Case)                | 2S2P (Note 1)                                                                            | QFN-16                                          | 3 to 4                                    | °C/W |
| T <sub>sol</sub>  | Wave Solder (Pb-Free)                                |                                                                                          |                                                 | 265                                       | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. JEDEC standard multilayer board – 2S2P (2 signal, 2 power).



## Table 4. DC CHARACTERISTICS, CLOCK Inputs, CML Outputs

(V\_{CC} = 2.375 V to 3.465 V, V\_{EE} = 0 V, T\_A = -40^{\circ}C to +85°C) (Note 1)

| Symbol                 | Characteristic                                                           | Min                   | Тур                   | Max                   | Unit  |
|------------------------|--------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|-------|
| I <sub>CC</sub>        | Power Supply Current (Input and Outputs open)                            |                       | 85                    | 105                   | mA    |
| V <sub>OH</sub>        | Output HIGH Voltage (Note 2)                                             | V <sub>CC</sub> – 60  | V <sub>CC</sub> – 20  | V <sub>CC</sub>       | mV    |
| V <sub>OL</sub>        | Output LOW Voltage (Note 2)                                              | V <sub>CC</sub> – 530 | V <sub>CC</sub> – 420 | V <sub>CC</sub> – 360 | mV    |
| Differential           | Input Driven Single-Ended (see Figures 10 & 12) (Note 4)                 |                       |                       |                       |       |
| V <sub>th</sub>        | Input Threshold Reference Voltage Range (Note 3)                         | 1125                  |                       | V <sub>CC</sub> – 75  | mV    |
| V <sub>IH</sub>        | Single-ended Input HIGH Voltage (Note 4)                                 | V <sub>th</sub> + 75  |                       | V <sub>CC</sub>       | mV    |
| VIL                    | Single-ended Input LOW Voltage (Note 4)                                  | V <sub>EE</sub>       |                       | V <sub>th</sub> – 75  | mV    |
| Differential           | Inputs Driven Differentially (see Figures 11 & 13) (Note 4)              |                       |                       |                       |       |
| V <sub>IHCLK</sub>     | Differential Input HIGH Voltage                                          | 1200                  |                       | V <sub>CC</sub>       | mV    |
| V <sub>ILCLK</sub>     | Differential Input LOW Voltage                                           | V <sub>EE</sub>       |                       | V <sub>CC</sub> – 75  | mV    |
| V <sub>CMR</sub>       | Input Common Mode Range (Differential Configuration)                     | 1163                  |                       | V <sub>CC</sub> – 38  | mV    |
| V <sub>ID</sub>        | Differential Input Voltage (V <sub>IHCLK -</sub> V <sub>ILCLK</sub> )    | 75                    |                       | 2500                  | mV    |
| I <sub>IH</sub>        | Input HIGH Current CLK / CLK (V <sub>TCLK</sub> /V <sub>TCLK</sub> Open) | 0                     | 25                    | 100                   | μA    |
| IIL                    | Input LOW Current CLK / CLK (V <sub>TCLK</sub> /V <sub>TCLK</sub> Open)  | -10                   | 0                     | 10                    | μA    |
| R <sub>TIN</sub>       | Internal Input Termination Resistor                                      | 45                    | 50                    | 55                    | Ω     |
| R <sub>TOUT</sub>      | Internal Output Termination Resistor                                     | 45                    | 50                    | 55                    | Ω     |
| R <sub>Temp Coef</sub> | Internal I/O Termination Resistor Temperature Coefficient                |                       | 6.38                  |                       | mΩ/°C |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. 2. CML outputs require 50  $\Omega$  receiver termination resistors to V<sub>CC</sub> for proper operation. 3. V<sub>th</sub> is applied to the complementary input when operating in single-ended mode. 4. V<sub>CMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>CMR</sub> max varies 1:1 with V<sub>CC</sub>.



### Table 5. AC CHARACTERISTICS (V<sub>CC</sub> = 2.375 V to 3.465 V, V<sub>EE</sub> = 0 V; Note 1)

|                                        |                                                                                                                                                                                                                                                                                                            |            | -40°C                           |                                | 25°C       |                                 | 85°C                           |            |                                 |                                |      |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------|--------------------------------|------------|---------------------------------|--------------------------------|------------|---------------------------------|--------------------------------|------|
| Symbol                                 | Characteristic                                                                                                                                                                                                                                                                                             | Min        | Тур                             | Max                            | Min        | Тур                             | Max                            | Min        | Тур                             | Max                            | Unit |
| V <sub>OUTPP</sub>                     | $\begin{array}{l} Output \mbox{ Voltage Amplitude (} @V_{INPPmin}) \\ (See Figure 3) \\ f_{in} \leq 6 \mbox{ GHz} \\ f_{in} \leq 8 \mbox{ GHz} \end{array}$                                                                                                                                                | 280<br>140 | 400<br>300                      |                                | 280<br>140 | 400<br>300                      |                                | 280<br>140 | 400<br>300                      |                                | mV   |
| f <sub>data</sub>                      | Maximum Operating Data Rate                                                                                                                                                                                                                                                                                | 10         | 12                              |                                | 10         | 12                              |                                | 10         | 12                              |                                | Gb/s |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Output Differential                                                                                                                                                                                                                                                                   | 70         | 110                             | 150                            | 70         | 110                             | 150                            | 70         | 110                             | 150                            | ps   |
| t <sub>SKEW</sub>                      | Duty Cycle Skew (Note 2)<br>Within-Device Skew<br>Device-to-Device Skew (Note 3)                                                                                                                                                                                                                           |            | 2.0<br>3.0<br>20                | 5.0<br>15<br>50                |            | 2.0<br>3.0<br>20                | 5.0<br>15<br>50                |            | 2.0<br>3.0<br>20                | 5.0<br>15<br>50                | ps   |
| <sup>t</sup> JITTER                    | $\begin{array}{l} \text{RMS Random Clock Jitter (Note 4)} \\ f_{\text{in}} = 6 \text{ Ghz} \\ f_{\text{in}} = 8 \text{ Ghz} \\ \text{Peak/Peak Data Dependent Jitter (Note 5)} \\ f_{\text{in}} = 2.488 \text{ Gb/s} \\ f_{\text{data}} = 5 \text{ Gb/s} \\ f_{\text{data}} = 10 \text{ Gb/s} \end{array}$ |            | 0.2<br>0.2<br>2.0<br>3.0<br>5.0 | 0.5<br>0.5<br>5.0<br>8.0<br>10 |            | 0.2<br>0.2<br>2.0<br>3.0<br>5.0 | 0.5<br>0.5<br>5.0<br>8.0<br>10 |            | 0.2<br>0.2<br>2.0<br>3.0<br>5.0 | 0.5<br>0.5<br>5.0<br>8.0<br>10 | ps   |
| V <sub>INPP</sub>                      | Input Voltage Swing/Sensitivity<br>(Differential Configuration) (Note 6)                                                                                                                                                                                                                                   | 75         | 400                             | 2500                           | 75         | 400                             | 2500                           | 75         | 400                             | 2500                           | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times @ 1 Ghz<br>(20% – 80%) Q, Q                                                                                                                                                                                                                                                         |            | 30                              | 60                             |            | 30                              | 60                             |            | 30                              | 60                             | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Measured by forcing V<sub>INPP</sub> (TYP) from a 50% duty cycle clock source. All loading with an external R<sub>L</sub> = 50  $\Omega$  to V<sub>CC</sub>.

Input edge rates 40 ps (20% – 80%). 2. Duty cycle skew is measured between differential outputs using the deviations of the sum of Tpw– and Tpw+ @1 GHz.

Duty cycle skew is measured between outputs under identical transition @ 1 GHz.

Additive RMS jitter with 50% duty cycle clock signal at 8 GHz & 10 GHz.

5. Additive peak-to-peak data dependent jitter with input NRZ data at PRBS  $2^{23}$ -1.

6. V<sub>INPP</sub> (MAX) cannot exceed V<sub>CC</sub> - V<sub>EE</sub>. Input voltage swing is a single-ended measurement operating in differential mode.





# NB7L11M



Time (80.4 ps/div)

Figure 4. Typical Output Waveform at 2.488 Gb/s with PRBS 2<sup>23</sup>–1 (V<sub>inpp</sub> = 75 mV)

\*Input signal DDJ = 6.4 ps



Figure 6. Typical Output Waveform at 10.7 Gb/s with PRBS 2<sup>23</sup>–1 (V<sub>inpp</sub> = 75 mV)

\*\*\*Input signal DDJ = 11 ps



Time (40 ps/div)

Figure 5. Typical Output Waveform at 5 Gb/s with PRBS 2<sup>23</sup>-1 (V<sub>inpp</sub> = 75 mV)

\*\*Input signal DDJ = 7.2 ps



Figure 7. Typical Output Waveform at 12 Gb/s with PRBS 2<sup>^23</sup>–1 (V<sub>inpp</sub> = 75 mV)

\*\*\*Input signal DDJ = 13 ps







Figure 8. AC Reference Measurement



Figure 9. Typical Termination for Output Driver Using External Termination Resistor (Refer to Application Notes <u>AND8020/D</u> and <u>AND8173/D</u>)



Figure 10. Differential Input Driven Single-Ended



Figure 11. Differential Inputs Driven Differentially















## Table 6. INTERFACING OPTIONS

| INTERFACING OPTIONS | CONNECTIONS                                                                                                                                                           |  |  |  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| CML                 | Connect $V_{TCLK}$ , $\overline{V_{TCLK}}$ to $V_{CC}$                                                                                                                |  |  |  |
| LVDS                | Connect $V_{TCLK}$ , $\overline{V_{TCLK}}$ together CLK input                                                                                                         |  |  |  |
| AC-COUPLED          | Bias $V_{TCLK}$ , $\overline{V_{TCLK}}$ Inputs within (V <sub>CMR</sub> ) Common Mode Range                                                                           |  |  |  |
| RSECL, LVPECL       | Standard ECL Termination Techniques. See AND8020/D.                                                                                                                   |  |  |  |
| LVTTL, LVCMOS       | An external voltage should be applied to the unused complementary differential input.<br>Nominal voltage is 1.5 V for LVTTL and V <sub>CC</sub> /2 for LVCMOS inputs. |  |  |  |



### **Application Information**

All NB7L11M inputs can accept PECL, CML, LVTTL, LVCMOS and LVDS signal levels. The limitations for differential input signal (LVDS, PECL, or CML) are

minimum input swing of 75 mV and the maximum input swing of 2500 mV. Within these conditions, the input voltage can range from VCC to 1.2 V. Examples interfaces are illustrated below in a 50  $\Omega$  environment (Z = 50  $\Omega$ ).



Figure 15. CML to CML Interface







NB7L11M



Figure 17. LVDS to CML Receiver Interface



Figure 18. LVCMOS/LVTTL to CML Receiver Interface



#### PACKAGE DIMENSIONS



ECLinPS is a registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor roducts, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use a a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out d, directly or indirectly, any claim of personal injury or death associated wi

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative