### **Excellent Integrated System Limited** Stocking Distributor Click to view price, real time Inventory, Delivery & Lifecycle Information: Maxim Integrated MAX9485EUP+ For any questions, you can email us directly: <a href="mailto:sales@integrated-circuit.com">sales@integrated-circuit.com</a> **Features** ### **Programmable Audio Clock Generator** #### General Description The MAX9485 programmable multiple-output clock generator provides a cost-efficient solution for MPEG-2 audio systems such as DVD players, DVD drives for multimedia PCs, digital HDTV systems, home entertainment centers, and set-top boxes. The MAX9485 accepts an input reference frequency of 27MHz from a crystal or system reference clock. The device provides two buffered clock outputs of 256, 384, or 768 times the chosen sampling frequency (fs) selected through an I<sup>2</sup>C interface or hardwired inputs. Sampling frequencies of 12kHz, 32kHz, 44.1kHz, 48kHz, 64kHz, 88.2kHz, or 96kHz are available. The MAX9485 also offers a buffered 27MHz output and an integrated voltage-controlled oscillator (VCXO) that is tuned by a DC voltage generated from the MPEG processor. The use of VCXO allows the audio system clock to lock with the overall system clock. The MAX9485 features the lowest jitter in its class, guaranteeing excellent dynamic performance with audio ADCs and DACs in an MPEG-2 audio system. The device operates with a 3.3V supply and is specified over the -40°C to +85°C extended temperature range. The MAX9485 is offered in 6.5mm x 4.4mm 20-pin TSSOP and 4mm x 4mm 20-pin thin QFN packages. **HDTVs** #### **Applications** Digital TVs DVD Players Home Entertainment Set-Top Boxes Centers ### ◆ 27MHz Crystal with ±30ppm Frequency Reference - ♦ Two Buffered Output Ports with Multiple Audio Clocks: 256, 384, or 768 Times fs - ♦ Supports Standard and Double Sampling Rates (12kHz, 32kHz, 44.1kHz, 48kHz, 64kHz, 88.2 kHz, and 96kHz) - ♦ I<sup>2</sup>C Interface or Hardwired Output Clock Selection - ♦ Separate Output Clock Enable - ♦ Low Jitter Typical 21ps (RMS at 73.728MHz) - ♦ No External Components for PLL - ♦ Integrated VCXO with ±200ppm Tuning Range - ♦ Small Footprint, Thin QFN Package, 4mm x 4mm ### Ordering Information | PART | TEMP RANGE | PIN-PACKAGE | |------------|----------------|-----------------| | MAX9485ETP | -40°C to +85°C | 20 Thin QFN-EP* | | MAX9485EUP | -40°C to +85°C | 20 TSSOP | \*EP = Exposed pad. ### Pin Configurations M/IXI/N/ Maxim Integrated Products 1 1 For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com. #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>DD,</sub> V <sub>DD_P</sub> to GND | | |-------------------------------------------------------|------------| | All Inputs and Outputs to GND0.3V to | | | Short-Circuit Duration of Outputs to GND | Continuous | | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) | | | 20-Pin TSSOP (derate 11mW/°C above +70°C) | 879mW | | 20-Lead Thin QFN (derate 16.9mW/°C | | | above +70°C) | 1349mW | | Storage Temperature Range65° | 'C to +150°C | |------------------------------------------------------------------------------|--------------| | Maximum Junction Temperature | +150°C | | ESD Protection | | | Human Body Model (R <sub>D</sub> = $1.5k\Omega$ , C <sub>S</sub> = $100pF$ ) | > ±2kV | | Lead Temperature (soldering, 10s) | +300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### DC ELECTRICAL CHARACTERISTICS $(V_{DD} = V_{DD\_P} = 3.0V \text{ to } 3.6V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $T_A = +25^{\circ}\text{C}, V_{DD} = V_{DD\_P} = 3.3V.)$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------|----------------------------------------|-------------------------------------------------------------------|-----------------------|-----|-----------------------|-------| | LVCMOS/LVTTL INPUTS (MODE | F, RST, X1) (N | ote 2) | | | | | | High Level-Input Voltage | V <sub>IH1</sub> | | 2.0 | | $V_{DD}$ | V | | Low Level-Input Voltage | V <sub>IL1</sub> | | 0.0 | | 0.8 | V | | Input Current | I <sub>IL1</sub> | Input voltage = 0 or V <sub>DD</sub> | -20 | | +20 | μΑ | | THREE-LEVEL INPUTS (FS0, FS | 1, FS2, SAO1 | , SAO2) | | | | | | High Level-Input Voltage | V <sub>IH2</sub> | | 2.5 | | $V_{DD}$ | V | | Low Level-Input Voltage | V <sub>IL2</sub> | | 0.0 | | 0.8 | V | | Input Open Level | V <sub>IO2</sub> | Input open | 1.3 | | 2.0 | V | | Input Current | I <sub>IN</sub> | Input voltage = 0 or V <sub>DD</sub> | -10 | | +10 | μΑ | | LVCMOS/LVTTL OUTPUTS (CL | COUT1, CLK | _OUT2, MCLK) | | | | , | | Output High Level | V <sub>OH1</sub> | I <sub>OH1</sub> = -4mA | V <sub>DD</sub> - 0.6 | | | V | | Output Low Level | V <sub>OL1</sub> | I <sub>OL1</sub> = 4mA | | | 0.4 | V | | I <sup>2</sup> C INTERFACE INPUT AND OU | TPUT (SCL, S | DA) | | | | , | | Input High Level | V <sub>IH3</sub> | | 0.7 x V <sub>DD</sub> | | $V_{DD}$ | V | | Input Low Level | V <sub>IL3</sub> | | 0 | С | ).3 x V <sub>DD</sub> | V | | Input Current | liN | Input voltage = 0 or VDD | -1 | | +1 | μΑ | | Low-Level Output | V <sub>OL3</sub> | I <sub>OL3</sub> = 4mA | | | 0.4 | V | | Input Capacitance | CIN | | | 8.4 | | рF | | POWER SUPPLY (V <sub>DD</sub> , V <sub>DD_P</sub> ) | | | | | | | | Power-Supply Ranges | V <sub>DD</sub> ,<br>V <sub>DD_P</sub> | | 3.0 | 3.3 | 3.6 | V | | Power-Supply Current | I <sub>DD</sub> +I <sub>DD_P</sub> | CLK_OUT1, CLK_OUT2 at 73.728MHz, no load, V <sub>TUN</sub> = 3.0V | | 12 | | mA | ### **AC ELECTRICAL CHARACTERISTICS** $(V_{DD} = V_{DD\_P} = 3.0V \text{ to } 3.6V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ output frequency is } 73.728\text{MHz}, C_L = 20\text{pF}, \text{ unless otherwise noted.}$ Typical values are at $T_A = +25^{\circ}\text{C}, V_{DD} = V_{DD\_P} = 3.3V.$ ) (Note 3) | PARAMETER | SYMBOL | | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------|------------------|----------------------|--------------------------------------|--------|-----|--------|-------| | VCXO (MCLK) | | • | | • | | | | | Crystal Frequency | fXTL | Nominal fre | Nominal frequency | | 27 | | MHz | | Crystal Accuracy | | | | | ±30 | | ppm | | Tuning Voltage Range | V <sub>TUN</sub> | | | 0 | | 3.0V | V | | VCXO Tuning Range | | $V_{TUN} = 0 to$ | o 3.0V | -200 | | +200 | ppm | | TUN Input Impedance | R <sub>TUN</sub> | | | | 94 | | kΩ | | Output Clock Frequency | fMCLK | $V_{TUN} = 1.7$ | '5V | | 27 | | MHz | | Output Clock Accuracy | | $V_{TUN} = 1.7$ | '5V (Note 4) | | ±50 | | ppm | | Output Duty Cycle | | | | 45 | 55 | 65 | % | | Output Jitter | tMJ | RMS | | | 28 | | ps | | Output Rise Time | t <sub>MR</sub> | Figure 8 | | | 2 | | ns | | Output Fall Time | tMF | Figure 8 | | | 2 | | ns | | Tuning Response Time | t <sub>TUN</sub> | Figure 9 | Figure 9 | | 10 | | μs | | Power-On Settling Time | T <sub>PO1</sub> | Figure 9 | | | 5 | | ms | | CLOCK OUTPUTS (CLK_OUT | 1, CLK_OUT2) | | | | | | | | | | 256 x fs | | 8.192 | | 24.576 | | | Frequency Range (Note 5) | f <sub>out</sub> | 384 x fs | | 12.288 | | 36.864 | MHz | | | | 768 x f <sub>S</sub> | | 24.576 | | 73.728 | | | Clock Rise Time | t <sub>R1</sub> | Figure 8 | | | 2 | | ns | | Clock Fall Time | t <sub>F1</sub> | Figure 8 | | | 2 | | ns | | Duty Cycle | | | | 45 | 50 | 55 | % | | Output Clock Period Jitter | t <sub>RJ</sub> | RMS | CLK_OUT1, 2 at 73.728MHz<br>(Note 6) | | 21 | | ps | | | | | CLK_OUT1, 2 at 36.864MHz | | 37 | | 1 | | Frequency Settling Time | tfst | Figure 1 | • | | 10 | | ms | | Power-On Time | T <sub>PO2</sub> | Figure 9 | | | 15 | | ms | ### I<sup>2</sup>C TIMING CHARACTERISTICS $(V_{DD} = V_{DD_P} = 3.0V \text{ to } 3.6V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}\text{C}, V_{DD} = V_{DD_P} = 3.3V; Figure 7.)$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS | |----------------------------------------------------|------------------|---------------|------------|-----|-------| | Serial Clock | fscl | | | 400 | kHz | | Bus Free Time Between a STOP and a START Condition | t <sub>BUF</sub> | | 1.3 | | μs | | Hold Time (Repeated) START<br>Condition | tHD, STA | | 0.6 | | μs | | Repeated START Condition Setup<br>Time | tsu, sta | | 0.6 | | μs | | STOP Condition Setup Time | tsu, sto | | 0.6 | | μs | | Data Hold Time | thd,dat | (Note 7) | 0.05 | 0.9 | μs | | Data Setup Time | tsu,dat | | 100 | | ns | | SCL Clock Low Period | tLOW | | 1.3 | | μs | | SCL Clock High Period | tHIGH | | 0.6 | | μs | | Rise Time of SDA and SCL, Receiving | t <sub>R</sub> | (Notes 3, 8) | 20 + 0.1Cb | 300 | ns | | Fall Time of SDA and SCL, Receiving | t <sub>F</sub> | (Notes 3, 8) | 20 + 0.1Cb | 300 | ns | | Fall Time of SDA, Transmitting | t <sub>F</sub> | (Notes 8, 9) | 20 + 0.1Cb | 250 | ns | | Pulse Width of Spike Suppressed | tsp | (Notes 3, 10) | 0 | 50 | ns | | Capacitive Load for Each Bus Line | Cb | | | 400 | рF | - Note 1: All parameters tested at $T_A = +25^{\circ}$ C. Specifications over temperature are guaranteed by design and characterization. - Note 2: When X1 is used as an external reference. - Note 3: Guaranteed by design and characterization; limits are set at ±6 sigma. - Note 4: Includes crystal accuracy. - **Note 5:** F<sub>XTL</sub> = 27MHz. Nominal frequency. - Note 6: See frequency selection paragraph in the Applications Information section. - Note 7: A master device must provide a hold time of at least 300ns for the SDA signal (referred to V<sub>IL</sub> of the SCL signal) in order to bridge the undefined region of SCL's falling edge. - Note 8: $C_b$ = total capacitance of one bus line in pF. $t_R$ and $t_F$ measured between 0.3 $V_{DD}$ and 0.7 $V_{DD}$ . - Note 9: Bus sink current is less than 6mA. C<sub>b</sub> = total capacitance of one bus line in pF. t<sub>R</sub> and t<sub>F</sub> measured between 0.3 V<sub>DD</sub> and 0.7 V<sub>DD</sub>. - Note 10: Input filters on the SDA and SCL inputs suppress noise spikes less than 50ns. ### Typical Operating Characteristics $(V_{DD} = V_{DD_P} = 3.3V, T_A = +25^{\circ}C.)$ ### OUTPUT CLOCK RISE/FALL TIME vs. LOAD CAPACITANCE ### MCLK PERIOD JITTER vs. OUTPUT FREQUENCY ### Pin Description | PIN | | NAME | EUNCTION | | | |------------|----------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | TSSOP | TQFN | NAME | FUNCTION | | | | 1 | 19 | V <sub>DD_P</sub> | PLL Power Supply. Bypass V <sub>DD_P</sub> with a 0.1µF and 0.001µF capacitor to GND_P. | | | | 2 | 20 | GND_P | PLL Ground | | | | 3 | 1 | TUN | VCXO Tuning Voltage Input. Apply 0 to 3V at TUN to adjust the VCXO frequency. Connect TUN to $V_{DD}$ when driving X1 directly with a 27MHz input reference clock. | | | | 4 | 2 | X1 | Crystal Connection 1. Connect a fundamental mode crystal between X1 and X2 for use as a VCXO, or drive X1 directly with a 27MHz input reference clock. | | | | 5 | 3 | X2 | Crystal Connection 2. Connect a fundamental mode crystal between X1 and X2 for use as a VCXO, or leave X2 unconnected when driving X1 with a 27MHz system reference clock. | | | | 6, 17 | 4, 15 | V <sub>DD</sub> | Digital Power Supply. Bypass VDD with a 0.1µF and 0.001µF capacitor to GND. | | | | 7 | 5 | SCL/FS0 | Serial Clock/Function Selection Input 0. When MODE = low, SCL/FS0 functions as the I <sup>2</sup> C serial clock input. When MODE = high, SCL/FS0 functions as a three-level input to select sampling frequency. | | | | 8 | 6 | SDA/FS1 | Serial Data I/O/Function Selection Input 1. When MODE = low, SDA/FS1 functions as the I <sup>2</sup> C serial data input/output. When MODE = high, SDA/FS1 functions as a three-level input to select output frequency scaling factor. | | | | 9 | 7 | FS2 | Function Selection Input 2. When MODE = high, FS2 functions as a three-level input to select sampling rate. When MODE = low, voltage levels at FS2 do not affect device operation. | | | | 10, 11, 15 | 8, 9, 13 | GND | Ground | | | | 12 | 10 | RST | Reset Input. Drive $\overline{RST}$ low resets the I <sup>2</sup> C register to its default state. $\overline{RST}$ is internally pulled to $V_{DD}$ . | | | | 13 | 11 | MODE | Mode Control Input. When MODE = low, the I <sup>2</sup> C interface is active. When MODE = high, the hardwired interface is active, and function selection is programmed by SCL/FS0, SDA/FS1, and FS2. Mode is internally pulled to GND. | | | | 14 | 12 | CLK_OUT1 | Output Clock Port 1. CLK_OUT1 operates at 256/384/768fs, depending on the function selection. CLK_OUT1 is pulled low when disabled. | | | | 16 | 14 | CLK_OUT2 | Output Clock Port 2. CLK_OUT2 operates at 256/384/768fs, depending on the function selection. CLK_OUT2 is pulled low when disabled. | | | | 18 | 16 | MCLK | Master System Clock Buffered Output. MCLK outputs the 27MHz clock generated by the internal VCXO. MCLK is pulled low when disabled. | | | | 19 | 17 | SAO1 | I <sup>2</sup> C Device Address Selection Input 1 or MCLK Output Enable Control Input. When MODE = low, SAO1 is a three-level I <sup>2</sup> C device address programming input. When MODE = high, SAO1 controls MCLK enable/disable. | | | | 20 | 18 | SAO2 | I <sup>2</sup> C Device Address Selection Input 2 or CLK_OUT Output Enable Control Input. When MODE = low, SAO2 is a three-level I <sup>2</sup> C device address programming input. When MODE = high, SAO2 controls CLK_OUT1 and CLK_OUT2 enable/disable. | | | | _ | Exposed<br>Pad | EP | Exposed Pad. Connect EP to ground. | | | 6 \_\_\_\_\_\_ /N/XI/M ### **Functional Diagram** ### **Detailed Description** The MAX9485 uses an input reference frequency of 27MHz from a crystal or system reference clock. The device provides two buffered clock outputs of 256, 384, or 768 times the chosen sampling frequency (fs) selected through an I<sup>2</sup>C interface or hardwired inputs. Sampling frequencies of 12kHz, 32kHz, 44.1kHz, 48kHz, 64kHz, 88.2kHz, or 96kHz are available. The MAX9485 offers a buffered 27MHz output and an integrated VCXO tuned by a DC voltage generated from the MPEG system. The device operates with a 3.3V supply. #### **Reference and Output Clock** The MAX9485 uses the 27MHz crystal or reference clock (master clock) from the audio system and generates an output of 256, 384, or 768 times the audio system sampling frequency (fs). Connect a fundamental mode crystal between X1 and X2 or drive X1 with a 27MHz system clock. The choices of sampling frequencies are 12kHz, 32kHz, 44.1kHz, 48kHz, 64kHz, 88.2kHz, and 96kHz. The MAX9485 offers two identical outputs: CLK\_OUT1 and CLK\_OUT2. In the following, the CLK\_OUT is used to refer to both outputs. Table 1 shows the relations of fs and the output frequency. Select the output frequency by programming the I2C register or hardwiring inputs FS0, FS1, and FS2. CLK\_OUT settling is typically 15ms from power-on or from applying the clock to X1. Delay time from sampling frequency change to CLK\_OUT settling is 10ms (typ). Figure 1 illustrates CLK\_OUT transient timing in the I2C programmed case. The I<sup>2</sup>C register is set through a master-write data transfer. The frequency settling time test is counted from the end of the next ACK pulse of the written byte in SDA until the CLK\_OUT is settled. **Table 1. Sampling Frequency and Output Clock** | SAMPLING<br>FREQUENCY | CLK_OUT | | SAMPLING RATE | | |-----------------------|----------------------------|----------------------------|----------------------------|----------| | f <sub>S</sub> (kHz) | 256 x f <sub>S</sub> (MHz) | 384 x f <sub>S</sub> (MHz) | 768 x f <sub>S</sub> (MHz) | | | 12 | 3.072 | 4.608 | 9.126 | Standard | | 32 | 8.1920 | 12.2880 | 24.5760 | Standard | | 44.1 | 11.2896 | 16.9344 | 33.8688 | Standard | | 48 | 12.2880 | 18.4320 | 36.8640 | Standard | | 64 | 16.3840 | 24.5760 | 49.1520 | Double | | 88.2 | 22.5792 | 33.8688 | 67.7376 | Double | | 96 | 24.5760 | 36.8640 | 73.7280 | Double | Figure 1. CLK\_OUT Transient Timing Figure 2. VCXO Tuning Range #### Voltage-Controlled Crystal Oscillator (VCXO) The MAX9485 internal VCXO produces a 27MHz reference clock for the PLL used to generate CLK\_OUT1 and CLK\_OUT2. The oscillator uses a 27MHz crystal as the base frequency reference and has a voltage-controlled tuning input for micro adjustment in a range of ±200ppm. The tuning voltage V<sub>TUN</sub> can vary from 0 to 3V as shown in Figure 2. Use an AT-cut crystal that oscillates at 27MHz on its fundamental mode with ±30ppm. Use a crystal shunt capacitor less than 12pF, including board parasitic capacitance. Choose an oscillator with a load capacitance less than 14pF to achieve ±200ppm pullability. VCXO, a free-run oscillator, and the buffered output MCLK are not affected by power-on reset and external reset. VCXO has a 5ms settling time at power-on and 10µs at a change of the V<sub>TUN</sub> voltage. The MAX9485 can be used as a synthesizer with a 27MHz input reference clock. For this mode, connect the 27MHz input clock to X1. Connect TUN to V<sub>DD</sub> and leave X2 open. This configuration is for applications where the micro tuning is not needed and there is a 27MHz system master clock available. #### **Chip Reset Function** The MAX9485 has an internal reset function. The device resets at power-up or can be externally reset by driving $\overline{\text{RST}}$ low. The reset function sets the registers to default values. MODE sets the device's programming mode at power-up. When MODE = low, the device is set to software-programmable mode. Set MODE = high for hardwired mode. If MODE = low, the reset sets default values for CLK\_OUT1 and CLK\_OUT2 to 256 x fs with fs = 32kHz. If MODE = high, the reset sets CLK\_OUT1 and CLK\_OUT2, according to the values of the hardwired inputs. 8 \_\_\_\_\_\_ /V|/X|/N The internal power-on reset completes after 1024 cycles of the reference clock starting when $V_{DD}$ is greater than 2.2V with a tolerance of $\pm 0.4$ V. When using the internal power-on reset, $\overline{RST}$ must be high. Figure 3 shows power-on reset timing. The internal reset function also accepts an external forced reset by driving $\overline{RST}$ = low. The reset is triggered when $\overline{RST}$ = low and completes after 1024 reference clock cycles. When a reset is initiated, any pulses on $\overline{RST}$ during the 1024 reference clock cycles are ignored. If $\overline{RST}$ is held low at the end of a reset cycle, reset does not initiate until a high-to-low transition is detected at $\overline{RST}$ . Figure 4 shows external reset timing. Figure 3. Power-On Reset Timing Figure 4. External Reset Timing #### **Software and Hardwire Control Modes** The MAX9485 sampling frequency, sampling rate, and clock outputs can be programmed through the I<sup>2</sup>C 2-wire interface (software mode, MODE = low), or hardwired directly through three-level inputs (hardwire mode, MODE = high). The offered functions for each mode are shown in Table 2. CLK\_OUT and MCLK are pulled low when disabled. ## Hardwire Mode Programming (MODE = High) In hardwire mode, FS2 selects the sampling rate (Table 3). With FS2 = low, the sampling rate is standard. With FS2 = high, the sampling rate is doubled. When FS2 = open, the 12kHz standard rate is selected, overriding the setting of FS0. FS1 selects the scaling factors: 256, 384, and 768 (Table 4). FS0 selects the sample frequencies: 32kHz, 44.1kHz, and 48kHz (Table 5). When MODE = high, inputs SAO1 and SAO2 enable or disable the clock outputs (Tables 6 and 7). CLK\_OUT and MCLK are pulled low when disabled. #### **Table 2. Selectable Functions** | FUNCTIONS | HARDWIRE<br>MODE<br>MODE = HIGH | SOFTWARE<br>MODE<br>MODE = LOW | |----------------------------------------------------------------------|---------------------------------|--------------------------------| | Standard sampling<br>frequencies:<br>12kHz, 32kHz,<br>44.1kHz, 48kHz | <b>✓</b> | <b>\</b> | | Double sampling<br>frequencies:<br>64kHz, 88.2kHz, 96kHz | / | <b>✓</b> | | CLK_OUT1, CLK_OUT2,<br>MCLK:<br>enable/disable | <b>✓</b> | <b>√</b> | ### **Table 3. Sampling Rate Selection** | FS2 | SAMPLING RATE | |------|----------------------------------| | Low | Standard (32kHz, 44.1kHz, 48kHz) | | High | Doubled (64kHz, 88.2kHz, 96kHz) | | Open | Standard (12kHz) | #### **Table 4. Frequency Scaling Factors** | FS1 | OUTPUT SCALING FACTOR | |------|-----------------------| | Low | 256 | | High | 384 | | Open | 768 | #### Table 5. Selection of Sampling Frequency | FS0 | SAMPLING FREQUENCY (kHz) | |------|--------------------------| | Low | 32 | | High | 44.1 | | Open | 48 | #### Table 6. MCLK Enable/Disable Control | SAO1 | MCLK | |------|----------| | Low | Disabled | | High | Enabled | | Open | Reserved | #### Table 7. CLK OUT Enable/Disable Control | SAO1 | SAO2 | CLK_OUT1 | CLK_OUT2 | |----------|------|----------|----------| | High/low | Open | Enabled | Enabled | | High/low | Low | Enabled | Disabled | | High/low | High | Disabled | Enabled | ## Software Mode Programming (MODE = Low) In software mode, the I<sup>2</sup>C interface writes or reads an 8-bit control register in the MAX9485. The control register controls the rate settings and the clock outputs. Since there is only one register in the MAX9485, no address is assigned to this register. The device has a programmable 7-bit address for the I<sup>2</sup>C bus, selected by SAO1 and SAO2 (Table 8). At power-up with MODE = low, the MAX9485 reads the state of SAO1 and SAO2, then latches the I<sup>2</sup>C device address. Table 9 shows the control register bit mapping. Bit C7 enables the MCLK output. Bits C5 and C6 enable the clock outputs CLK\_OUT1 and CLK\_OUT2, respectively. Bit C4 selects the sampling rates. Bits C3 and C2 choose the output frequency-scaling factor. Bits C1 and C0 determine the sampling frequency. The details are shown in Tables 10-14. #### Serial Interface The MAX9485 control interface uses a 2-wire I<sup>2</sup>C serial interface. The device operates as a slave that sends and receives data through clock line SCL and data line SDA to achieve bidirectional communication with the master. A master (typically a microcontroller) initiates all data transfers to and from the MAX9485, and generates the SCL clock that synchronizes the data transfer. The #### **Table 8. Register Address Selection** | SAO1 | SAO2 | I <sup>2</sup> C DEVICE ADDRESS | |------|------|---------------------------------| | Open | Open | 110 0000 | | Low | Open | 110 0011 | | High | Open | 110 0010 | | Open | Low | 110 0100 | | Low | Low | 110 1000 | | High | Low | 111 0000 | | Open | High | 111 0001 | | Low | High | 111 0010 | | High | High | 111 0100 | #### Table 9. Control Register Bit Mapping | BIT | FUNCTION | | | |--------|-----------------------------------|--|--| | C7 | MCLK enable/disable | | | | C6, C5 | CLK_OUT2, CLK_OUT1 enable/disable | | | | C4 | Sampling-rate selection | | | | C3, C2 | Frequency-scaling factors | | | | C1, C0 | Sampling-frequency selection | | | #### Table 10. MCLK Enable/Disable Control | <b>C</b> 7 | MCLK | | | | |------------|----------|--|--|--| | 0 | Disabled | | | | | 1 | Enabled | | | | ## Table 11. CLK\_OUT1, 2 Enable/Disable Control | C6 | C5 | CLK_OUT2 | CLK_OUT1 | |----|----|----------|----------| | 1 | 1 | Enabled | Enabled | | 1 | 0 | Enabled | Disabled | | 0 | 1 | Disabled | Enabled | | 0 | 0 | Disabled | Disabled | ### **Table 12. Sampling Rate Selection** | C4 | SAMPLING RATE | |----|---------------| | 0 | Standard | | 1 | Doubled | ### Table 13. Frequency Scaling Factors | C3 | C2 | OUTPUT SCALING FACTOR | | | | | |----|-------|-----------------------|--|--|--|--| | 0 | 0 256 | | | | | | | 0 | 1 | 384 | | | | | | 1 | 0 | 768 | | | | | | 1 | 1 | Reserved | | | | | #### **Table 14. Sampling Frequency Selection** | C1 | CO | SAMPLING FREQUENCY (kHz) | |----|----|--------------------------| | 0 | 0 | 12 | | 0 | 1 | 32 | | 1 | 0 | 44.1 | | 1 | 1 | 48 | **Note:** (C1, C0) = (0, 0) and C4 = 1 (double) is not a proper selection. However, when set, it selects 12kHz sampling frequency. SDA line operates as both an input and an open-drain output. A pullup resistor, typically $4.7k\Omega$ , is required on SDA. The SCL line operates only as an input. A pullup resistor, typically $4.7k\Omega$ , is required on SCL if there are multiple masters on the 2-wire bus, or if the master in a single-master system has an open-drain SCL output. #### **Start and Stop Conditions** Both SCL and SDA remain high when the interface is idle. The active master signals the beginning of a transmission with a START (S) condition by transitioning SDA from high to low while SCL is high. After communication, the MAX9485 issues a STOP (P) condition by transitioning SDA from low to high while SCL is high, freeing the bus for another transmission (Figure 5). If a START or STOP occurs while a bus transaction is in progress, then it terminates the transaction. #### **Data Transfer and Acknowledge** Following the START condition, each SCL clock pulse transfers 1 bit. For the MAX9485 interface, between a START and a STOP, 18 bits are transferred on the 2-wire bus. The first 7 bits are for the device address. Bit 8 indicates the writing (low) or reading (high) operation (R/W). Bit 9 is the ACK for the address and operation type. Bits 10 though 17 form the data byte. Bit 18 is the ACK for the data byte. The master always transfers Figure 5. Start and Stop Conditions Figure 6. Serial Interface Data Structure the first 8 bits (address + $R\overline{W}$ ). The slave (MAX9485) can receive the data byte from the bus or transfer it to the bus from the internal register. The ACK bits are transmitted by the address or data recipient. A low ACK bit indicates a successful transfer (Acknowledge), a high ACK bit indicates an unsuccessful transfer (Not Acknowledge). Figure 6 shows the structure of the data transfer. During a write operation, if more synchronous data is transferred, it overwrites the data in the register. During a read operation, if more clocks are reset on SCL, the SDA continues to respond to the register data. Figure 7. 2-Wire Serial Interface Figure 8. CLK\_OUT, MCLK Rise and Fall Time # Applications Information Crystal Selection When using the MAX9485's internal VCXO with an external crystal, connect the crystal to X1 and X2. Choose an AT-cut crystal that oscillates at 27MHz on its fundamental mode with ±30ppm. Use a crystal shunt capacitance less than 12pF, including board parasitic capacitance. Choose an oscillator with a load capacitance less than 14pF to achieve ±200ppm pullability. **Note:** Pulling range may vary depending on the crystal used. Refer to the MAX9485 Evaluation Kit for details. Figure 9. VCXO and PLL Settling Time 12 \_\_\_\_\_\_\_/VIXI/M ### Output CLK Frequency Setting with Low Jitter A specific frequency could be achieved through multiple settings (Table 1) such as different sampling rate and multiplication factors (256, 384, and 768). However, due to the difference of internal structure, the CLK outputs jitter may be different for each setting. Table 15 lists CLK output frequencies and jitter for the various settings. For best performance, the user should choose the setting that gives the lowest jitter at a specific frequency. #### Power-Supply Bypassing and Ground Management The MAX9485's high oscillator frequency makes proper layout important to ensure stability. For best performance, place components as close as possible to the device. Digital or AC transient signals on GND can create noise at the clock output. Return GND to the highest-quality ground available. Bypass VDD and VDD\_P with 0.1µF and 0.001µF capacitors, placed as close to the device as possible. Careful PC board ground layout minimizes crosstalk between the outputs and digital inputs. **Table 15. Jitter Measurements of Output CLKs** | FOUT (MHz) | SCALING<br>FACTOR | f <sub>S</sub> (kHz) | T <sub>RJ(RMS)</sub> (ps) | |------------|-------------------|----------------------|---------------------------| | 73.728 | 768 | 96 | 21 | | 67.7376 | 768 | 88.2 | 23.2 | | 49.152 | 768 | 64 | 42.6 | | 36.864 | 768 | 48 | 40 | | 36.864 | 384 | 96 | 37 | | 33.8688 | 768 | 44.1 | 44 | | 33.8688 | 384 | 88.2 | 41.3 | | 24.5760 | 768 | 32 | 66 | | 24.5760 | 384 | 64 | 92 | | 24.5760 | 256 | 96 | 50 | | 22.5792 | 256 | 88.2 | 55.1 | | 18.4320 | 384 | 48 | 59 | | 16.9344 | 384 | 44.1 | 69 | | 16.3840 | 256 | 64 | 134 | | 12.2880 | 256 | 48 | 84.8 | | 12.2880 | 384 | 32 | 170 | | 11.2896 | 256 | 44.1 | 100 | | 9.126 | 768 | 12 | 106 | | 8.1920 | 256 | 32 | 250 | | 4.608 | 384 | 12 | 198 | | 3.072 | 256 | 12 | 324 | | | | | | ### **Typical Application Circuit** **Chip Information** **TRANSISTOR COUNT: 9817** PROCESS: CMOS 14 \_\_\_\_\_\_ /II/IXI/M ### Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.) | | | | | | CDN | 1MDN | DIM | IENS | IDNS | : | | | | | | |---------------|-------------|---------|------|---------|-------|-----------|---------|-----------|---------|--------|-----------|------|------|--------|------| | PKG | PKG 12L 4×4 | | 4 | 16L 4×4 | | | 20L 4×4 | | 24L 4×4 | | 28L 4×4 | | | | | | REF. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | Α | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | | A1 | 0.0 | 0.02 | 0.05 | 0.0 | 0.02 | 0.05 | 0.0 | 0.02 | 0.05 | 0.0 | 0.02 | 0.05 | 0.0 | 0.02 | 0.05 | | A2 | 0 | .20 RE | F | 0 | 20 RE | F | 0 | .20 RE | F | 0 | 20 RE | F | 0 | .20 RE | F | | b | 0.25 | 0.30 | 0.35 | 0.25 | 0.30 | 0.35 | 0.20 | 0.25 | 0.30 | 0.18 | 0.23 | 0.30 | 0.15 | 0.20 | 0.25 | | D | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | | E | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | 3.90 | 4.00 | 4.10 | | e | | 0.80 BS | C. | | | 0.50 BSC. | | 0.50 BSC. | | | 0.40 BSC. | | | | | | k | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | | L | 0.45 | 0.55 | 0.65 | 0.45 | 0.55 | 0.65 | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | 0.30 | 0.40 | 0.50 | | N | | 12 | | | 16 | | | 20 | | | 24 | | | 28 | | | ND | | 3 | | 4 | | 5 | | | 6 | | | 7 | | | | | NE | | 3 | | | 4 | | | 5 | | 6 | | | 7 | | | | Jedec<br>Var. | | WGGB | | | WGGC | | | WGGD- | ı | WGGD-2 | | | WGGE | | | | EXF | POSE | D PA | D V | ARIA | TION | S | |---------|------|------|------|------|------|------| | PKG. | | DS | | | E5 | | | CODES | MIN. | NDM. | MAX. | MIN. | NDM. | MAX. | | T1244-3 | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | | T1244-4 | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | | T1644-3 | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | | T1644-4 | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | | T2044-2 | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | | T2044-3 | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | | T2444-2 | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 | | T2444-3 | 2.45 | 2.60 | 2.63 | 2.45 | 2.60 | 2.63 | | T2444-4 | 2.45 | 2.60 | 2.63 | 2.45 | 2.60 | 2.63 | | T2844-1 | 2.50 | 2.60 | 2.70 | 2.50 | 2.60 | 2.70 | - NOTES 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994. 2. ALL DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994. 3. N IS THE TOTAL NUMBER OF TERMINALS. 3. N IS THE TOTAL NUMBER OF TERMINALS. DECREES. 3. N IS THE TOTAL NUMBER OF TERMINALS. DECREES. 4. THE TERMINAL BILDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL BILDENTIFIER ARE OPTIONALS USE MAY BE ESTIMED A MODICATED. THE TERMINAL BILDENTIFIER MAY BE ESTIMED A MODICATED. THE TERMINAL BILDENTIFIER MAY BE ESTIMED A MODICATED. THE TERMINAL HILDENTIFIER MAY BE ESTIMED AND REFER TO THE HOLDEN OF TERMINALS ON EACH DIAND E SIDE RESPECTIVELY. 4. DIMENSION & APPLIES TO THE EMPOSED HEAT SINK SLUG AS VELL AS THE TERMINALS. 5. DRAVING CONFORMS TO JEDEC MODICA, EXCEPT FOR T2444-3, T2444-4 AND T2844-1. 4. MARKING IS FOR PACKAGE CRIENTATION REFERENCE DNLY. 11. COPLANARITY SHALL NOT EXCEED OLOMB. 12. VARPAGE SHALL NOT EXCEED OLOMB. 13. LEAD CENTRELINES TO BE AT TRUE POSITION AS DEFINED BY BASIC DIMENSION 'e', ±0.05. 14. NUMBER OF LEADS SHOWN ARE FOR REFERENCE DNLY. 15. ALL DIMENSIONS ARE THE SAME FOR LEADED (-) & PEFREE (+) PACKAGE CODES. -DRAWING NOT TO SCALE- Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 © 2004 Maxim Integrated Products Printed USA is a registered trademark of Maxim Integrated Products.