

## **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

STMicroelectronics L9822N

For any questions, you can email us directly: <a href="mailto:sales@integrated-circuit.com">sales@integrated-circuit.com</a>





### OCTAL SERIAL SOLENOID DRIVER

- EIGHT LOW R<sub>DSon</sub> DMOS OUTPUTS (0.5Ω AT I<sub>O</sub> = 1A @ 25°C V<sub>CC</sub> = 5V± 5%)
- 8 BIT SERIAL INPUT DATA (SPI)
- 8 BIT SERIAL DIAGNOSTIC OUTPUT FOR OVERLOAD AND OPEN CIRCUIT CONDITIONS
- OUTPUT SHORT CIRCUIT PROTECTION
- CHIP ENABLE SELECT FUNCTION (active low)
- INTERNAL 35V CLAMPING FOR EACH OUT-PUT
- CASCADABLE WITH ANOTHER OCTAL DRIVER
- LOW QUIESCENT CURRENT (10mA MAX.)
- PACKAGE Power SO20

### **DESCRIPTION**

The L9822N is an octal low side solenoid driver rea lized in Multipower-BCD technology particularly suited for driving lamps, relays and solenoids in

### **MULTIPOWER BCD TECHNOLOGY**



automotive a vironment. The DMOS outpts L9822N has a very low power consumption.

Data is transmitted serially to the device using the Soria. Peripheral Interface (SPI) protocol.

I ne L9822N features the outputs status monitoring function.

#### **BLOCK DIAGRAM**



October 2003 1/9



### PIN CONNECTIONS (top view)



### **ABSOLUTE MAXIMUM RATINGS**

| Symbol                            | Parameter                                                                                           | Value |      | Unit     |
|-----------------------------------|-----------------------------------------------------------------------------------------------------|-------|------|----------|
| V <sub>CC</sub>                   | DC Logic Supply                                                                                     | - 0.7 | 7    | V        |
| Vo                                | Output Voltage                                                                                      | - 0.7 | 40   | V        |
| lı                                | Input Transient Current (CE, SI, SCLK, RESET. CO) Duration Time $t = 1s$ , $V_I < 0$ $V_I > V_{CC}$ | - 25  | + 25 | mA<br>mA |
| T <sub>j</sub> , T <sub>stg</sub> | Junction and Storage Temperature Range                                                              | - 40  | 150  | °C       |

### THERMAL DATA

| Symbol                 | Parameter                             | Value | Unit |      |
|------------------------|---------------------------------------|-------|------|------|
| R <sub>th j-case</sub> | Thermal Resistance Junction-Case M.   | ax.   | 1.5  | °C/W |
| R <sub>th j-amb</sub>  | Thermal Resistance Junction-Ambient M | lax.  | 60   | °C/W |

2/9



#### PIN DESCRIPTION

Vcc

Logic supply voltage - nominally 5V

#### **GROUND**

Device Ground. This ground applies for the logic circuits as well as the power output stages.

#### RESET

Asynchronous reset for the output stages, the parallel latch and the shift register inside the L9822NSP. This pin is active low and it must not be left floating. A power on clear function may be implemented connecting this pin to  $V_{\rm CC}$  with an external resistor and to ground with an external capacitor.

### CE

Chip Enable. Data is transferred from the shift registers to the outputs on the rising edge of this signal. The falling edge of this signal sets the shift register with the output voltage sense bits coming from the output stages. The output driver for the SO pin is enabled when this pin is low.

### SO

Serial Output. This pin is the serial output from the shift register and it is tri-stated when CE is high. A high for a data bit on this pin indicates 'h'at the par-

ticular output is high. A low on this pin for a data bit indicates that the output is low.

Comparing the serial output bits with the previous serial input bits the external microcontroller implements the diagnostic data supplied by the L9822.

#### SI

Serial Input. This pin is the serial data input. A high on this pin will program a particular output to be OFF, while a low will turn it ON.

#### **SCLK**

Serial Clock. This pin clocks the shift register. New SO data will appear on every rising cage of this pin and new SI data will be latched on cvery SCLK's falling edge into the shift register.

### OUTPUTS 00-07

Power output pins. The input and output bits corresponding to 0.7 are sent and received first via the SPI bus and 0.7 is the last.

The curputs are provided with current limiting and voltage sense functions for fault indication and protection. The nominal load current for these outputs is 500mA. The outputs also have on board clamps set at about 36V for recirculation of inductive load current.

### **ELECTRICAL CHARACTER'STICS** ( $V_{CC} = 5V \pm 5\%$ . $T_j = -40$ to $125^{\circ}C$ ; unless otherwise specified)

| Symbol            | Param et vi                                          | Test Conditions                                                                  | Min.                                    | Тур.                 | Max.        | Unit        |
|-------------------|------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------|----------------------|-------------|-------------|
| V <sub>OC</sub>   | Output Claraping Volt.                               | I <sub>O</sub> = 0.5A, Output Programmed OFF                                     | 30                                      | 35                   | 40          | V           |
| Eoc               | Out. Clamping Energy                                 | $I_O = 0.5A$ , When ON                                                           | 20                                      |                      |             | mJ          |
| I <sub>OFF</sub>  | C t Leakage Current                                  | $V_O = 24V$ , Output Progr. OFF                                                  | V <sub>O</sub> = 24V, Output Progr. OFF |                      | 1           | mA          |
| R <sub>DSon</sub> | On Resistance                                        | Output Progr. ON $I_O = 0.5A$ $I_O = 0.75A$ $I_O = 1A$ With Fault Reset Disabled |                                         | 0.53<br>0.53<br>0.53 | 1<br>1<br>1 | Ω<br>Ω<br>Ω |
| t <sub>PHL</sub>  | Turn-on Delay                                        | I <sub>O</sub> = 500mA<br>No Reactive Load                                       |                                         |                      | 10          | μs          |
| t <sub>P</sub>    | Turn-off Delay                                       | I <sub>O</sub> = 500mA<br>No Reactive Load                                       |                                         |                      | 10          | μs          |
| V <sub>OREF</sub> | Fault Refer. Voltage                                 | Output Progr. OFF Fault detected if V <sub>O</sub> > V <sub>OREF</sub>           | 1.6                                     |                      | 2           | V           |
| t <sub>UD</sub>   | Fault Reset Delay<br>(after CE L to H<br>transition) | See fig. 3                                                                       | 75                                      |                      | 250         | μS          |
| V <sub>OFF</sub>  | Output OFF Voltage                                   | Output Pin Floating.cOutput Progr. OFF,                                          |                                         |                      | 1.0         | V           |

<u>57</u>



### **ELECTRICAL CHARACTERISTICS** (Continued)

| Symbol                                     | Parameter                         | Test Conditions                    | Min.               | Тур. | Max.               | Unit |
|--------------------------------------------|-----------------------------------|------------------------------------|--------------------|------|--------------------|------|
| INPUT BUFFER (SI, CE, SCLK and RESET pins) |                                   |                                    |                    |      |                    |      |
| V <sub>T</sub> –                           | Threshold Voltage at Falling Edge |                                    | 0.2V <sub>CC</sub> |      |                    | V    |
| V <sub>T+</sub>                            | Threshold Voltage at Rising Edge  |                                    |                    |      | 0.7V <sub>CC</sub> | V    |
| $V_{H}$                                    | Hysteresis Voltage                | $V_{T+} - V_{T-}$                  |                    | 1.45 |                    | V    |
| lı                                         | Input Current                     | $V_{CC} = 5.25V, 0 < V_I < V_{CC}$ | - 10               |      | + 10               | μΑ   |
| Cı                                         | Input Capacitance                 | $0 < V_1 < V_{CC}$                 |                    |      | 20                 | pF   |

### OUTPUT BUFFER (SO pin)

| V <sub>SOL</sub>  | Output LOW Voltage                                 | I <sub>O</sub> = 1.6mA                                      |                  | 202 | 0.4 | V  |
|-------------------|----------------------------------------------------|-------------------------------------------------------------|------------------|-----|-----|----|
| V <sub>SOH</sub>  | Output HIGH Voltage                                | $I_O = 0.8$ mA                                              | · v :c<br>- 1.3V |     |     | V  |
| I <sub>SOtl</sub> | Output Tristate Leakage<br>Current                 | $0 < V_O < V_{CC}$ , CE Pin Held High $V_{CC} = 5.25V$      | <b>– 10</b>      |     | 10  | μΑ |
| C <sub>SO</sub>   | Output Capacitance                                 | 0 < V <sub>O</sub> < V <sub>CC</sub><br>CE Pin Held High    |                  |     | 20  | pF |
| Icc               | Quiescent Supply<br>Current at V <sub>CC</sub> Pin | All Outputs Progr (IN io = 0.5A per Output Si multa neously |                  |     | 10  | mA |

### SERIAL PERIPHERAL INTERFACE (see fig. 2, timing diagram)

| $f_{op}$          | Operating Frequency                    |                                                              | D.C. | 2   | MHz |
|-------------------|----------------------------------------|--------------------------------------------------------------|------|-----|-----|
| t <sub>lead</sub> | Enable Lead Time                       |                                                              | 250  |     | ns  |
| t <sub>lag</sub>  | Enable Lag Time                        |                                                              | 250  |     | ns  |
| twsckh            | Clock F!!G!1 Timle                     |                                                              | 200  |     | ns  |
| twsckl            | Clock \ JW Time                        |                                                              | 200  |     | ns  |
| t <sub>su</sub>   | Leta Setup Time                        |                                                              | 75   |     | ns  |
| t <sub>H</sub>    | ⊋ata Hold Time                         |                                                              | 75   |     | ns  |
| † EN              | Enable Time                            |                                                              |      | 250 | ns  |
| UIS               | Disable Time                           |                                                              |      | 250 | ns  |
| t <sub>V</sub>    | Data Valid Time                        |                                                              |      | 100 | ns  |
| $t_{rSO}$         | Rise Time (SO output)                  | $V_{CC}$ = 20 to 70% $C_L$ = 200pF                           |      | 50  | ns  |
| $t_{fSO}$         | Fall Time (SO output)                  | $V_{CC} = 70 \text{ to } 20\% \text{ C}_L = 200 \text{pF}$   |      | 50  | ns  |
| t <sub>rSI</sub>  | Rise Time SPI<br>Inputs (SCK, SI, CE)  | $V_{CC} = 20 \text{ to } 70\% \text{ C}_{L} = 200 \text{pF}$ |      | 200 | ns  |
| t <sub>fSI</sub>  | Fall Time SPI<br>Inputs (SCLK, SI, CE) | $V_{CC} = 70 \text{ to } 20\% \text{ C}_{L} = 200 \text{pF}$ |      | 200 | ns  |
| t <sub>ho</sub>   | Output Data Hold Time                  |                                                              | 0    |     | ns  |

/9





#### **FUNCTIONAL DESCRIPTION**

The L9822N DMOS output is a low operating power device featu-ring, eight  $1\Omega$  R<sub>DSON</sub> DMOS drivers with transient protection circuits in output stages. Each channel is independently controlled by an output latch and a common RESET line which disables all eight outputs. The driver has low saturation and short circuit protection and can drive inductive and resistive loads such as solenoids, lamps and relais. Data is transmitted to the device serially using the Serial Peripheral Interface (SPI) protocol. The circuit receives 8 bit serial data by means of the serial input (SI) which is stored in an internal register to control the output drivers. The serial output (SO) provides 8 bit of diagnostic data representing the voltage level at the driver output. This allows the microprocessor to diagnose the condition of the output drivers.

The output saturation voltage is monitored by a comparator for an out of saturation condition and is able to unlatch the particular driver through the fault reset line. This circuit is also cascadable with another octal driver in order to jam 8 bit multiple data. The device is selected when the chip enable (CE) line is low.

Additionally the (SO) is placed in a tri-state mode when the device is deselected. The negative edge of the (CE) transfers the voltage level of the drivers to the shift register and the positive edge of the (CE) latches the new data from the shift register to the drivers. When CE is Low, data bit contained into the shift register is transferred to SO output at every SCLK positive transition while data bit present at SI input is latched into the shift register on every SCLK negative transition

#### Internal Blocks Description

The internal architecture of the device is based on the three internal major blocks: the octal shift registarfor alking to the SPI bus, the octal latch for holding control bits written into the device and the octal load driver array.

### **Shift Register**

The shift register has both serial and parallel inputs and serial and parallel outputs. The serial input accepts data from the SPI bus and the serial output simultaneously sends data into the SPI bus. The parallel outputs are latched into the parallel latch inside the L9822N at the end of a data transfer. The parallel inputs jam diagnostic data into the shift register at the beginning of a data transfer cycle.

### **Parallel Latch**

The parallel latch holds the input data from the shift register. This data then actuates the output stages.

Individual registers in the latch may be cleared by fault conditions in order to protect the overloaded output stages. The entire latch may also be cleared by the RESET signal.

### **Output Stages**

The output stages provide an active low drive signal suitable for 0.75A continuous loads. The outputs have internal zeners set to 36 volts to clamp inductive transients at turn-off. Each output also has a voltage comparator observing the output node. If the voltage exceeds 1.8V on an ON output pin, a fault condition is assumed and the latch driving this particular stage is reset, turning the output OFF to protect it. The timing of this action is despiled below. These comparators also provide diagnostic feedback data to the shift register. Additionally, the comparators contain an internal pulldown current which will cause the cell to indicate a low output voltage if the output is programmed OFF and the output pin is open circulad.

### TIMING DATA TRANSFER

Figure #2 shows the overall timing diagram from a Lyte transfer to and from the L9822NSP using the SPI bus.

### **CE High to Low Transition**

The action begins when the Chip Enable (CE) pin is pulled low. The tri-state Serial Output (SO) pin driver will be enabled entire time that CE is low. At the falling edge of the CE pin, the diagnostic data from the voltage comparators in the output stages will be latched into the shift register. If a particular output is high, a logic one will be jammed into that bit in the shift register. If the output is low, a logic zero will be loaded there. The most significant bit (07) should be presented at the Serial Input (SI) pin. A zero at this pin will program an output ON, while a one will program the output OFF.

### **SCLK Transitions**

The Serial Clock (SCLK) pin should then be pulled high. At this point the diagnostic bit from the most significant output (07) will appear at the SO pin. A high here indicates that the 07 pin is higher than 1.8V. The SCLK pin should then be toggled low then high. New SO data will appear following every rising edge of SCLK and new SI data will be latched into the L9822N shift register on the falling edges. An unlimited amount of data may be shifted through the device shift register (into the SI pin and out the SO pin), allowing the other SPI devices to be cascaded in a daisy chain with the L9822N.





### **CE Low to High Transition**

Once the last data bit has been shifted into the L9822NSP, the CE pin should be pulled high.

At the rising edge of CE the shift register data is latched into the parallel latch and the output stages will be actuated by the new data. An internal 160µs delay timer will also be started at this rising edge (see tup). During the 160us period, the outputs will be protected only by the analog current limiting circuits since the resetting of the parallel latches by faults conditions will be inhibited during this period. This allows the part to overcome any high inrush currents that may flow immediately after turn on. Once the delay period has elapsed, the output voltages are sensed by the comparators and any output with voltages higher than 1.8V are latched OFF. It should be noted that the SCLK pin should be low at both transitions of the CE pin to avoid any false clocking of the shift register. The SCLK input is gated by the CE pin, so that the SCLK pin is ignored whenever the CE pin is high.

### **FAULT CONDITIONS CHECK**

Checking for fault conditions may be done in the following way. Clock in a new control byte. Wait 160 microseconds or so to allow the outputs to settle. Clock in the same control byte and observe the diagnostic data that comes out of the device. The diagnostic bits should be identical to the bits that were first clocked in. Any differences would point to a fault on that output. If the output was programmed ON by clocking in a zero, and a one came back as the diagnostic bit for that output, the output pin was still high and a short circuit or overload condition exists. If the output was programmed OFF by clocking in a one, and a zero came back as the diagnostic bit for that output, nothing had pulled the output pin high and it must be floating, or an open circuit condition exists for that outport.





6/9

Figure 2 : Timing Diagram.



Figure 3: Typical Application Circuit.





| DIM.             |                      | mm   |       |       | inch  |       |
|------------------|----------------------|------|-------|-------|-------|-------|
| DIIVI.           | MIN.                 | TYP. | MAX.  | MIN.  | TYP.  | MAX.  |
| Α                | 2.35                 |      | 2.65  | 0.093 |       | 0.104 |
| A1               | 0.10                 |      | 0.30  | 0.004 |       | 0.012 |
| В                | 0.33                 |      | 0.51  | 0.013 |       | 0.200 |
| С                | 0.23                 |      | 0.32  | 0.009 |       | 0.013 |
| D <sup>(1)</sup> | 12.60                |      | 13.00 | 0.496 |       | 0.512 |
| Е                | 7.40                 |      | 7.60  | 0.291 |       | 0.299 |
| е                |                      | 1.27 |       |       | 0.050 |       |
| Н                | 10.0                 |      | 10.65 | 0.394 |       | 0.419 |
| h                | 0.25                 |      | 0.75  | 0.010 |       | 0.030 |
| L                | 0.40                 |      | 1.27  | 0.016 |       | 0.050 |
| k                | 0° (min.), 8° (max.) |      |       |       |       |       |
| ddd              |                      |      | 0.10  |       |       | 0.004 |

<sup>(1) &</sup>quot;D" dimension does not include mold flash, protusions or gate burrs. Mold flash, protusions or gate burrs shall not exceed 0.15mm per side.

# OUTLINE AND MECHANICAL DATA







### Distributor of STMicroelectronics: Excellent Integrated System Limited

Datasheet of L9822N - IC DRIVER SOLENOID OCT POWERSO20

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

L9822N



The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2003 STMicroelectronics - All rights reserved

#### STMicroelectronics GROUP OF COMPANIES

Australia – Belgium - Brazil - Canada - China – Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States www.st.com

