

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments SN65HVDA540QDR

For any questions, you can email us directly: <u>sales@integrated-circuit.com</u>



# TEXAS INSTRUMENTS

www.ti.com

### SN65HVDA540 SN65HVDA541 SLLS981-MAY 2009

# 5-V CAN TRANSCEIVER WITH I/O LEVEL SHIFTING AND LOW-POWER MODE SUPPLY OPTIMIZATION

### **FEATURES**

- Qualified for Automotive Applications
- Meets or Exceeds the Requirements of ISO 11898
- GIFT/ICT Compliant
- ESD Protection up to ±12 kV (Human-Body Model) on Bus Pins
- Level Adapting I/O Voltage Range to Support MCUs With Digital I/Os From 3 V to 5.25 V
- Low-Power Standby Mode <15 μA max</p>
  - SN65HVDA540: No Wake Up
  - SN65HVDA541: Wake Up Powered By V<sub>IO</sub> Supply So V<sub>CC</sub> (5 V) Supply May Be Shut Down to Save System Power
- High Electromagnetic Immunity (EMI)
- Low Electromagnetic Emissions (EME)
- Protection
  - Undervoltage Protection on V<sub>IO</sub> and V<sub>CC</sub>
  - Bus-Fault Protection of -27 V to 40 V
  - Dominant Time-Out Function
  - Thermal Shutdown Protection
  - Power-Up/Down Glitch-Free Bus Inputs and Outputs

### **APPLICATIONS**

- SAE J2284 High-Speed CAN for Automotive Applications
- SAE J1939 Standard Data Bus Interface
- ISO 11783 Standard Data Bus Interface
- NMEA 2000 Standard Data Bus Interface

### DESCRIPTION

The SN65HVDA540/SN65HVDA541 meets or exceeds the specifications of the ISO 11898 standard for use in applications employing a Controller Area Network (CAN). The device is qualified for use in automotive applications.

As a CAN transceiver, this device provides differential transmit capability to the bus and differential receive capability to a CAN controller at signaling rates up to 1 megabit per second (Mbps)<sup>(1)</sup>.

Designed for operation in especially harsh environments, the SN65HVDA540/SN65HVDA541 features cross-wire, bus over voltage, loss of ground protection, over temperature thermal shut down protection, and a wide common-mode range.

 The signaling rate of a line is the number of voltage transitions that are made per second, expressed in the units bps (bits per second).



### FUNCTIONAL BLOCK DIAGRAM

**A** 

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.







www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **DESCRIPTION (CONTINUED)**

The SN65HVDA540/SN65HVDA541 has an I/O supply voltage input pin (V<sub>IO</sub>, pin 5) to ratiometrically level shift the digital logic input and output levels with repsect to V<sub>IO</sub> for compatibility with protocol controllers having I/O supply voltages between 3 V and 5.25 V. The V<sub>IO</sub> supply also powers the low-power bus monitor and wake-up receiver of the SN65HVDA541 allowing the 5 V (V<sub>CC</sub>) supply to be switched off for additional power savings at the system level during standby mode for either the SN65HVDA540 or SN65HVDA541. The 5 V (V<sub>CC</sub>) supply needs to be reactivated by the local protocol controller at any time to resume high speed operation if it has been turned off for low-power standby operation. Both of the supply pins have undervoltage detection which place the device in standby mode to protect the bus during an undervoltage event on either the V<sub>CC</sub> or V<sub>IO</sub> supply pins. If V<sub>IO</sub> is undervoltage the RXD pin is 3-statedn and the device does not pass any wake-up signals from the bus to the RXD pin.

STB (pin 8) provides for two different modes of operation: normal mode or low-power standby mode. The normal mode of operation is selected by applying a low logic level to STB. If a high logic level is applied to STB, the device enters standby mode (see Figure 1 and Figure 2). In standby mode, the SN65HVDA541 provides a wake-up receiver and monitor that remains active supplied via the  $V_{IO}$  pin so that  $V_{CC}$  may be removed allowing a system level reduction in standby current. A dominant signal on the bus longer than the wake-up signal time (t<sub>BUS</sub>) is passed to the receiver output (RXD, pin 4) by the wake-up bus monitor circuit. The local protocol controller may then return the device to normal mode when the system needs to transmit or fully monitor the messages on the bus. If the bus has a fault condition where it is stuck dominant while the SN65HVDA541 is placed into standby mode, the device locks out the wake-up receiver output to RXD until the fault has been removed to prevent false wake-up signals in the system. Because the SN65HVDA540 does not have a low-power bus monitor and wake-up receiver, it provides a logic high output (recessive) on RXD while in standby mode.









A dominant time-out circuit prevents the driver from blocking network communication in event of a hardware or software failure. The dominant time out circuit is triggered by a falling edge on TXD (pin 1). If no rising edge is seen before the time-out constant of the circuit expires, the driver is disabled. The circuit is reset by the next rising edge on TXD.







SLLS981-MAY 2009



### **TERMINAL FUNCTIONS**

| TERM            | IINAL | TVDE   | DECODIDATION                                                                       |
|-----------------|-------|--------|------------------------------------------------------------------------------------|
| NAME            | NO.   | TYPE   | DESCRIPTION                                                                        |
| TXD             | 1     | I      | CAN transmit data input (low for dominant bus state, high for recessive bus state) |
| GND             | 2     | GND    | Ground connection                                                                  |
| V <sub>CC</sub> | 3     | Supply | Transceiver 5-V supply voltage                                                     |
| RXD             | 4     | 0      | CAN receive data output (low in dominant bus state, high in recessive bus state)   |
| V <sub>IO</sub> | 5     | Supply | Transceiver logic-level supply voltage                                             |
| CANL            | 6     | I/O    | Low-level CAN bus line                                                             |
| CANH            | 7     | I/O    | High-level CAN bus line                                                            |
| STB             | 8     | I      | Standby mode select pin (active high)                                              |

### **ORDERING INFORMATION**<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|--------------|-----------------------|------------------|
| -40°C to 125°C | 25°C SOIC – D Re       | Reel of 2500 | SN65HVDA540QDR        | A540Q            |
| -40 C to 125 C | 30IC - D               | Reel 01 2500 | SN65HVDA541QDR        | A541Q            |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

### ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup>

| 1.1 | V <sub>CC</sub>   | Supply voltage range                         | –0.3 V to 6 V                                                   |
|-----|-------------------|----------------------------------------------|-----------------------------------------------------------------|
| 1.2 | V <sub>IO</sub>   | I/O supply voltage range                     | –0.3 V to 6 V                                                   |
| 1.3 |                   | Voltage range at bus terminals (CANH, CANL)  | –27 V to 40 V                                                   |
| 1.4 | IO                | Receiver output current                      | 20 mA                                                           |
| 1.5 | VI                | Voltage input range (TXD, STB)               | -0.3 V to 6 V and V <sub>I</sub> $\leq$ V <sub>IO</sub> + 0.3 V |
| 1.6 | TJ                | Operating virtual-junction temperature range | –40°C to 150°C                                                  |
| 1.7 | T <sub>LEAD</sub> | Lead temperature (soldering, 10 seconds)     | 260°C                                                           |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.



# SN65HVDA540 SN65HVDA541

SLLS981-MAY 2009



www.ti.com

### ELECTROSTATIC DISCHARGE PROTECTION

|     | PARAMETER               | TE                                  | ST CONDITIONS                                     | VALUE  |
|-----|-------------------------|-------------------------------------|---------------------------------------------------|--------|
| 2.1 |                         | Human-Body Model <sup>(1)</sup>     | Bus terminals (CANH, CANL) and GND <sup>(2)</sup> | ±12 kV |
| 2.2 | Electrostatic discharge |                                     | All pins                                          | ±4 kV  |
| 2.3 |                         | Charged-Device Model <sup>(3)</sup> | All pins                                          | ±1 kV  |
| 2.4 |                         | Machine Model <sup>(4)</sup>        | ·                                                 | ±200 V |

(1) Tested in accordance JEDEC Standard 22, Test Method A114-E

(2) Test method based upon JEDEC Standard 22 Test Method A114-E, CANH and CANL bus pins stressed with respect to each other and GND.

(3) Tested in accordance JEDEC Standard 22, Test Method C101
(4) Tested in accordance JEDEC Standard 22, Test Method A115-A

### **RECOMMENDED OPERATING CONDITIONS**

|     |                                          |                                         |                                                         | MIN                 | MAX                 | UNIT |
|-----|------------------------------------------|-----------------------------------------|---------------------------------------------------------|---------------------|---------------------|------|
| 3.1 | V <sub>CC</sub>                          | Supply voltage                          |                                                         | 4.75                | 5.25                | V    |
| 3.2 | V <sub>IO</sub>                          | I/O supply voltage                      | I/O supply voltage                                      |                     | 5.25                | V    |
| 3.3 | $V_{\text{I}} \text{ or } V_{\text{IC}}$ | Voltage at any bus terminal (separately | Voltage at any bus terminal (separately or common mode) |                     | 12                  | V    |
| 3.4 | V <sub>IH</sub>                          | High-level input voltage                | TXD, STB                                                | $0.7 \times V_{IO}$ | V <sub>IO</sub>     | V    |
| 3.5 | V <sub>IL</sub>                          | Low-level input voltage                 | TXD, STB                                                | 0                   | $0.3 \times V_{IO}$ | V    |
| 3.6 | V <sub>ID</sub>                          | Differential input voltage, bus         | Between CANH and CANL                                   | -6                  | 6                   | V    |
| 3.7 | I <sub>OH</sub>                          | High-level output current               | RXD                                                     | -2                  |                     | mA   |
| 3.8 | I <sub>OL</sub>                          | Low-level output current                | RXD                                                     |                     | 2                   | mA   |
| 3.9 | T <sub>A</sub>                           | Operating ambient free-air temperature  | See Thermal Characteristics table                       | -40                 | 125                 | °C   |



# SN65HVDA540 SN65HVDA541

SLLS981-MAY 2009

www.ti.com

Texas

INSTRUMENTS

# SUPPLY CHARACTERISTICS

over recommended operating conditions,  $T_J = -40^{\circ}C$  to 150°C (unless otherwise noted)

|     |                         | PARAMETER                                                                                      |                                           | TEST CONDITIONS                                                                                                    | MIN TYP <sup>(1)</sup> | MAX | UNIT |
|-----|-------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------|-----|------|
| 4.1 |                         |                                                                                                | Standby mode                              | STB at V <sub>IO</sub> , V <sub>CC</sub> = 5.25 V,<br>V <sub>IO</sub> = 3 V, TXD at V <sub>IO</sub> <sup>(2)</sup> |                        | 5   | μΑ   |
| 4.2 | I <sub>CC</sub>         | 5-V supply current                                                                             | Normal mode:<br>Dominant                  | TXD at 0 V, 60- $\Omega$ load, STB at 0 V                                                                          | 50                     | 70  | mA   |
| 4.3 |                         |                                                                                                | Normal mode:<br>Recessive                 | TXD at $V_{\text{IO}},$ No load, STB at 0 V                                                                        | 6                      | 10  | ША   |
| 4.4 |                         |                                                                                                | Standby mode                              | STB at V <sub>IO</sub> , V <sub>CC</sub> = 5.25 V or 0 V, RXD floating, TXD at V <sub>IO</sub>                     | 7                      | 15  |      |
| 4.5 | I <sub>IO</sub>         |                                                                                                | Normal mode<br>(recessive or<br>dominant) | STB at 0 V, V <sub>CC</sub> = 5.25 V,<br>RXD floating, TXD at 0 V or V <sub>IO</sub>                               | 75                     | 300 | μΑ   |
| 4.6 | UV <sub>VCC</sub>       | Undervoltage detection standby mode                                                            | on $V_{CC}$ for forced                    |                                                                                                                    | 3.6                    |     | V    |
| 4.7 | V <sub>HYS(UVVCC)</sub> | Hystersis voltage for und detection on UV <sub>VCC</sub> for s                                 | 0                                         |                                                                                                                    | 200                    |     | mV   |
| 4.8 | UV <sub>VIO</sub>       | Undervoltage detection on V <sub>IO</sub> for for for for for for for for for the standby mode |                                           |                                                                                                                    | 2.5                    |     | V    |
| 4.9 | V <sub>HYS(UVVIO)</sub> | Hystersis voltage for une<br>detection on UV <sub>VIO</sub> for for<br>mode                    |                                           |                                                                                                                    | 100                    |     | mV   |

(1) All typical values are at 25°C and supply voltages of  $V_{CC} = 5$  V and  $V_{IO} = 3.3$  V.

(2) The  $V_{CC}$  supply is not needed during standby mode so in the application  $I_{CC}$  in standby mode may be zero. If the  $V_{CC}$  supply remains, then  $I_{CC}$  is per specification with  $V_{CC}$ .

### **DEVICE SWITCHING CHARACTERISTICS**

over recommended operating conditions,  $T_J = -40^{\circ}C$  to 150°C (unless otherwise noted)

|     |                       | PARAMETER                                                                | TEST CONDITIONS              | MIN | TYP <sup>(1)</sup> MAX | UNIT |
|-----|-----------------------|--------------------------------------------------------------------------|------------------------------|-----|------------------------|------|
| 5.1 | t <sub>d(LOOP1)</sub> | Total loop delay, driver input to receiver output, recessive to dominant | it,<br>Figure 11, STB at 0 V | 70  | 230                    |      |
| 5.2 | t <sub>d(LOOP2)</sub> | Total loop delay, driver input to receiver output, dominant to recessive | Figure 11, STE al U V        | 70  | 230                    | ns   |

(1) All typical values are at 25°C and supply voltages of V<sub>CC</sub> = 5 V and V<sub>IO</sub> = 3.3 V.



### SN65HVDA540 SN65HVDA541

SLLS981-MAY 2009



www.ti.com

### DRIVER ELECTRICAL CHARACTERISTICS

over recommended operating conditions,  $T_J = -40^{\circ}C$  to  $150^{\circ}C$  (unless otherwise noted)

|            |                     | PARAMETER                                                                 |              | TEST CONDITIONS                                                                               | MIN                 | TYP <sup>(1)</sup> | MAX                 | UNIT |
|------------|---------------------|---------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------|---------------------|--------------------|---------------------|------|
| 6.1<br>6.2 | V <sub>O(D)</sub>   | Bus output voltage<br>(dominant)                                          | CANH<br>CANL | $V_I = 0 V$ , STB at 0 V, $R_L = 60 \Omega$ ,<br>See Figure 3 and Figure 4                    | 2.9<br>0.8          |                    | 4.5<br>1.75         | V    |
| 6.3        | V <sub>O(R)</sub>   | Bus output voltage (reces                                                 |              | $V_{I}$ = $V_{IO},V_{IO}$ = 3 V, STB at 0 V, $R_{L}$ = 60 $\Omega,$ See Figure 3 and Figure 4 | 2                   | 2.5                | 3                   | V    |
| 6.4        | Vo                  | Bus output voltage (stand                                                 | oy mode)     | STB at V <sub>IO</sub> , R <sub>L</sub> = 60 $\Omega$ ,<br>See Figure 3 and Figure 4          | -0.1                |                    | 0.1                 | V    |
| 6.5        |                     |                                                                           | (-1          | $V_I = 0 V$ , $R_L = 60 \Omega$ , STB at 0 V,<br>See Figure 3, Figure 4, and<br>Figure 5      | 1.5                 |                    | 3                   |      |
| 6.6        | V <sub>OD(D)</sub>  | Differential output voltage                                               | (dominant)   | $V_I = 0 V$ , $R_L = 45 \Omega$ , STB at 0 V,<br>See Figure 3, Figure 4, and<br>Figure 5      | 1.4                 |                    | 3                   | V    |
| 6.7        | V <sub>OD(R)</sub>  | Differential output voltage                                               | (recessive)  | $V_I = 3 V$ , STB at 0 V, $R_L = 60 \Omega$ ,<br>See Figure 3 and Figure 4                    | -0.012              |                    | 0.012               | V    |
| 6.8        |                     |                                                                           |              | V <sub>I</sub> = 3 V, STB at 0 V, No load                                                     | -0.5                |                    | 0.05                |      |
| 6.9        | V <sub>SYM</sub>    | Output symmetry (domina recessive) (V <sub>O(CANH)</sub> + V <sub>O</sub> |              | STB at 0 V, $R_L = 60 \Omega$ ,<br>See Figure 15                                              | 0.9 V <sub>CC</sub> | V <sub>CC</sub>    | 1.1 V <sub>CC</sub> | V    |
| 6.10       | V <sub>OC(ss)</sub> | Steady-state common-mov                                                   | de output    | STB at 0 V, $R_1 = 60 \Omega$ ,                                                               | 2                   | 2.5                | 3                   | V    |
| 6.11       | $\Delta V_{OC(ss)}$ | Change in steady-state<br>common-mode output volt                         | age          | See Figure 10                                                                                 |                     | 30                 |                     | mV   |
| 6.12       | I <sub>IH</sub>     | High-level input current, T                                               | XD input     | TXD at V <sub>IO</sub>                                                                        | -2                  |                    | 2                   | μA   |
| 6.13       | IIL                 | Low-level input current, TX                                               | KD input     | TXD at 0 V                                                                                    | -100                |                    | -7                  | μA   |
| 6.14       | I <sub>O(off)</sub> | Power-off TXD output curr                                                 | ent          | $V_{CC} = 0 V, V_{IO} = 0V,$<br>TXD at 5.25 V                                                 |                     |                    | 1                   | μA   |
| 6.15       |                     |                                                                           |              | V <sub>CANH</sub> = -12 V, CANL open,<br>See Figure 13                                        | -120                | -85                |                     |      |
| 6.16       |                     | Short-circuit steady-state of                                             | output       | V <sub>CANH</sub> = 12 V, CANL open,<br>See Figure 13                                         |                     | 0.5                | 1                   | ~^^  |
| 6.17       | I <sub>OS(ss)</sub> | current                                                                   | -            | V <sub>CANL</sub> = -12 V, CANH open,<br>See Figure 13                                        | -1                  | -0.6               |                     | mA   |
| 6.18       |                     |                                                                           |              | V <sub>CANL</sub> = 12 V, CANH open,<br>See Figure 13                                         |                     | 75                 | 120                 |      |
| 6.19       | Co                  | Output capacitance                                                        |              | See receiver input capacitance                                                                |                     | ÷                  |                     |      |

(1) All typical values are at 25°C and supply voltages of V<sub>CC</sub> = 5 V and V<sub>IO</sub> = 3.3 V.

### **DRIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions,  $T_J = -40^{\circ}C$  to 150°C (unless otherwise noted)

|     |                    | PARAMETER                                        | TEST CONDITIONS          | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----|--------------------|--------------------------------------------------|--------------------------|-----|--------------------|-----|------|
| 7.1 | t <sub>PLH</sub>   | Propagation delay time, low-to-high level output | STB at 0 V, See Figure 6 |     | 65                 | 120 |      |
| 7.2 | t <sub>PHL</sub>   | Propagation delay time, high-to-low level output | STB at 0 V, See Figure 6 |     | 50                 | 120 | 20   |
| 7.3 | t <sub>r</sub>     | Differential output signal rise time             | STB at 0 V, See Figure 6 |     | 25                 |     | ns   |
| 7.4 | t <sub>f</sub>     | Differential output signal fall time             | STB at 0 V, See Figure 6 |     | 45                 |     |      |
| 7.5 | t <sub>en</sub>    | Enable time from standby mode to dominant        | See Figure 9             |     |                    | 10  | μs   |
| 7.6 | t <sub>(dom)</sub> | Dominant time out                                | See Figure 12            | 300 | 400                | 700 | μs   |

(1) All typical values are at 25°C and supply voltages of V\_{CC} = 5 V and V\_{IO} = 3.3 V.



Texas

Instruments

www.ti.com

## SN65HVDA540 SN65HVDA541

SLLS981-MAY 2009

### **RECEIVER ELECTRICAL CHARACTERISTICS**

over recommended operating conditions,  $T_J = -40^{\circ}C$  to 150°C (unless otherwise noted)

|      |                     | PARAMETER                                                                                 | TEST CONDITIONS                                                                                | MIN                   | TYP <sup>(1)</sup> | MAX                 | UNIT |
|------|---------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------|--------------------|---------------------|------|
| 8.1  | V <sub>IT+</sub>    | Positive-going input threshold voltage, normal mode                                       | STB at 0 V, See Differential Input<br>Voltage Threshold Test                                   |                       | 800                | 900                 | mV   |
| 8.2  | V <sub>IT-</sub>    | Negative-going input threshold voltage, normal mode                                       | STB at 0 V, See Differential Input<br>Voltage Threshold Test                                   | 500                   | 650                |                     | mV   |
| 8.3  | V <sub>hys</sub>    | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT–</sub> )                                 |                                                                                                | 100                   | 125                |                     | mV   |
| 8.4  | V <sub>IT</sub>     | Input threshold voltage, standby mode (SN65HVDA541 only)                                  | STB at V <sub>IO</sub>                                                                         | 400                   |                    | 1150                | mV   |
| 8.5  | V <sub>OH</sub>     | High-level output voltage, RXD                                                            | I <sub>O</sub> = -2 mA, See Figure 8                                                           | 0.8 × V <sub>IO</sub> |                    |                     | V    |
| 8.6  | V <sub>OL</sub>     | Low-level output voltage, RXD                                                             | I <sub>O</sub> = 2 mA, See Figure 8                                                            |                       |                    | $0.2 \times V_{IO}$ | V    |
| 8.7  | I <sub>I(off)</sub> | Power-off bus input current                                                               | CANH = CANL = 5 V, V <sub>CC</sub> at 0 V,<br>V <sub>IO</sub> at 0 V, TXD at 0 V               |                       |                    | 3                   | μA   |
| 8.8  | I <sub>O(off)</sub> | Power-off RXD leakage current                                                             | $V_{CC}$ at 0 V, $V_{IO}$ at 0 V, RXD at 5.25 V                                                |                       |                    | 20                  | μΑ   |
| 8.9  | CI                  | Input capacitance to ground<br>(CANH or CANL)                                             | TXD at V <sub>IO</sub> , V <sub>IO</sub> at 3.3 V,<br>V <sub>I</sub> = 0.4 sin (4E6πt) + 2.5 V |                       | 13                 |                     | pF   |
| 8.10 | C <sub>ID</sub>     | Differential input capacitance                                                            | TXD at V <sub>IO</sub> , V <sub>IO</sub> = 3.3 V,<br>V <sub>I</sub> = 0.4 sin(4E6πt)           |                       | 6                  |                     | pF   |
| 8.11 | R <sub>ID</sub>     | Differential input resistance                                                             | TXD at $V_{IO}$ , $V_{IO}$ = 3.3 V, STB at 0 V                                                 | 29                    |                    | 80                  | kΩ   |
| 8.12 | R <sub>IN</sub>     | Input resistance (CANH or CANL)                                                           | TXD at V <sub>IO</sub> , V <sub>IO</sub> = 3.3 V, STB at 0 V                                   | 14.5                  | 25                 | 40                  | kΩ   |
| 8.13 | R <sub>I(m)</sub>   | Input resistance matching<br>[1 – (R <sub>IN(CANH)</sub> /R <sub>IN(CANL)</sub> )] × 100% | $V_{(CANH)} = V_{(CANL)}$                                                                      | -3                    | 0                  | 3                   | %    |

(1) All typical values are at 25°C and supply voltages of V<sub>CC</sub> = 5 V and V<sub>IO</sub> = 3.3 V.

### **RECEIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions,  $T_J = -40^{\circ}C$  to 150°C (unless otherwise noted)

|     |                    | PARAMETER                                                                                                                                           | TEST CONDITIONS                        | MIN TYP <sup>(1)</sup> | MAX | UNIT |
|-----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------|-----|------|
| 9.1 | t <sub>PLH</sub>   | Propagation delay time, low-to-high-level output                                                                                                    |                                        | 85                     | 150 | ns   |
| 9.2 | t <sub>PHL</sub>   | Propagation delay time, high-to-low-level output                                                                                                    | STB at 0 V , See Figure 8              | 55                     | 130 | ns   |
| 9.3 | t <sub>r</sub>     | Output signal rise time                                                                                                                             | STB at 0 V, See Figure 8               | 8                      |     | ns   |
| 9.4 | t <sub>f</sub>     | Output signal fall time                                                                                                                             |                                        | 8                      |     | ns   |
| 9.5 | t <sub>BUS</sub>   | Dominant time required on bus for wake-up from<br>standby (SN65HVDA541 only)                                                                        | STB at V <sub>IO</sub> , See Figure 14 | 1.5                    | 5   | μs   |
| 9.6 | t <sub>CLEAR</sub> | Recessive time on the bus to clear the standby<br>mode receiver output (RXD) if standby mode is<br>entered while bus is dominant (SN65HVDA541 only) |                                        | 1.5                    | 5   | μs   |

(1) All typical values are at 25°C and supply voltages of V<sub>CC</sub> = 5 V and V<sub>IO</sub> = 3.3 V.

### **STB PIN CHARACTERISTICS**

over recommended operating conditions,  $T_J = -40^{\circ}C$  to 150°C (unless otherwise noted)

|      |                 | PARAMETER                | TEST CONDITIONS        | MIN TYP <sup>(1)</sup> | MAX | UNIT |
|------|-----------------|--------------------------|------------------------|------------------------|-----|------|
| 10.1 | I <sub>IH</sub> | High-level input current | STB at V <sub>IO</sub> |                        | 15  | ۸    |
| 10.2 | IIL             | Low-level input current  | STB at 0 V             | -20                    |     | μA   |

(1) All typical values are at 25°C and supply voltages of V<sub>CC</sub> = 5 V and V<sub>IO</sub> = 3.3 V.



### SN65HVDA540 SN65HVDA541

SLLS981-MAY 2009

Texas INSTRUMENTS

www.ti.com

### THERMAL CHARACTERISTICS

over recommended operating conditions,  $T_J = -40^{\circ}C$  to 150°C (unless otherwise noted)

| PARAMETER |                      |                                      | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                | MIN TYP | MAX | UNIT |
|-----------|----------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|------|
| 11.1      | 0                    | Junction-to-air thermal              | Low-K thermal resistance <sup>(2)</sup>                                                                                                                                                                                                                                                                                        | 140     |     |      |
| 11.2      | $\theta_{JA}$        | resistance <sup>(1)</sup>            | High-K thermal resistance <sup>(2)</sup>                                                                                                                                                                                                                                                                                       | 109     |     | °C/W |
| 11.3      | $\theta_{JB}$        | Junction-to-board thermal resistance |                                                                                                                                                                                                                                                                                                                                | 50      |     | °C/W |
| 11.4      | $\theta_{\text{JC}}$ | Junction-to-case thermal resistance  |                                                                                                                                                                                                                                                                                                                                | 56      |     | °C/W |
| 11.5      | Pn                   | Average power dissipation            | $\label{eq:VCC} \begin{array}{l} V_{CC}=5 \; V, \; V_{IO}=3.3V, \; T_J=27^\circ C, \; R_L=60 \; \Omega, \\ \text{STB} \; \text{at} \; 0 \; V, \; \text{Input to TXD} \; \text{at} \; 500 \; \text{kHz}, \\ \text{50\%} \; \text{duty cycle square wave}, \\ \text{C}_L \; \text{at} \; \text{RXD}=15 \; \text{pF} \end{array}$ | 112     |     | mW   |
| 11.6      |                      |                                      | $ \begin{array}{l} V_{CC}=5.5 \text{ V},  V_{IO}=3.3 \text{ V},  T_{J}=130^{\circ}\text{C}, \\ \text{R}_{L}=45 \ \Omega, \text{ STB at } 0 \text{ V}, \text{ Input to TXD at 500 kHz}, \\ \text{50\% duty cycle square wave, } \text{C}_{L} \text{ at RXD}=15 \text{ pF} \end{array} $                                         |         | 170 |      |
| 11.7      |                      | Thermal shutdown temperature         |                                                                                                                                                                                                                                                                                                                                | 185     |     | °C   |

(1)

The junction temperature (T<sub>J</sub>) is calculated using the following T<sub>J</sub> = T<sub>A</sub> + (P<sub>D</sub> ×  $\theta_{JA}$ ) Tested in accordance with the Low-K (EIA/JESD51-3) or High-K (EIA/JESD51-7) thermal metric definitions for leaded surface-mount (2)packages.

### **OPERATING MODE SELECTION**

| V <sub>cc</sub>       | V <sub>IO</sub>       | STB <sup>(1)</sup> | BUS STATE                            | RXD STATE                                           |
|-----------------------|-----------------------|--------------------|--------------------------------------|-----------------------------------------------------|
| $V_{CC} \ge UV_{VCC}$ | $V_{IO} \ge UV_{VIO}$ | L                  | Normal Mode                          | Mirrors bus state                                   |
| $V_{CC} \ge UV_{VCC}$ | $V_{IO} \ge UV_{VIO}$ | Н                  | Standby Mode                         | Mirrors bus state via wake-up filter <sup>(2)</sup> |
| $V_{CC} \le UV_{VCC}$ | $V_{IO} \ge UV_{VIO}$ | Х                  | Standby Mode (Forced)                | Mirrors bus state via wake-up filter <sup>(2)</sup> |
| $V_{CC} \ge UV_{VCC}$ | $V_{IO} \le UV_{VIO}$ | Х                  | Standby Mode (Forced) <sup>(3)</sup> | 3-state                                             |

H = high level, L = low level, X = irrelevant (1)

SN65HVDA541 only. SN65HVDA540 RXD state is recessive. (2)

When VIO is undervoltage, the device is forced into standby mode with respect to the CAN bus since there is not a valid digitial (3) reference to determine the digital I/O states or power the wake-up receiver.



INSTRUMENTS

www.ti.com

# SN65HVDA540 SN65HVDA541

SLLS981-MAY 2009

**FUNCTION TABLES** 

#### DRIVER

| INI                | PUTS               | OUT                 |                     |           |  |
|--------------------|--------------------|---------------------|---------------------|-----------|--|
| TXD <sup>(1)</sup> | STB <sup>(1)</sup> | CANH <sup>(1)</sup> | CANL <sup>(1)</sup> | BUS STATE |  |
| L                  | L                  | Н                   | L                   | DOMINANT  |  |
| Н                  | L                  | Z                   | Z                   | RECESSIVE |  |
| Open               | L                  | Z                   | Z                   | RECESSIVE |  |
| Х                  | H or Open          | Y                   | Y                   | RECESSIVE |  |

(1) H = high level, L = low level, X = irrelevant, ? = indeterminate, Y = weak pull down to GND, Z = high impedance

| RECEIVER                                                   |                    |                            |              |           |  |  |  |  |
|------------------------------------------------------------|--------------------|----------------------------|--------------|-----------|--|--|--|--|
| DIFFERENTIAL INPUTS<br>V <sub>ID</sub> = V(CANH) – V(CANL) | STB <sup>(1)</sup> | OUTPUT RXD                 | <b>)</b> (1) | BUS STATE |  |  |  |  |
| X                                                          | H or Open          | SN65HVDA540 <sup>(2)</sup> | Н            | Х         |  |  |  |  |
| V <sub>ID</sub> ≥ 1.15 V                                   |                    | SN65HVDA541 <sup>(3)</sup> | L            | DOMINANT  |  |  |  |  |
| 0.4 V < V <sub>ID</sub> < 1.15 V                           |                    |                            | ?            | ?         |  |  |  |  |
| V <sub>ID</sub> ≤ 0.4 V                                    |                    |                            | Н            | RECESSIVE |  |  |  |  |
| V <sub>ID</sub> ≥ 0.9 V                                    |                    |                            |              | DOMINANT  |  |  |  |  |
| 0.5 V < V <sub>ID</sub> < 0.9 V                            |                    |                            | ?            |           |  |  |  |  |
| V <sub>ID</sub> ≤ 0.5 V                                    | L                  | Н                          |              | RECESSIVE |  |  |  |  |
| Open                                                       | Х                  | Н                          |              | RECESSIVE |  |  |  |  |

(1) H = high level, L = low level, X = irrelevant, ? = indeterminate, Y = weak pull down to GND, Z = high impedance

While STB is high (standby mode) the RXD output of the SN65HVDA540 is always high (recessive) because it has no wake-up receiver
While STB is high (standby mode) the RXD output of the SN65HVDA541 functions according to the levels above and the wake-up conditions shown in Figure 1 and Figure 2.

PARAMETER MEASUREMENT INFORMATION



### Figure 3. Driver Voltage, Current, and Test Definition



Figure 4. Bus Logic-State Voltage Definitions

Copyright © 2009, Texas Instruments Incorporated



### SN65HVDA540 SN65HVDA541 SLLS981-MAY 2009



www.ti.com

### PARAMETER MEASUREMENT INFORMATION (continued)



Figure 5. Driver V<sub>OD</sub> Test Circuit



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  125 kHz, 50% duty cycle,  $t_r \leq 6$  ns,  $t_f \leq 6$  ns,  $Z_O = 50 \Omega$ .
- B.  $C_L$  includes instrumentation and fixture capacitance within ±20%.

### Figure 6. Driver Test Circuit and Voltage Waveforms







- A. The input pulse is supplied by a generator having the following characteristics: PRR ≤ 125 kHz, 50% duty cycle,  $t_r \le 6 \text{ ns}, t_f \le 6 \text{ ns}, Z_O = 50 \Omega$ .
- B.  $C_L$  includes instrumentation and fixture capacitance within ±20%.

### Figure 8. Receiver Test Circuit and Voltage Waveforms



### TEXAS INSTRUMENTS

### **SN65HVDA540 SN65HVDA541** SLLS981-MAY 2009

www.ti.com

### Differential Input Voltage Threshold Test

|                   | INPUT  | OUTPUT          |   |                 |  |
|-------------------|--------|-----------------|---|-----------------|--|
| V <sub>CANH</sub> | VCANL  | V <sub>ID</sub> | I | र               |  |
| –11.1 V           | –12 V  | 900 mV          | L |                 |  |
| 12 V              | 11.1 V | 900 mV          | L | N/              |  |
| -6 V              | –12 V  | 6 V             | L | V <sub>OL</sub> |  |
| 12 V              | 6 V    | 6 V             | L |                 |  |
| –11.5 V           | –12 V  | 500 mV          | Н |                 |  |
| 12 V              | 11.5 V | 500 mV          | Н |                 |  |
| –12 V             | -6 V   | 6 V             | Н | V <sub>OH</sub> |  |
| 6 V               | 12 V   | 6 V             | Н |                 |  |
| Open              | Open   | Х               | Н |                 |  |





- A.  $C_L = 100 \text{ pF}$  includes instrumentation and fixture capacitance within ±20%.
- B. All V<sub>I</sub> input pulses are from 0 V to V<sub>IO</sub> and supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Pulse Repetition Rate (PRR) = 25 kHz, 50% duty cycle.

### Figure 9. ten Test Circuit and Waveforms



A. All V<sub>I</sub> input pulses are from 0 V to V<sub>IO</sub> and supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Pulse Repetition Rate (PRR) = 125 kHz, 50% duty cycle.

### Figure 10. Common-Mode Output Voltage Test and Waveforms



SN65HVDA540 SN65HVDA541



- A.  $C_L = 100 \text{ pF}$  includes instrumentation and fixture capacitance within ±20%.
- B. All V<sub>I</sub> input pulses are from 0 V to V<sub>IO</sub> and supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Pulse Repetition Rate (PRR) = 125 kHz, 50% duty cycle.





- A.  $C_L = 100 \text{ pF}$  includes instrumentation and fixture capacitance within ±20%.
- B. All V<sub>I</sub> input pulses are from 0 V to V<sub>IO</sub> and supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Pulse Repetition Rate (PRR) = 500 Hz, 50% duty cycle.

### Figure 12. Dominant Time-Out Test Circuit and Waveforms



Figure 13. Driver Short-Circuit Current Test and Waveforms

**TEXAS** 

**INSTRUMENTS** 



**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of SN65HVDA540QDR - IC TXRX CAN 5V 8SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

Texas Instruments



SLLS981-MAY 2009



- A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.
- B. For V<sub>1</sub> bit width  $\leq$  0.7 µs, V<sub>O</sub> = V<sub>OH</sub>. For V<sub>1</sub> bit width  $\geq$  5 µs, V<sub>O</sub> = V<sub>OL</sub>. V<sub>1</sub> input pulses are supplied from a generator with the following characteristics: t<sub>r</sub>/t<sub>f</sub> < 6 ns.

### Figure 14. t<sub>BUS</sub> Test Circuit and Waveforms



A. All V<sub>1</sub> input pulses are from 0 V to V<sub>IO</sub> and supplied by a generator having the following characteristics:  $t_f/t_f \le 6$  ns, Pulse Repetition Rate (PRR) = 250 kHz, 50% duty cycle.

Figure 15. Driver Output Symmetry Test Circuit



### SN65HVDA540 SN65HVDA541 SLLS981-MAY 2009



www.ti.com

### **Equivalent Input and Output Schematic Diagrams**





**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of SN65HVDA540QDR - IC TXRX CAN 5V 8SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# SN65HVDA540 SN65HVDA541

SLLS981-MAY 2009





Copyright © 2009, Texas Instruments Incorporated



PACKAGE OPTION ADDENDUM

1-Dec-2010

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| SN65HVDA540QDR   | ACTIVE     | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | Request Free Samples        |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that

lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65HVDA540 :

Automotive: SN65HVDA540-Q1

#### NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

Addendum-Page 1



# **MECHANICAL DATA**

# D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





# LAND PATTERN DATA



- - This drawing is subject to change without notice. B.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

TEXAS Instruments www.ti.com



### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products                     |                                 | Applications                  |                                   |  |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated