

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments
CDCE937QPWRQ1

For any questions, you can email us directly: sales@integrated-circuit.com





CDCE937-Q1 CDCEL937-Q1

www.ti.com

SCAS892B-FEBRUARY 2010-REVISED MAY 2010

## PROGRAMMABLE 3-PLL VCXO CLOCK SYNTHESIZER WITH 1.8-V, 2.5-V, AND 3.3-V LVCMOS OUTPUTS

Check for Samples: CDCE937-Q1, CDCEL937-Q1

#### **FEATURES**

- **Qualified for Automotive Applications**
- **Member of Programmable Clock Generator Family** 
  - CDCE913/CDCEL913: 1-PLL, 3 Outputs
  - CDCE925/CDCEL925: 2-PLL, 5 Outputs
  - CDCE937/CDCEL937: 3-PLL, 7 Outputs
  - CDCE949/CDCEL949: 4-PLL, 9 Outputs
- In-System Programmability and EEPROM
  - Serial Programmable Volatile Register
  - Nonvolatile EEPROM to Store Customer Setting
- Flexible Input Clocking Concept
  - External Crystal: 8 MHz to 32 MHz
  - On-Chip VCXO: Pull Range ±150 ppm
  - Single-Ended LVCMOS up to 160 MHz
- Selectable Output Frequency up to 230 MHz
- **Low-Noise PLL Core** 
  - Integrated PLL Loop Filter Components
  - Low Period Jitter (Typ 60 ps)
- **Separate Output Supply Pins** 
  - CDCE937: 3.3 V and 2.5 V
  - CDCEL937: 1.8 V

- 1.8-V Device Power Supply
- Flexible Clock Driver
  - **Three User-Definable Control Inputs** [S0/S1/S2]; e.g., SSC Selection, Frequency Switching, Output Enable or Power Down
  - **Generates Highly Accurate Clocks for** Video, Audio, USB, IEEE1394, RFID, Bluetooth™, WLAN, Ethernet™, and GPS
  - **Generates Common Clock Frequencies** Used With TI DaVinci™, OMAP™, DSPs
  - **Programmable SSC Modulation**
  - **Enables 0-PPM Clock Generation**
- Latch-Up Performance Meets 100 mA Per JESD 78, Class I
- Wide Temperature Range -40° C to 125° C
- Packaged in TSSOP
- **Development and Programming Kit for Easy** PLL Design and Programming (TI Pro-Clock™)

#### **APPLICATIONS**

D-TV, HD-TV, STB, IP-STB, DVD-Player, **DVD-Recorder**, Printer





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

## **CDCE937-Q1** CDCEL937-Q1



SCAS892B - FEBRUARY 2010 - REVISED MAY 2010

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **DESCRIPTION**

The CDCE937 and CDCEL937 are modular PLL-based low-cost high-performance programmable clock synthesizers, multipliers, and dividers. It generates up to seven output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 230 MHz, using up to three independent configurable PLLs.

The CDCx937 has separate output supply pins, VDDOUT, which is 1.8 V for CDCEL937 and to 2.5 V to 3.3 V for CDCE937.

The input accepts an external crystal or LVCMOS clock signal. If an external crystal is used, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0 to 20 pF. Additionally, an on-chip VCXO is selectable which allows synchronization of the output frequency to an external control signal, that is, PWM signal.

The deep M/N divider ratio allows the generation of zero ppm audio/video, networking (WLAN, BlueTooth, Ethernet, GPS) or Interface (USB, IEEE1394, Memory Stick) clocks from a reference input frequency such as 27 MHz.

All PLLs supports SSC (Spread-Spectrum Clocking). SSC can be Center-Spread or Down-Spread clocking which is a common technique to reduce electro-magnetic interference (EMI).

Based on the PLL frequency and the divider settings, the internal loop filter components are automatically adjusted to achieve high stability and optimized jitter transfer characteristic of each PLL.

The device supports non-volatile EEPROM programming for ease-customized application. It is preset to a factory default configuration (see the Default Device Configuration section). It can be reprogrammed to a different application configuration before PCB assembly, or reprogrammed by in-system programming. All device settings are programmable through SDA/SCL bus, a 2-wire serial interface.

Three programmable control inputs, S0, S1 and S2, can be used to control various aspects of operation including frequency selection changing the SSC parameters to lower EMI, PLL bypass, power down, and choosing between low level or 3-state for output-disable function.

The CDCEx937 operates in 1.8-V environment. It is characterized for operation from -40°C to 125°C.

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub>                         | PACK       | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------------------------------|------------|--------------------|-----------------------|------------------|
| 4000 to 405000 T0000D DW Dool of 00000 |            | CDCE937QPWRQ1      | CDCE937Q              |                  |
| –40°C to 125°C                         | TSSOP – PW | Reel of 2000       | CDCEL937QPWRQ1        | CEL937Q          |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com

Product Folder Link(s): CDCE937-Q1

Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



CDCE937-Q1 CDCEL937-Q1

www.ti.com

SCAS892B-FEBRUARY 2010-REVISED MAY 2010

#### **Terminal Functions**

| NAME          | PIN TSSOP24                 | TYPE     | DESCRIPTION                                                                                                                                                                    |
|---------------|-----------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Y1, Y2,<br>Y7 | 17, 15, 14, 7,<br>8, 12, 11 | 0        | LVCMOS outputs                                                                                                                                                                 |
| Xin/CLK       | 1                           | I        | Crystal oscillator input or LVCMOS clock input (selectable via SDA/SCL bus)                                                                                                    |
| Xout          | 20                          | 0        | Crystal oscillator output (leave open or pull up (~500k) when not used)                                                                                                        |
| $V_{Ctrl}$    | 4                           | I        | VCXO control voltage (leave open or pull up (~500k) when not used)                                                                                                             |
| $V_{DD}$      | 3                           | Power    | 1.8-V power supply for the device                                                                                                                                              |
| \/ddat        | 6 40 42                     | Dawar    | CDCEL937: 1.8-V supply for all outputs                                                                                                                                         |
| Vddout        | 6, 10, 13                   | Power    | CDCE937: 3.3-V or 2.5-V supply for all outputs                                                                                                                                 |
| GND           | 5, 9, 16                    | Ground   | Ground                                                                                                                                                                         |
| S0            | 2                           | I        | User-programmable control input S0; LVCMOS inputs; Internal pullup 500k                                                                                                        |
| SDA/S1        | 19                          | I/O or I | SDA: Bidirectional serial data input/output (default configuration). LVCMOS; Internal pullup 500k; or S1: User-programmable control input; LVCMOS inputs; Internal pullup 500k |
| SCL/S2        | 18                          | I        | SCL: Serial clock input(default configuration), LVCMOS; Internal pullup 500k; or S2: User-programmable control input; LVCMOS inputs; Internal pullup 500k                      |

#### **FUNCTIONAL BLOCK DIAGRAM**





Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

**CDCE937-Q1** CDCEL937-Q1



SCAS892B - FEBRUARY 2010 - REVISED MAY 2010

www.ti.com

#### ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                         | VALUE                    | UNIT |
|------------------|-----------------------------------------|--------------------------|------|
| $V_{DD}$         | Supply voltage range                    | -0.5 to 2.5              | ٧    |
| $V_{I}$          | Input voltage range <sup>(2) (3)</sup>  | $-0.5$ to $V_{DD} + 0.5$ | ٧    |
| Vo               | Output voltage range (2)                | -0.5 to Vddout + 0.5     | V    |
| $I_{I}$          | Input current $(V_1 < 0, V_1 > V_{DD})$ | 20                       | mA   |
| Io               | Continuous output current               | 50                       | mA   |
| T <sub>stg</sub> | Storage temperature range               | -65 to 150               | °C   |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed. SDA and SCL can go up to 3.6 V as stated in the *Recommended Operating Conditions* table.

#### PACKAGE THERMAL RESISTANCE(1)

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                               | AIRFLOW<br>(Ifm) | °C/W |
|-----------------|-----------------------------------------|------------------|------|
|                 |                                         | 0                | 89   |
|                 |                                         | 150              | 75   |
| $T_JA$          | Thermal resistance, junction to ambient | 200              | 74   |
|                 |                                         | 250              | 74   |
|                 |                                         | 500              | 69   |
| $T_{JC}$        | Thermal resistance, junction to case    | _                | 31   |
| $T_JB$          | Thermal resistance, junction to board   | _                | 55   |
| $R_{\thetaJT}$  | Thermal resistance, junction to top     | _                | 8.0  |
| $R_{\theta JB}$ | Thermal resistance, junction to bottom  | _                | 49   |

<sup>(1)</sup> The package thermal impedance is calculated in accordance with JESD 51 and JEDEC2S2P (high-k board).

#### RECOMMENDED OPERATING CONDITIONS

|                        |                                                                                    |          | MIN                 | NOM          | MAX          | UNIT |
|------------------------|------------------------------------------------------------------------------------|----------|---------------------|--------------|--------------|------|
| $V_{DD}$               | Device supply voltage                                                              |          | 1.7                 | 1.8          | 1.9          | V    |
| M                      | Output Yx supply voltage, Vddout                                                   | CDCE937  | 2.3                 |              | 3.6          | V    |
| Vo                     |                                                                                    | CDCEL937 | 1.7                 |              | 1.9          |      |
| $V_{IL}$               | Low-level input voltage LVCMOS                                                     |          |                     |              | $0.3~V_{DD}$ | V    |
| $V_{IH}$               | High-level input voltage LVCMOS                                                    |          | 0.7 V <sub>DD</sub> |              |              | V    |
| V <sub>I(thresh)</sub> | Input voltage threshold LVCMOS                                                     |          |                     | $0.5~V_{DD}$ |              | V    |
|                        | Input voltage range S0                                                             | 0        |                     | 1.9          | V            |      |
| $V_{IS}$               | Input voltage range S1, S2, SDA, SCL; V <sub>I(thresh)</sub> = 0.5 V <sub>DD</sub> | 0        |                     | 3.6          | V            |      |
| V <sub>I(CLK)</sub>    | Input voltage range CLK                                                            |          | 0                   |              | 1.9          | V    |
|                        | Output current (Vddout = 3.3 V)                                                    |          |                     |              | ±12          |      |
| $I_{OH}/I_{OL}$        | Output current (Vddout = 2.5 V)                                                    |          |                     |              | ±10          | mA   |
|                        | Output current (Vddout = 1.8 V)                                                    |          |                     | ±8           |              |      |
| C <sub>L</sub>         | Output load LVCMOS                                                                 |          |                     |              | 10           | pF   |
| T <sub>A</sub>         | Ambient temperature                                                                |          | -40                 |              | 125          | °C   |

Product Folder Link(s): CDCE937-Q1

Submit Documentation Feedback

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



CDCE937-Q1 CDCEL937-Q1

SCAS892B-FEBRUARY 2010-REVISED MAY 2010

#### www.ti.com

#### RECOMMENDED CRYSTAL/VCXO SPECIFICATIONS(1)

|                                |                                                              | MIN  | NOM  | MAX      | UNIT |
|--------------------------------|--------------------------------------------------------------|------|------|----------|------|
| f <sub>Xtal</sub>              | Crystal input frequency range (fundamental mode)             | 8    | 27   | 32       | MHz  |
| ESR                            | Effective series resistance                                  |      |      | 100      | Ω    |
| f <sub>PR</sub>                | Pulling range (0 V $\leq$ Vctrl $\leq$ 1.8 V) <sup>(2)</sup> | ±120 | ±150 |          | ppm  |
|                                | Frequency control voltage, Vctrl                             | 0    |      | $V_{DD}$ | V    |
| C <sub>0</sub> /C <sub>1</sub> | Pullability ratio                                            |      |      | 220      |      |
| C <sub>L</sub>                 | On-chip load capacitance at Xin and Xout                     | 0    |      | 20       | pF   |

#### **EEPROM SPECIFICATION**

|       |                              | MIN  | TYP | MAX | UNIT   |
|-------|------------------------------|------|-----|-----|--------|
| EEcyc | Programming cycles of EEPROM | 1000 |     |     | cycles |
| EEret | Data retention               | 10   |     |     | years  |

#### **CLK\_IN TIMING REQUIREMENTS**

over recommended ranges of supply voltage, load, and operating ambient temperature

|                                 |                                       |                 | MIN | NOM MA | UNIT     |
|---------------------------------|---------------------------------------|-----------------|-----|--------|----------|
| 4                               | LVCMOS clock input frequency          | PLL bypass mode | 0   | 16     | )<br>MHz |
| <sup>T</sup> CLK                | LVCIVIOS CIOCK Input frequency        | PLL mode        | 8   | 16     |          |
| t <sub>r</sub> / t <sub>f</sub> | Rise and fall time CLK signal (20% to |                 |     | 3 ns   |          |
| duty <sub>CLK</sub>             | Duty cycle CLK at V <sub>DD</sub> /2  |                 | 40% | 60%    | ó        |

### **SDA/SCL TIMING REQUIREMENTS**

see Figure 12

|                        |                                                  |     | STANDARD<br>MODE |     | FAST<br>MODE |     |
|------------------------|--------------------------------------------------|-----|------------------|-----|--------------|-----|
|                        |                                                  | MIN | MAX              | MIN | MAX          |     |
| f <sub>SCL</sub>       | SCL clock frequency                              | 0   | 100              | 0   | 400          | kHz |
| t <sub>su(START)</sub> | START setup time (SCL high before SDA low)       | 4.7 |                  | 0.6 |              | μS  |
| t <sub>h(START)</sub>  | START hold time (SCL low after SDA low)          | 4   |                  | 0.6 |              | μS  |
| t <sub>w(SCLL)</sub>   | SCL low-pulse duration                           | 4.7 |                  | 1.3 |              | μS  |
| t <sub>w(SCLH)</sub>   | SCL high-pulse duration                          | 4   |                  | 0.6 |              | μS  |
| t <sub>h(SDA)</sub>    | SDA hold time (SDA valid after SCL low)          | 0   | 3.45             | 0   | 0.9          | μS  |
| t <sub>su(SDA)</sub>   | SDA setup time                                   | 250 |                  | 100 |              | ns  |
| t <sub>r</sub>         | SCL/SDA input rise time                          |     | 1000             |     | 300          | ns  |
| t <sub>f</sub>         | SCL/SDA input fall time                          |     | 300              |     | 300          | ns  |
| t <sub>su(STOP)</sub>  | STOP setup time                                  | 4   |                  | 0.6 |              | μS  |
| t <sub>BUS</sub>       | Bus free time between a STOP and START condition | 4.7 |                  | 1.3 |              | μS  |

Product Folder Link(s): CDCE937-Q1

Copyright © 2010, Texas Instruments Incorporated

Submit Documentation Feedback

 <sup>(1)</sup> For more information about VCXO configuration, and crystal recommendation, see application report (SCAA085).
 (2) Pulling range depends on crystal-type, on-chip crystal load capacitance and PCB stray capacitance; pulling range of min ±120 ppm applies for crystal listed in the application report (SCAA085).



Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

CDCE937-Q1 CDCEL937-Q1



SCAS892B - FEBRUARY 2010 - REVISED MAY 2010

www.ti.com

#### **DEVICE CHARACTERISTICS**

over recommended operating ambient temperature range (unless otherwise noted)

|                                        | PARAMETER                                                      | TEST COND                                                        | MIN                                    | TYP <sup>(1)</sup> | MAX | UNIT |        |
|----------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------|--------------------|-----|------|--------|
| OVERA                                  | LL PARAMETER                                                   | 1                                                                |                                        | •                  |     |      |        |
|                                        |                                                                | All outputs off, $f_{(CLK)} = 27 \text{ MHz}$ ,                  | All PLLS on                            |                    | 29  |      |        |
| I <sub>DD</sub>                        | Supply current (see Figure 3)                                  | f <sub>(VCO)</sub> = 135 MHz                                     | Per PLL                                | 9                  |     |      | mA     |
| 1                                      | Output output (age Figure 4)                                   | No load, all outputs on,                                         | CDCE937,<br>V <sub>DDOUT</sub> = 3.3 V |                    | 3.1 |      | mA     |
| I <sub>DDOUT</sub>                     | Output supply current (see Figure 4)                           | $f_{OUT} = 27 \text{ MHz}$ CDCEL937, $V_{DDOUT} = 1.8 \text{ V}$ |                                        |                    | 1.5 |      | mA     |
| I <sub>DD(PD)</sub>                    | Power-down current. Every circuit powered down except SDA/SCL. | $f_{IN} = 0 MHz,$                                                | V <sub>DD</sub> = 1.9 V                |                    | 50  |      | μΑ     |
| V <sub>(PUC)</sub>                     | Supply voltage Vdd threshold for power-up control circuit      |                                                                  |                                        | 0.85               |     | 1.45 | V      |
| f <sub>(VCO)</sub>                     | VCO frequency range of PLL                                     |                                                                  |                                        | 80                 |     | 230  | MHz    |
|                                        | LVCMOS autout fraguency                                        | Vddout = 3.3 V                                                   |                                        | 230                |     |      | NAL I- |
| f <sub>OUT</sub>                       | LVCMOS output frequency                                        | Vddout = 1.8 V                                                   |                                        | 230                |     |      | MHz    |
| LVCMC                                  | S PARAMETER                                                    | •                                                                |                                        |                    |     | •    |        |
| $V_{IK}$                               | LVCMOS input voltage                                           | $V_{DD} = 1.7 \text{ V}; I_{I} = -18 \text{ mA}$                 |                                        |                    |     | -1.2 | V      |
| I <sub>I</sub>                         | LVCMOS Input current                                           | $VI = 0 V \text{ or } V_{DD}; V_{DD} = 1.9 V$                    |                                        |                    |     | ±5   | μΑ     |
| I <sub>IH</sub>                        | LVCMOS Input current for S0/S1/S2                              | $V_{I} = V_{DD}; V_{DD} = 1.9 V$                                 |                                        |                    |     | 5    | μΑ     |
| I <sub>IL</sub>                        | LVCMOS Input current for S0/S1/S2                              | $V_{I} = 0 \text{ V}; V_{DD} = 1.9 \text{ V}$                    |                                        |                    | 9   | μΑ   |        |
|                                        | Input capacitance at Xin/Clk                                   | $V_{I(Clk)} = 0 \text{ V or } V_{DD}$                            |                                        |                    | 6   |      |        |
| $C_{I}$                                | Input capacitance at Xout                                      | $V_{I(Xout)} = 0 \text{ V or } V_{DD}$                           |                                        |                    | 2   |      | pF     |
|                                        | Input capacitance at S0/S1/S2                                  | $V_{IS} = 0 \text{ V or } V_{DD}$                                |                                        |                    | 3   |      |        |
| LVCMC                                  | S PARAMETER FOR Vddout = 3.3 V (CDCE                           | 937)                                                             |                                        |                    |     |      |        |
|                                        |                                                                | Vddout = 3 V, $I_{OH} = -0.1 \text{ mA}$                         |                                        | 2.9                |     |      |        |
| $V_{OH}$                               | LVCMOS high-level output voltage                               | Vddout = 3 V, $I_{OH} = -8 \text{ mA}$                           | 2.4                                    |                    |     | V    |        |
|                                        |                                                                | Vddout = 3 V, $I_{OH} = -12 \text{ mA}$                          | 2.2                                    |                    |     |      |        |
|                                        |                                                                | Vddout = 3 V, $I_{OL}$ = 0.1 mA                                  |                                        |                    |     | 0.1  |        |
| $V_{OL}$                               | LVCMOS low-level output voltage                                | Vddout = 3 V, I <sub>OL</sub> = 8 mA                             |                                        |                    |     | 0.5  | V      |
|                                        |                                                                | Vddout = 3 V, I <sub>OL</sub> = 12 mA                            |                                        |                    |     | 0.8  |        |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay                                              | All PLL bypass                                                   |                                        |                    | 3.2 |      | ns     |
| t <sub>r</sub> /t <sub>f</sub>         | Rise and fall time                                             | Vddout= 3.3 V (20%-80%)                                          |                                        | 0.6                |     | ns   |        |
| t                                      | Cycle-to-cycle jitter (2) (3)                                  | 1 PLL switching, Y2-to-Y3                                        |                                        |                    | 60  | 90   | ne     |
| t <sub>jit(cc)</sub>                   | Cycle-to-cycle jitter (7 (7)                                   | 3 PLL switching, Y2-to-Y7                                        |                                        | 100                | 150 | ps   |        |
| <b>.</b>                               | Peak-to-peak period jitter <sup>(3)</sup>                      |                                                                  |                                        | 70                 | 100 | ne   |        |
| t <sub>jit(per)</sub>                  | r ear-to-pear period jitter                                    | 3 PLL switching, Y2-to-Y7                                        |                                        | 120                |     | 180  | ps     |
| +                                      | Output skew <sup>(4)</sup> , See Table 2                       | f <sub>OUT</sub> = 50 MHz; Y1-to-Y3                              |                                        |                    |     | 60   | nc     |
| t <sub>sk(o)</sub>                     | Output skew V, see Table 2                                     | f <sub>OUT</sub> = 50 MHz; Y2-to-Y5                              |                                        |                    |     | 160  | ps     |
| odc                                    | Output duty cycle (5)                                          | f <sub>VCO</sub> = 100 MHz; Pdiv = 1                             | 45%                                    |                    | 55% |      |        |

- All typical values are at respective nominal  $V_{\text{DD}}$ .
- 10000 cycles.
- Jitter depends on configuration. Data is taken under the following conditions: 1-PLL:  $f_{\text{IN}} = 27 \text{MHz}$ , Y2/3 = 27 MHz, (measured at Y2), 3-PLL:  $f_{\text{IN}} = 27 \text{ MHz}$ , Y2/3 = 27 MHz (measured at Y2), Y4/5 = 16.384 MHz, Y6/7 = 74.25 MHz The tsk(o) specification is only valid for equal loading of each bank of outputs, and outputs are generated from the same divider; data
- taking on rising edge (tr).
- odc depends on output rise and fall time (t<sub>r</sub>/t<sub>f</sub>).



Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



CDCE937-Q1 CDCEL937-Q1

www.ti.com

SCAS892B - FEBRUARY 2010 - REVISED MAY 2010

### **DEVICE CHARACTERISTICS (continued)**

over recommended operating ambient temperature range (unless otherwise noted)

|                                        | PARAMETER                                 | TEST CONDITIONS                                   | MIN                 | TYP <sup>(1)</sup> | MAX                 | UNIT |
|----------------------------------------|-------------------------------------------|---------------------------------------------------|---------------------|--------------------|---------------------|------|
| LVCM                                   | OS PARAMETER for Vddout = 2.5 V (CD       | CE937)                                            | '                   |                    | <u> </u>            |      |
|                                        |                                           | Vddout = 2.3 V, I <sub>OH</sub> = -0.1 mA         | 2.2                 |                    |                     |      |
| V <sub>OH</sub>                        | LVCMOS high-level output voltage          | Vddout = 2.3 V, I <sub>OH</sub> = -6 mA           | 1.7                 |                    |                     | V    |
|                                        |                                           | Vddout = 2.3 V, I <sub>OH</sub> = -10 mA          | 1.6                 |                    |                     |      |
|                                        |                                           | Vddout = 2.3 V, I <sub>OL</sub> = 0.1 mA          |                     |                    | 0.1                 |      |
| V <sub>OL</sub>                        | LVCMOS low-level output voltage           | Vddout = 2.3 V, I <sub>OL</sub> = 6 mA            |                     |                    | 0.5                 | V    |
|                                        |                                           | Vddout = 2.3 V, I <sub>OL</sub> = 10 mA           |                     |                    | 0.7                 |      |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay                         | All PLL bypass                                    |                     | 3.4                |                     | ns   |
| t <sub>r</sub> /t <sub>f</sub>         | Rise and fall time                        | Vddout = 2.5 V (20%-80%)                          |                     | 0.8                |                     | ns   |
|                                        | Contact = 100 (6) (7)                     | 1 PLL switching, Y2-to-Y3                         |                     | 60                 | 90                  |      |
| t <sub>jit(cc)</sub>                   | Cycle-to-cycle jitter <sup>(6)</sup> (7)  | 3 PLL switching, Y2-to-Y7                         |                     | 100                | 150                 | ps   |
|                                        | 5 1                                       | 1 PLL switching, Y2-to-Y3                         |                     | 70                 | 100                 |      |
| t <sub>jit(per)</sub>                  | Peak-to-peak period jitter <sup>(8)</sup> | 3 PLL switching, Y2-to-Y7                         |                     | 120                | 180                 | ps   |
|                                        | Cutant describe Con Table C               | f <sub>OUT</sub> = 50 MHz; Y1-to-Y3               |                     |                    | 60                  |      |
| t <sub>sk(o)</sub>                     | Output skew <sup>(8)</sup> , See Table 2  | f <sub>OUT</sub> = 50 MHz; Y2-to-Y5               |                     |                    | 160                 | ps   |
| odc                                    | Output duty cycle (9)                     | f <sub>(VCO)</sub> = 100 MHz; Pdiv = 1            | 45%                 |                    | 55%                 |      |
| LVCM                                   | OS PARAMETER for Vddout = 1.8 V (CD       | CEL937)                                           |                     |                    |                     |      |
|                                        | LVCMOS high-level output voltage          | $Vddout = 1.7 V, I_{OH} = -0.1 mA$                | 1.6                 |                    |                     |      |
| $V_{OH}$                               |                                           | $Vddout = 1.7 \text{ V}, I_{OH} = -4 \text{ mA}$  | 1.4                 |                    |                     | V    |
|                                        |                                           | $Vddout = 1.7 \text{ V, } I_{OH} = -8 \text{ mA}$ | 1.1                 |                    |                     |      |
|                                        |                                           | Vddout = 1.7 V, I <sub>OL</sub> = 0.1 mA          |                     |                    | 0.1                 |      |
| $V_{OL}$                               | LVCMOS low-level output voltage           | Vddout = 1.7 V, I <sub>OL</sub> = 4 mA            |                     |                    | 0.3                 | V    |
|                                        |                                           | Vddout = 1.7 V, I <sub>OL</sub> = 8 mA            |                     |                    | 0.6                 |      |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay                         | All PLL bypass                                    |                     | 2.6                |                     | ns   |
| t <sub>r</sub> /t <sub>f</sub>         | Rise and fall time                        | Vddout= 1.8 V (20%-80%)                           |                     | 0.7                |                     | ns   |
|                                        | C 1 (6) (7)                               | 1 PLL switching, Y2-to-Y3                         |                     | 70                 | 120                 |      |
| t <sub>jit(cc)</sub>                   | Cycle-to-cycle jitter <sup>(6)</sup> (7)  | 3 PLL switching, Y2-to-Y7                         |                     | 100                | 150                 | ps   |
|                                        | Dook to neek need sitter(7)               | 1 PLL switching, Y2-to-Y3                         |                     | 90                 | 140                 | ps   |
| t <sub>jit(per)</sub>                  | Peak-to-peak period jitter <sup>(7)</sup> | 3 PLL switching, Y2-to-Y7                         |                     | 120                | 190                 |      |
|                                        | Output alcou(8) San Table 2               | f <sub>OUT</sub> = 50 MHz; Y1-to-Y3               |                     |                    | 60                  |      |
| t <sub>sk(o)</sub>                     | Output skew <sup>(8)</sup> , See Table 2  | f <sub>OUT</sub> = 50 MHz; Y2-to-Y5               |                     |                    | 160                 | ps   |
| odc                                    | Output duty cycle <sup>(9)</sup>          | f <sub>(VCO)</sub> = 100 MHz; Pdiv = 1            | 45%                 |                    | 55%                 |      |
| SDA/S                                  | CL PARAMETER                              |                                                   |                     |                    |                     |      |
| V <sub>IK</sub>                        | SCL and SDA input clamp voltage           | V <sub>DD</sub> = 1.7 V; I <sub>I</sub> = -18 mA  |                     |                    | -1.2                | V    |
| I <sub>IH</sub>                        | SCL and SDA input current                 | $V_{I} = V_{DD}; V_{DD} = 1.9 \text{ V}$          |                     |                    | ±10                 | μΑ   |
| V <sub>IH</sub>                        | SDA/SCL input high voltage (10)           |                                                   | 0.7 V <sub>DD</sub> |                    |                     | V    |
| V <sub>IL</sub>                        | SDA/SCL input low voltage <sup>(10)</sup> |                                                   |                     |                    | 0.3 V <sub>DD</sub> | V    |
| V <sub>OL</sub>                        | SDA low-level output voltage              | I <sub>OL</sub> = 3 mA, V <sub>DD</sub> = 1.7 V   |                     |                    | 0.2 V <sub>DD</sub> | V    |
| Cı                                     | SCL/SDA Input capacitance                 | $V_I = 0 \text{ V or } V_{DD}$                    |                     | 3                  | 10                  | pF   |

<sup>(6) 10000</sup> cycles.

<sup>(7)</sup> Jitter depends on configuration. Data is taken under the following conditions: 1-PLL: f<sub>IN</sub> = 27MHz, Y2/3 = 27 MHz, (measured at Y2), 3-PLL: f<sub>IN</sub> = 27 MHz, Y2/3 = 27 MHz (measured at Y2), Y4/5 = 16.384 MHz, Y6/7 = 74.25 MHz

<sup>(8)</sup> The tsk(o) specification is only valid for equal loading of each bank of outputs, and outputs are generated from the same divider; data taking on rising edge (tr).

<sup>(9)</sup> odc depends on output rise and fall time (t<sub>r</sub>/t<sub>f</sub>).

<sup>(10)</sup> SDA and SCL pins are 3.3 V tolerant.

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

CDCE937-Q1 CDCEL937-Q1



SCAS892B - FEBRUARY 2010 - REVISED MAY 2010

www.ti.com

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Test Load



Figure 2. Test Load for 50-Ω Board Environment

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



CDCEL937-Q1 SCAS892B – FEBRUARY 2010 – REVISED MAY 2010

CDCE937-Q1

www.ti.com

## TYPICAL CHARACTERISTICS





CDCE937

Figure 4.



Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

**CDCE937-Q1** CDCEL937-Q1 **TEXAS** INSTRUMENTS

SCAS892B - FEBRUARY 2010 - REVISED MAY 2010

www.ti.com

#### APPLICATION INFORMATION

#### CONTROL TERMINAL SETTING

The CDCE937/CDCEL937 has three user-definable control terminals (S0, S1, and S2) that allow external control of device settings. They can be programmed to any of the following setting:

- Spread spectrum clocking selection → spread type and spread amount selection
- Frequency selection → switching between any of two user-defined frequencies
- Output state selection → output configuration and power down control

The user can predefine up to eight different control settings. Table 1 and Table 2 explain these settings.

#### **Table 1. Control Terminal Definition**

| External<br>Control<br>Bits | PLL1 Setting                  |                  | PLL2 Setting                 |                               | PLL3 Setting     |                              | Y1 Setting                    |                  |                              |                                          |
|-----------------------------|-------------------------------|------------------|------------------------------|-------------------------------|------------------|------------------------------|-------------------------------|------------------|------------------------------|------------------------------------------|
| Control<br>Function         | PLL<br>Frequency<br>Selection | SSC<br>Selection | Output<br>Y2/Y3<br>Selection | PLL<br>Frequency<br>Selection | SSC<br>Selection | Output<br>Y4/Y5<br>Selection | PLL<br>Frequency<br>Selection | SSC<br>Selection | Output<br>Y6/Y7<br>Selection | Output Y1 and<br>Power-Down<br>Selection |

#### Table 2. PLLx Setting (can be selected for each PLL individual)<sup>(1)</sup>

|   | SSC           | Selection (Cen                                             | ter/Down) |          |  |  |
|---|---------------|------------------------------------------------------------|-----------|----------|--|--|
|   | SSCx [3-bits] |                                                            | Center    | Down     |  |  |
| 0 | 0             | 0                                                          | 0% (off)  | 0% (off) |  |  |
| 0 | 0             | 1                                                          | ±0.25%    | -0.25%   |  |  |
| 0 | 1             | 0                                                          | ±0.5%     | -0.5%    |  |  |
| 0 | 1             | 1                                                          | ±0.75%    | -0.75%   |  |  |
| 1 | 0             | 0                                                          | ±1.0%     | -1.0%    |  |  |
| 1 | 0             | 1                                                          | ±1.25%    | -1.25%   |  |  |
| 1 | 1             | 0                                                          | ±1.5%     | -1.5%    |  |  |
| 1 | 1             | 1                                                          | ±2.0%     | -2.0%    |  |  |
|   | FR            | REQUENCY SELECTION <sup>(2)</sup> FUNCTION                 |           |          |  |  |
| F | Sx            |                                                            |           |          |  |  |
|   | 0             | Frequency0 Frequency1 PUT SELECTION <sup>(3)</sup> (Y2 Y7) |           |          |  |  |
|   | 1             |                                                            |           |          |  |  |
|   | OUTP          |                                                            |           |          |  |  |
| Y | κΥx           |                                                            | FUNCTION  |          |  |  |
|   | 0             |                                                            | State0    |          |  |  |
|   | 1             | State1                                                     |           |          |  |  |

- Center/Down-Spread, Frequency0/1 and State0/1 are user-definable in PLLx Configuration Register;
- Frequency0 and Frequency1 can be any frequency within the specified f<sub>VCO</sub> range. State0/1 selection is valid for both outputs of the corresponding PLL module and can be power down, 3-state, low or active

Table 3. Y1 Setting<sup>(1)</sup>

| Y1 SE | LECTION  |
|-------|----------|
| Y1    | FUNCTION |
| 0     | State 0  |
| 1     | State 1  |

State0 and State1 are user definable in Generic Configuration Register and can be power down, 3-state, low, or active.

Product Folder Link(s): CDCE937-Q1

10

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



CDCE937-Q1 CDCEL937-Q1

SCAS892B-FEBRUARY 2010-REVISED MAY 2010

www.ti.com

S1/SDA and S2/SCL pins of the CDCE937/CDCEL937 are dual function pins. In default configuration they are defined as SDA/SCL for the serial interface. They can be programmed as control-pins (S1/S2) by setting the relevant bits in the EEPROM. Note that the changes to the Control register (Bit [6] of Byte [02]) have no effect until they are written into the EEPROM.

Once they are set as control pins, the serial programming interface is no longer available. However, if V<sub>DDOUT</sub> is forced to GND, the two control-pins, S1 and S2, temporally act as serial programming pins (SDA/SCL).

S0 is not a multi-use pin, it is a control pin only.

#### **DEFAULT DEVICE SETTING**

The internal EEPROM of CDCE937/CDCEL937 is preconfigured as shown in Figure 6. (The input frequency is passed through to the output as a default). This allows the device to operate in default mode without the extra production step of program it. The default setting appears after power is supplied or after power-down/up sequence until it is re-programmed by the user to a different application configuration. A new register setting is programmed via the serial SDA/SCL Interface.



Figure 6. Default Device Setting

Table 4 shows the factory default setting for the Control Terminal Register (external control pins). In normal operation, all 8 register settings are available, but in the default configuration only the first two settings (0 and 1) can be selected with S0, as S1 and S2 configured as programming pins in default mode.

| Table 4. Factory Default Setting for Control Terminal Register |      |
|----------------------------------------------------------------|------|
|                                                                | ر1)س |

|           |              |    | Y1                  | PI                     | LL1 Settings     | ;                   | P                          | LL2 Setting      | s                   | PLL3 Settings              |                  |                     |
|-----------|--------------|----|---------------------|------------------------|------------------|---------------------|----------------------------|------------------|---------------------|----------------------------|------------------|---------------------|
| Externa   | I Control Pi | าร | Output<br>Selection | Frequency<br>Selection | SSC<br>Selection | Output<br>Selection | Frequenc<br>y<br>Selection | SSC<br>Selection | Output<br>Selection | Frequenc<br>y<br>Selection | SSC<br>Selection | Output<br>Selection |
| S2        | S1           | S0 | Y1                  | FS1                    | SSC1             | Y2Y3                | FS2                        | SSC2             | Y4Y5                | FS3                        | SSC3             | Y6Y7                |
| SCL (I2C) | SDA (I2C)    | 0  | 3-state             | f <sub>VCO1_0</sub>    | off              | 3-state             | f <sub>VCO2_0</sub>        | off              | 3-state             | f <sub>VCO1_0</sub>        | off              | 3-state             |
| SCL (I2C) | SDA (I2C)    | 1  | enabled             | f <sub>VCO1_0</sub>    | off              | enabled             | f <sub>VCO2_0</sub>        | off              | enabled             | f <sub>VCO1_0</sub>        | off              | enabled             |

In default mode or when programmed respectively, S1 and S2 act as serial programming interface, SDA/SCL. They do not have any control-pin function but they are internally interpreted as if S1=0 and S2=0. S0, however, is a control-pin which in the default mode switches all outputs ON or OFF (as previously predefined).

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

## CDCE937-Q1 CDCEL937-Q1



SCAS892B - FEBRUARY 2010 - REVISED MAY 2010

www.ti.com

#### SDA/SCL SERIAL INTERFACE

The CDCE937/CDCEL937 operates as a slave device of the 2-wire serial SDA/SCL bus, compatible with the popular SMBus or I<sup>2</sup>C specification. It operates in the standard-mode transfer (up to 100kbit/s) and fast-mode transfer (up to 400kbit/s) and supports 7-bit addressing.

The S1/SDA and S2/SCL pins of the CDC9xx are dual function pins. In the default configuration they are used as SDA/SCL serial programming interface. They can be re-programmed as general purpose control pins, S1 and S2, by changing the corresponding EEPROM setting, Byte 02, Bit [6].

#### **DATA PROTOCOL**

The device supports Byte Write and Byte Read and Block Write and Block Read operations.

For Byte Write/Read operations, the system controller can individually access addressed bytes.

For *Block Write/Read* operations, the bytes are accessed in sequential order from lowest to highest byte (with most significant bit first) with the ability to stop after any complete byte has been transferred. The numbers of Bytes read-out are defined by Byte Count in the Generic Configuration Register. At Block Read instruction all bytes defined in the Byte Count has to be readout to correctly finish the read cycle.

Once a byte has been sent, it is written into the internal register and is effective immediately. This applies to each transferred byte independent of whether this is a *Byte Write* or a *Block Write* sequence.

If the EEPROM Write Cycle is initiated, the internal SDA register contents are written into the EEPROM. During this write cycle, data is not accepted at the SDA/SCL bus until the write cycle is completed. However, data can be read during the programming sequence (Byte Read or Block Read). The programming status can be monitored by reading *EEPIP*, Byte 01–Bit [6].

The offset of the indexed byte is encoded in the command code, as described in Table 5.

Table 5. Slave Receiver Address (7 Bits)

| DEVICE           | A6 | A5 | A4 | А3 | A2 | A1 <sup>(1)</sup> | A0 <sup>(1)</sup> | R/W |
|------------------|----|----|----|----|----|-------------------|-------------------|-----|
| CDCE913/CDCEL913 | 1  | 1  | 0  | 0  | 1  | 0                 | 1                 | 1/0 |
| CDCE925/CDCEL925 | 1  | 1  | 0  | 0  | 1  | 0                 | 0                 | 1/0 |
| CDCE937/CDCEL937 | 1  | 1  | 0  | 1  | 1  | 0                 | 1                 | 1/0 |
| CDCE949/CDCEL949 | 1  | 1  | 0  | 1  | 1  | 0                 | 0                 | 1/0 |

<sup>(1)</sup> Address bits A0 and A1 are programmable via the SDA/SCL bus (Byte 01, Bit [1:0]). This allows addressing up to 4 devices connected to the same SDA/SCL bus. The least-significant bit of the address byte designates a write or read operation.

#### **COMMAND CODE DEFINITION**

#### **Table 6. Command Code Definition**

| BIT   | DESCRIPTION                                                                      |
|-------|----------------------------------------------------------------------------------|
| 7     | 0 = Block Read or Block Write operation<br>1 = Byte Read or Byte Write operation |
| (6:0) | Byte Offset for Byte Read, Block Read, Byte Write and Block Write operation.     |

12 Submit Documentation Feedback

Copyright © 2010, Texas Instruments Incorporated

Product Folder Link(s): CDCE937-Q1

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



CDCE937-Q1 CDCEL937-Q1

www.ti.com

SCAS892B - FEBRUARY 2010-REVISED MAY 2010

#### **Generic Programming Sequence**



Figure 7. Generic Programming Sequence

## **Byte Write Programming Sequence**



Figure 8. Byte Write Protocol

#### **Byte Read Programming Sequence**



Figure 9. Byte Read Protocol

#### **Block Write Programming Sequence**



(1) Data byte 0 bits [7:0] is reserved for Revision Code and Vendor Identification. Also, it is used for internal test purpose and should not be overwritten.

Figure 10. Block Write Protocol

#### **Block Read Programming Sequence**



Figure 11. Block Read Protocol

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

CDCE937-Q1 CDCEL937-Q1



SCAS892B-FEBRUARY 2010-REVISED MAY 2010

www.ti.com

#### Timing Diagram for the SDA/SCL Serial Control Interface



Figure 12. Timing Diagram for SDA/SCL Serial Control Interface

#### SDA/SCL HARDWARE INTERFACE

Figure 13 shows how the CDCE937/CDCEL937 clock synthesizer is connected to the SDA/SCL serial interface bus. Multiple devices can be connected to the bus but the speed may need to be reduced (400 kHz is the maximum) if many devices are connected.

Note that the pullup resistors ( $R_P$ ) depends on the supply voltage, bus capacitance, and number of connected devices. The recommended pullup value is 4.7 k $\Omega$ . It must meet the minimum sink current of 3 mA at  $V_{OLmax}$  = 0.4 V for the output stages (for more details see SMBus or  $I^2C$  Bus specification).



Figure 13. SDA / SCL Hardware Interface

Product Folder Link(s): CDCE937-Q1

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP





CDCE937-Q1 CDCEL937-Q1

SCAS892B - FEBRUARY 2010 - REVISED MAY 2010

www.ti.com

#### SDA/SCL CONFIGURATION REGISTERS

The clock input, control pins, PLLs, and output stages are user configurable. The following tables and explanations describe the programmable functions of the CDCE937/CDCEL937. All settings can be manually written into the device via the SDA/SCL bus or easily programmed by using the TI Pro-Clock™ software. TI Pro-Clock™ software allows the user to quickly make all settings and automatically calculates the values for optimized performance at lowest jitter.

**Table 7. SDA/SCL Registers** 

| Address Offset | Register Description           | Table    |
|----------------|--------------------------------|----------|
| 00h            | Generic Configuration Register | Table 9  |
| 10h            | PLL1 Configuration Register    | Table 10 |
| 20h            | PLL2 Configuration Register    | Table 11 |
| 30h            | PLL3 Configuration Register    | Table 12 |

The grey-highlighted bits, described in the Configuration Registers tables in the following pages, belong to the Control Terminal Register. The user can predefine up to eight different control settings. These settings then can be selected by the external control pins, S0, S1, and S2 (see the *Control Terminal Configuration* section).

**Table 8. Configuration Register, External Control Terminals** 

|   |                                  |               |             | Y1                  | i                  | PLL1 Settings    | S                   | Р                  | LL2 Settings     | 1                   | F                  | LL3 Setting      | S                   |
|---|----------------------------------|---------------|-------------|---------------------|--------------------|------------------|---------------------|--------------------|------------------|---------------------|--------------------|------------------|---------------------|
|   |                                  | xter<br>ntrol | nal<br>Pins | Output<br>Selection | Freq.<br>Selection | SSC<br>Selection | Output<br>Selection | Freq.<br>Selection | SSC<br>Selection | Output<br>Selection | Freq.<br>Selection | SSC<br>Selection | Output<br>Selection |
|   | S2                               | S1            | S0          | Y1                  | FS1                | SSC1             | Y2Y3                | FS2                | SSC2             | Y4Y5                | FS3                | SSC3             | Y6Y7                |
| 0 | 0                                | 0             | 0           | Y1_0                | FS1_0              | SSC1_0           | Y2Y3_0              | FS2_0              | SSC2_0           | Y4Y5_0              | FS3_0              | SSC3_0           | Y6Y7_0              |
| 1 | 0                                | 0             | 1           | Y1_1                | FS1_1              | SSC1_1           | Y2Y3_1              | FS2_1              | SSC2_1           | Y4Y5_1              | FS3_1              | SSC3_1           | Y6Y7_1              |
| 2 | 0                                | 1             | 0           | Y1_2                | FS1_2              | SSC1_2           | Y2Y3_2              | FS2_2              | SSC2_2           | Y4Y5_2              | FS3_2              | SSC3_2           | Y6Y7_2              |
| 3 | 0                                | 1             | 1           | Y1_3                | FS1_3              | SSC1_3           | Y2Y3_3              | FS2_3              | SSC2_3           | Y4Y5_3              | FS3_3              | SSC3_3           | Y6Y7_3              |
| 4 | 1                                | 0             | 0           | Y1_4                | FS1_4              | SSC1_4           | Y2Y3_4              | FS2_4              | SSC2_4           | Y4Y5_4              | FS3_4              | SSC3_4           | Y6Y7_4              |
| 5 | 1                                | 0             | 1           | Y1_5                | FS1_5              | SSC1_5           | Y2Y3_5              | FS2_5              | SSC2_5           | Y4Y5_5              | FS3_5              | SSC3_5           | Y6Y7_5              |
| 6 | 1                                | 1             | 0           | Y1_6                | FS1_6              | SSC1_6           | Y2Y3_6              | FS2_6              | SSC2_6           | Y4Y5_6              | FS3_6              | SSC3_6           | Y6Y7_6              |
| 7 | 1                                | 1             | 1           | Y1_7                | FS1_7              | SSC1_7           | Y2Y3_7              | FS2_7              | SSC2_7           | Y4Y5_7              | FS3_7              | SSC3_7           | Y6Y7_7              |
|   | Address<br>Offset <sup>(1)</sup> |               | 04h         | 13h                 | 10h–12h            | 15h              | 23h                 | 20h–22h            | 25h              | 33h                 | 30h-32h            | 35h              |                     |

<sup>(1)</sup> Address Offset refers to the byte address in the Configuration Register in the following pages.



Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

## CDCE937-Q1 CDCEL937-Q1



SCAS892B - FEBRUARY 2010 - REVISED MAY 2010

www.ti.com

#### **Table 9. Generic Configuration Register**

| Offset <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym     | Default <sup>(3)</sup> | Description                                                                                                                                                                                                                                                               |
|-----------------------|--------------------|-------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | 7                  | E_EL        | Xb                     | Device identification (read-only): 1 is CDCE937 (3.3 V), 0 is CDCEL937 (1.8 V)                                                                                                                                                                                            |
| 00h                   | 6:4                | RID         | Xb                     | Revision Identification Number (read only)                                                                                                                                                                                                                                |
|                       | 3:0                | VID         | 1h                     | Vendor Identification Number (read only)                                                                                                                                                                                                                                  |
|                       | 7                  | -           | 0b                     | Reserved – always write 0                                                                                                                                                                                                                                                 |
|                       | 6                  | EEPIP       | 0b                     | EEPROM Programming Status: <sup>(4)</sup> (read only) 0 – EEPROM programming is completed 1 – EEPROM is in programming mode                                                                                                                                               |
|                       | 5                  | EELOCK      | 0b                     | Permanently Lock EEPROM Data <sup>(5)</sup> 0 – EEPROM is not locked 1 – EEPROM will be permanently locked                                                                                                                                                                |
| 01h                   | 4                  | PWDN        | 0b                     | Device Power Down (overwrites S0/S1/S2 setting; configuration register settings are unchanged)  Note: PWDN cannot be set to 1 in the EEPROM.  0 – device active (PLL1 and all outputs are enabled)  1 – device power down (PLL1 in power down and all outputs in 3-state) |
|                       | 3:2                | INCLK       | 00b                    | Input clock selection: 00 – Xtal 01 – VCXO 10 – LVCMOS 11 – reserved                                                                                                                                                                                                      |
|                       | 1:0                | SLAVE_ADR   | 01b                    | Programmable Address Bits A0 and A1 of the Slave Receiver Address                                                                                                                                                                                                         |
|                       | 7                  | M1          | 1b                     | Clock source selection for output Y1: 0 – input clock 1 – PLL1 clock                                                                                                                                                                                                      |
|                       |                    |             |                        | Operation mode selection for pin 18/19 <sup>(6)</sup>                                                                                                                                                                                                                     |
| 02h                   | 6                  | SPICON      | 0b                     | 0 – serial programming interface SDA (pin 19) and SCL (pin 18)<br>1 – control pins S1 (pin 19) and S2 (pin 18)                                                                                                                                                            |
| 0211                  | 5:4                | Y1_ST1      | 11b                    | Y1-State0/1 Definition                                                                                                                                                                                                                                                    |
|                       | 3:2                | Y1_ST0      | 01b                    | 00 – device power down (all PLLs in power down and all outputs in 3-State) 10 – Y1 disabled to low 11 – Y1 disabled to 3-state 11 – Y1 enabled                                                                                                                            |
|                       | 1:0                | Pdiv1 [9:8] | 001h                   | 10-Bit Y1-Output-Divider Pdiv1: 0 – divider reset and stand-by                                                                                                                                                                                                            |
| 03h                   | 7:0                | Pdiv1 [7:0] | 00111                  | 1-to-1023 – divider value                                                                                                                                                                                                                                                 |
|                       | 7                  | Y1_7        | 0b                     | Y1_ST0/Y1_ST1 State Selection <sup>(7)</sup>                                                                                                                                                                                                                              |
|                       | 6                  | Y1_6        | 0b                     | 0 – State0 (predefined by Y1_ST0)                                                                                                                                                                                                                                         |
|                       | 5                  | Y1_5        | 0b                     | 1 – State1 (predefined by Y1_ST1)                                                                                                                                                                                                                                         |
| 04h                   | 4                  | Y1_4        | 0b                     |                                                                                                                                                                                                                                                                           |
| 0411                  | 3                  | Y1_3        | 0b                     |                                                                                                                                                                                                                                                                           |
|                       | 2                  | Y1_2        | 0b                     |                                                                                                                                                                                                                                                                           |
|                       | 1                  | Y1_1        | 1b                     |                                                                                                                                                                                                                                                                           |
|                       | 0                  | Y1_0        | 0b                     |                                                                                                                                                                                                                                                                           |
| 05h                   | 7:3                | XCSEL       | 0Ah                    | Crystal Load Capacitor $Selection^{(8)}$ $00h \rightarrow 0 \text{ pF}$ $01h \rightarrow 1 \text{ pF}$ $02h \rightarrow 2 \text{ pF}$ $\vdots$ $14h\text{-to-1Fh} \rightarrow 20 \text{ pF}$                                                                              |
|                       | 2:0                |             | 0b                     | Reserved – do not write other than 0                                                                                                                                                                                                                                      |
| OCh                   | 7:1                | BCOUNT      | 40h                    | 7-Bit Byte Count (defines the number of bytes which will be sent from this device at the next Block Read transfer); all bytes have to be read out to correctly finish the read cycle.)                                                                                    |
| 06h                   | 0                  | EEWRITE     | 0b                     | Initiate EEPROM Write Cycle <sup>(4) (9)</sup> 0 – no EEPROM write cycle 1 – start EEPROM write cycle (internal configuration register is saved to the EEPROM)                                                                                                            |

- (1) Writing data beyond '40h' may affect device function.
- (2) All data transferred with the MSB first.
- (3) Unless customer-specific setting.
- (4) During EEPROM programming, no data is allowed to be sent to the device via the SDA/SCL bus until the programming sequence is completed. Data, however, can be read out during the programming sequence (Byte Read or Block Read).
- (5) If this bit is set to high in the EEPROM, the actual data in the EEPROM will be permanently locked. There is no further programming possible. Data, however can still be written via SDA/SCL bus to the internal register to change device function on the fly. But new data can no longer be saved to the EEPROM. EELOCK is effective only, if written into the EEPROM!
- (6) Selection of "control pins" is effective only if written into the EEPROM. Once written into the EEPROM, the serial programming pins are no longer available. However, if V<sub>DDOUT</sub> is forced to GND, the two control pins, S1 and S2, temporally act as serial programming pins (SDA/SCL), and the two slave receiver address bits are reset to A0="0" and A1="0".
- (7) These are the bits of the Control Terminal Register. The user can predefine up to eight different control settings. These settings then can be selected by the external control pins, S0, S1, and S2.
- (8) The internal load capacitor (C1, C2) has to be used to achieve the best clock performance. External capacitors should be used only to finely adjust C<sub>L</sub> by a few pF's. The value of C<sub>L</sub> can be programmed with a resolution of 1 pF for a crystal load range of 0 pF to 20 pF. For C<sub>L</sub> > 20 pF, use additional external capacitors. Also, the value of the device input capacitance has to be considered which always adds 1.5 pF (6 pF//2 pF) to the selected C<sub>L</sub>. For more information about VCXO configuration and crystal recommendation, see application report SCAA085.
- (9) Note: The EEPROM WRITE bit must be sent last. This ensures that the content of all internal registers are stored in the EEPROM. The EEWRITE cycle is initiated with the rising edge of the EEWRITE bit. A static level high does not trigger an EEPROM WRITE cycle. The EEWRITE bit has to be reset to low after the programming is completed. The programming status can be monitored by reading out EEPIP. If EELOCK is set to high, no EEPROM programming is possible.

6 Submit Documentation Feedback

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



CDCE937-Q1 CDCEL937-Q1

www.ti.com

SCAS892B-FEBRUARY 2010-REVISED MAY 2010

#### Table 9. Generic Configuration Register (continued)

| Offset <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym | Default <sup>(3)</sup> | Description          |
|-----------------------|--------------------|---------|------------------------|----------------------|
| 07h-0Fh               |                    | _       | 0h                     | Unused address range |

#### **Table 10. PLL1 Configuration Register**

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym      | Default (3) |                                    | DESCRIPTION                                                                      |  |
|-----------------------|--------------------|--------------|-------------|------------------------------------|----------------------------------------------------------------------------------|--|
|                       | 7:5                | SSC1_7 [2:0] | 000b        | SSC1: PLL1 SSC Selection           | n (Modulation Amount) <sup>(4)</sup>                                             |  |
| 10h                   | 4:2                | SSC1_6 [2:0] | 000b        | Down                               | Center                                                                           |  |
|                       | 1:0                | SSC1_5 [2:1] | 000b        | 000 (off)<br>001 – 0.25%           | 000 (off)<br>001 ± 0.25%                                                         |  |
|                       | 7                  | SSC1_5 [0]   | 0000        | 010 - 0.5%                         | 010 ± 0.5%                                                                       |  |
| 11h                   | 6:4                | SSC1_4 [2:0] | 000b        | 011 – 0.75%<br>100 – 1.0%          | 011 ± 0.75%<br>100 ± 1.0%                                                        |  |
| TIN                   | 3:1                | SSC1_3 [2:0] | 000b        | 101 – 1.25%                        | 101 ± 1.25%                                                                      |  |
|                       | 0                  | SSC1_2 [2]   | 000b        | 110 – 1.5%<br>111 – 2.0%           | 110 ± 1.5%<br>111 ± 2.0%                                                         |  |
|                       | 7:6                | SSC1_2 [1:0] | doop        |                                    |                                                                                  |  |
| 12h                   | 5:3                | SSC1_1 [2:0] | 000b        |                                    |                                                                                  |  |
|                       | 2:0                | SSC1_0 [2:0] | 000b        |                                    |                                                                                  |  |
|                       | 7                  | FS1_7        | 0b          | FS1_x: PLL1 Frequency Se           | election <sup>(4)</sup>                                                          |  |
|                       | 6                  | FS1_6        | 0b          | 0 - f <sub>VCO1_0</sub> (predefine | ed by PLL1_0 – Multiplier/Divider value)                                         |  |
|                       | 5                  | FS1_5        | 0b          | 1 – f <sub>VCO1_1</sub> (predefine | fined by PLL1_1 – Multiplier/Divider value)                                      |  |
| 13h                   | 4                  | FS1_4        | 0b          |                                    |                                                                                  |  |
| 1311                  | 3                  | FS1_3        | 0b          |                                    |                                                                                  |  |
|                       | 2                  | FS1_2        | 0b          |                                    |                                                                                  |  |
|                       | 1                  | FS1_1        | 0b          |                                    |                                                                                  |  |
|                       | 0                  | FS1_0        | 0b          |                                    |                                                                                  |  |
|                       | 7                  | MUX1         | 1b          | PLL1 Multiplexer:                  | 0 – PLL1<br>1 – PLL1 Bypass (PLL1 is in power down)                              |  |
|                       | 6                  | M2           | 1b          | Output Y2 Multiplexer:             | 0 – Pdiv1<br>1 – Pdiv2                                                           |  |
| 14h                   | 5:4                | МЗ           | 10b         | Output Y3 Multiplexer:             | 00 – Pdiv1-Divider<br>01 – Pdiv2-Divider<br>10 – Pdiv3-Divider<br>11 – reserved  |  |
|                       | 3:2                | Y2Y3_ST1     | 11b         |                                    | 00 – Y2/Y3 disabled to 3-State (PLL1 is in power down)                           |  |
|                       | 1:0                | Y2Y3_ST0     | 01b         | Y2, Y3-State0/1definition:         | 01 – Y2/Y3 disabled to 3-State<br>10–Y2/Y3 disabled to low<br>11 – Y2/Y3 enabled |  |
|                       | 7                  | Y2Y3_7       | 0b          | Y2Y3_x Output State Selec          | ction <sup>(4)</sup>                                                             |  |
|                       | 6                  | Y2Y3_6       | 0b          | 0 – state0 (predefine              |                                                                                  |  |
|                       | 5                  | Y2Y3_5       | 0b          | 1 – state1 (predefine              | ed by Y2Y3_ST1)                                                                  |  |
| 15h                   | 4                  | Y2Y3_4       | 0b          |                                    |                                                                                  |  |
| 1511                  | 3                  | Y2Y3_3       | 0b          |                                    |                                                                                  |  |
|                       | 2                  | Y2Y3_2       | 0b          |                                    |                                                                                  |  |
|                       | 1                  | Y2Y3_1       | 1b          |                                    |                                                                                  |  |
|                       | 0                  | Y2Y3_0       | 0b          |                                    |                                                                                  |  |

- (1) Writing data beyond 40h may adversely affect device function.
- (2) All data is transferred MSB-first.
- (3) Unless a custom setting is used
- (4) The user can predefine up to eight different control settings. In normal device operation, these settings can be selected by the external control pins, S0, S1, and S2.

Copyright © 2010, Texas Instruments Incorporated

Submit Documentation Feedback

17



Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

CDCE937-Q1 CDCEL937-Q1



SCAS892B - FEBRUARY 2010 - REVISED MAY 2010

www.ti.com

### Table 10. PLL1 Configuration Register (continued)

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym        | Default (3) |                                                                           | DESCRIPTION                                                                              | ON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                           |  |  |
|-----------------------|--------------------|----------------|-------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|
| 16h                   | 7                  | SSC1DC         | 0b          | PLL1 SSC down/center selection:                                           | 0 – down                                                                                 | 1 – center                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                           |  |  |
| 1011                  | 6:0                | Pdiv2          | 01h         | 7-Bit Y2-Output-Divider Pdiv2:                                            | 0 - reset and                                                                            | stand-by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1-to-127 is divider value |  |  |
| 475                   | 7                  | _              | 0b          | Reserved – do not write others than                                       | 0                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |  |  |
| 17h                   | 6:0                | Pdiv3          | 01h         | 7-Bit Y3-Output-Divider Pdiv3:                                            | 0 - reset and                                                                            | stand-by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1-to-127 is divider value |  |  |
| 18h                   | 7:0                | PLL1_0N [11:4] | 004h        | PLL1_0: 30-Bit Multiplier/Divider value for frequency f <sub>VCO1_0</sub> |                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |  |  |
| 10h                   | 7:4                | PLL1_0N [3:0]  | 0040        | (for more information, see paragraph                                      | n PLL Multiplier/                                                                        | Divider Defini                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | tion).                    |  |  |
| 19h                   | 3:0                | PLL1_0R [8:5]  | 000h        |                                                                           |                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |  |  |
| 4.4.6                 | 7:3                | PLL1_0R[4:0]   | UUUN        |                                                                           |                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |  |  |
| 1Ah                   | 2:0                | PLL1_0Q [5:3]  | 10h         |                                                                           |                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |  |  |
|                       | 7:5                | PLL1_0Q [2:0]  | 100         |                                                                           |                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |  |  |
|                       | 4:2                | PLL1_0P [2:0]  | 010b        |                                                                           |                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |  |  |
| 1Bh                   | 1:0                | VCO1_0_RANGE   | 00b         | f <sub>VCO1_0</sub> range selection:                                      | 00 – f <sub>VCO1_0</sub> <<br>01 – 125 MH:<br>10 – 150 MH:<br>11 – f <sub>VCO1_0</sub> ≥ | $z \le f_{VCO1_0} < f_{VCO1_0} <$ |                           |  |  |
| 1Ch                   | 7:0                | PLL1_1N [11:4] | 00.41-      | PLL1_1: 30-Bit Multiplier/Divider value                                   |                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |  |  |
| 4Dh                   | 7:4                | PLL1_1N [3:0]  | 004h        | (for more information see paragraph PLL Multiplier/Divider Definition)    |                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |  |  |
| 1Dh                   | 3:0                | PLL1_1R [8:5]  | 000h        |                                                                           |                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |  |  |
| 1Eh                   | 7:3                | PLL1_1R[4:0]   | UUUN        |                                                                           |                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |  |  |
| IEN                   | 2:0                | PLL1_1Q [5:3]  | 10h         |                                                                           |                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |  |  |
|                       | 7:5                | PLL1_1Q [2:0]  | TUN         |                                                                           |                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |  |  |
|                       | 4:2                | PLL1_1P [2:0]  | 010b        |                                                                           |                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                           |  |  |
| 1Fh                   | 1:0                | VCO1_1_RANGE   | 00b         | f <sub>VCO1_1</sub> range selection:                                      | 00 - f <sub>VCO1_1</sub> <<br>01 - 125 MH:<br>10 - 150 MH:<br>11 - f <sub>VCO1_1</sub> ≥ | $z \le f_{VCO1_1} < f_{VCO1_1} < f_{VCO1_1} < f_{VCO1_1} < f_{VCO1_2}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 150 MHz<br>175 MHz        |  |  |

Product Folder Link(s): CDCE937-Q1

Submit Documentation Feedback

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



CDCE937-Q1 CDCEL937-Q1

www.ti.com

SCAS892B-FEBRUARY 2010-REVISED MAY 2010

#### **Table 11. PLL2 Configuration Register**

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym      | Default (3) | DESCRIPTION                                                                                             |
|-----------------------|--------------------|--------------|-------------|---------------------------------------------------------------------------------------------------------|
|                       | 7:5                | SSC2_7 [2:0] | 000b        | SSC2: PLL2 SSC Selection (Modulation Amount) (4)                                                        |
| 20h                   | 4:2                | SSC2_6 [2:0] | 000b        | Down Center                                                                                             |
|                       | 1:0                | SSC2_5 [2:1] | 0001        | 000 (off) 000 (off)<br>001 – 0.25% 001 ± 0.25%                                                          |
|                       | 7                  | SSC2_5 [0]   | 000b        | 010 - 0.5% 010 ± 0.5%                                                                                   |
| 245                   | 6:4                | SSC2_4 [2:0] | 000b        | 011 - 0.75% 011 ± 0.75%<br>100 - 1.0% 100 ± 1.0%                                                        |
| 21h                   | 3:1                | SSC2_3 [2:0] | 000b        | 101 – 1.25% 101 ± 1.25%                                                                                 |
|                       | 0                  | SSC2_2 [2]   | 000b        | 110 – 1.5% 110 ± 1.5%<br>111 – 2.0% 111 ± 2.0%                                                          |
|                       | 7:6                | SSC2_2 [1:0] | doob        |                                                                                                         |
| 22h                   | 5:3                | SSC2_1 [2:0] | 000b        |                                                                                                         |
|                       | 2:0                | SSC2_0 [2:0] | 000b        |                                                                                                         |
|                       | 7                  | FS2_7        | 0b          | FS2_x: PLL2 Frequency Selection <sup>(4)</sup>                                                          |
|                       | 6                  | FS2_6        | 0b          | 0 – f <sub>VCO2_0</sub> (predefined by PLL2_0 – Multiplier/Divider value)                               |
|                       | 5                  | FS2_5        | 0b          | 1 – f <sub>VCO2_1</sub> (predefined by PLL2_1 – Multiplier/Divider value)                               |
| 226                   | 4                  | FS2_4        | 0b          |                                                                                                         |
| 23h                   | 3                  | FS2_3        | 0b          |                                                                                                         |
|                       | 2                  | FS2_2        | 0b          |                                                                                                         |
|                       | 1                  | FS2_1        | 0b          |                                                                                                         |
|                       | 0                  | FS2_0        | 0b          |                                                                                                         |
|                       | 7                  | MUX2         | 1b          | PLL2 Multiplexer: 0 - PLL2<br>1 - PLL2 Bypass (PLL2 is in power down)                                   |
|                       | 6                  | M4           | 1b          | Output Y4 Multiplexer: 0 - Pdiv2<br>1 - Pdiv4                                                           |
| 24h                   | 5:4                | M5           | 10b         | Output Y5 Multiplexer: 00 – Pdiv2-Divider<br>01 – Pdiv4-Divider<br>10 – Pdiv5-Divider<br>11 – reserved  |
|                       | 3:2                | Y4Y5_ST1     | 11b         | Y4, 00 – Y4/Y5 disabled to 3-State (PLL2 is in power down)                                              |
|                       | 1:0                | Y4Y5_ST0     | 01b         | Y5-State0/1definition: 01 – Y4/Y5 disabled to 3-State<br>10–Y4/Y5 disabled to low<br>11 – Y4/Y5 enabled |
|                       | 7                  | Y4Y5_7       | 0b          | Y4Y5_x Output State Selection <sup>(4)</sup>                                                            |
|                       | 6                  | Y4Y5_6       | 0b          | 0 – state0 (predefined by Y4Y5_ST0)                                                                     |
|                       | 5                  | Y4Y5_5       | 0b          | 1 – state1 (predefined by Y4Y5_ST1)                                                                     |
| 25h                   | 4                  | Y4Y5_4       | 0b          |                                                                                                         |
| ∠511                  | 3                  | Y4Y5_3       | 0b          |                                                                                                         |
|                       | 2                  | Y4Y5_2       | 0b          |                                                                                                         |
|                       | 1                  | Y4Y5_1       | 1b          |                                                                                                         |
|                       | 0                  | Y4Y5_0       | 0b          |                                                                                                         |

- Writing data beyond 40h may adversely affect device function.
- All data is transferred MSB-first.
- (2) (3) (4) Unless a custom setting is used

  The user can predefine up to eight different control settings. In normal device operation, these settings can be selected by the external control pins, S0, S1, and S2.



Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

CDCE937-Q1 **CDCEL937-Q1** 



SCAS892B - FEBRUARY 2010 - REVISED MAY 2010

www.ti.com

#### Table 11. PLL2 Configuration Register (continued)

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym        | Default <sup>(3)</sup> |                                                                        | DESCRIPTION                                                                                                                                      |  |  |  |  |
|-----------------------|--------------------|----------------|------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 26h                   | 7                  | SSC2DC         | 0b                     | PLL2 SSC down/center selection:                                        | 0 – down<br>1 – center                                                                                                                           |  |  |  |  |
|                       | 6:0                | Pdiv4          | 01h                    | 7-Bit Y4-Output-Divider Pdiv4:                                         | 0 – reset and stand-by 1-to-127 – divider value                                                                                                  |  |  |  |  |
| 27h                   | 7                  | _              | 0b                     | Reserved – do not write others than 0                                  |                                                                                                                                                  |  |  |  |  |
| 2711                  | 6:0                | Pdiv5          | 01h                    | 7-Bit Y5-Output-Divider Pdiv5:                                         | 0 – reset and stand-by 1-to-127 – divider value                                                                                                  |  |  |  |  |
| 28h                   | 7:0                | PLL2_0N [11:4  | 004h                   | PLL2_0: 30-Bit Multiplier/Divider value f                              |                                                                                                                                                  |  |  |  |  |
| 29h                   | 7:4                | PLL2_0N [3:0]  | 00411                  | (for more information see paragraph PLL Multiplier/Divider Definition) |                                                                                                                                                  |  |  |  |  |
| 2911                  | 3:0                | PLL2_0R [8:5]  | 000h                   |                                                                        |                                                                                                                                                  |  |  |  |  |
| 246                   | 7:3                | PLL2_0R[4:0]   | 00011                  |                                                                        |                                                                                                                                                  |  |  |  |  |
| 2Ah                   | 2:0                | PLL2_0Q [5:3]  | 10h                    |                                                                        |                                                                                                                                                  |  |  |  |  |
|                       | 7:5                | PLL2_0Q [2:0]  | 10h                    |                                                                        |                                                                                                                                                  |  |  |  |  |
|                       | 4:2                | PLL2_0P [2:0]  | 010b                   |                                                                        |                                                                                                                                                  |  |  |  |  |
| 2Bh                   | 1:0                | VCO2_0_RANGE   | 00b                    | f <sub>VCO2_0</sub> range selection:                                   | 00 − $f_{VCO2_0}$ < 125 MHz<br>01 − 125 MHz ≤ $f_{VCO2_0}$ < 150 MHz<br>10 − 150 MHz ≤ $f_{VCO2_0}$ < 175 MHz<br>11 − $f_{VCO2_0}$ ≥ 175 MHz     |  |  |  |  |
| 2Ch                   | 7:0                | PLL2_1N [11:4] | 004h                   | PLL2_1: 30-Bit Multiplier/Divider value f                              |                                                                                                                                                  |  |  |  |  |
| 2Dh                   | 7:4                | PLL2_1N [3:0]  | 0040                   | (for more information see paragraph PLL Multiplier/Divider Definition) |                                                                                                                                                  |  |  |  |  |
| 2Dh                   | 3:0                | PLL2_1R [8:5]  | 0006                   |                                                                        |                                                                                                                                                  |  |  |  |  |
| 2Eh                   | 7:3                | PLL2_1R[4:0]   | 000h                   |                                                                        |                                                                                                                                                  |  |  |  |  |
| ZEN                   | 2:0                | PLL2_1Q [5:3]  | 401-                   |                                                                        |                                                                                                                                                  |  |  |  |  |
|                       | 7:5                | PLL2_1Q [2:0]  | 10h                    |                                                                        |                                                                                                                                                  |  |  |  |  |
|                       | 4:2                | PLL2_1P [2:0]  | 010b                   |                                                                        |                                                                                                                                                  |  |  |  |  |
| 2Fh                   | 1:0                | VCO2_1_RANGE   | 00b                    | f <sub>VCO2_1</sub> range selection:                                   | 00 − $f_{VCO2\_1}$ < 125 MHz<br>01 − 125 MHz ≤ $f_{VCO2\_1}$ < 150 MHz<br>10 − 150 MHz ≤ $f_{VCO2\_1}$ < 175 MHz<br>11 − $f_{VCO2\_1}$ ≥ 175 MHz |  |  |  |  |

Product Folder Link(s): CDCE937-Q1

Submit Documentation Feedback

20

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



CDCE937-Q1 CDCEL937-Q1

www.ti.com

SCAS892B-FEBRUARY 2010-REVISED MAY 2010

#### **Table 12. PLL3 Configuration Register**

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym      | Default (3) | DESCRIPTION                                                                                             |
|-----------------------|--------------------|--------------|-------------|---------------------------------------------------------------------------------------------------------|
|                       | 7:5                | SSC3_7 [2:0] | 000b        | SSC3: PLL3 SSC Selection (Modulation Amount) <sup>(4)</sup>                                             |
| 30h                   | 4:2                | SSC3_6 [2:0] | 000b        | Down Center                                                                                             |
|                       | 1:0                | SSC3_5 [2:1] | 0006        | 000 (off) 000 (off)<br>001 – 0.25% 001 ± 0.25%                                                          |
|                       | 7                  | SSC3_5 [0]   | 000b        | $010 - 0.5\%$ $010 \pm 0.5\%$                                                                           |
| 31h                   | 6:4                | SSC3_4 [2:0] | 000b        | 011 ± 0.75%<br>100 = 1.0%<br>011 ± 0.75%                                                                |
| 3111                  | 3:1                | SSC3_3 [2:0] | 000b        | 101 – 1.25% 101 ± 1.25%                                                                                 |
|                       | 0                  | SSC3_2 [2]   | 000b        | 110 – 1.5%<br>111 – 2.0%<br>111 ± 2.0%                                                                  |
|                       | 7:6                | SSC3_2 [1:0] | doob        |                                                                                                         |
| 32h                   | 5:3                | SSC3_1 [2:0] | 000b        |                                                                                                         |
|                       | 2:0                | SSC3_0 [2:0] | 000b        |                                                                                                         |
|                       | 7                  | FS3_7        | 0b          | FS3_x: PLL3 Frequency Selection <sup>(4)</sup>                                                          |
|                       | 6                  | FS3_6        | 0b          | 0 – f <sub>VCO3_0</sub> (predefined by PLL3_0 – Multiplier/Divider value)                               |
|                       | 5                  | FS3_5        | 0b          | 1 – f <sub>VCO3_1</sub> (predefined by PLL3_1 – Multiplier/Divider value)                               |
| 201-                  | 4                  | FS3_4        | 0b          |                                                                                                         |
| 33h                   | 3                  | FS3_3        | 0b          |                                                                                                         |
|                       | 2                  | FS3_2        | 0b          |                                                                                                         |
|                       | 1                  | FS3_1        | 0b          |                                                                                                         |
|                       | 0                  | FS3_0        | 0b          |                                                                                                         |
|                       | 7                  | MUX3         | 1b          | PLL3 Multiplexer: 0 - PLL3<br>1 - PLL3 Bypass (PLL3 is in power down)                                   |
|                       | 6                  | M6           | 1b          | Output Y6 Multiplexer: 0 - Pdiv4<br>1 - Pdiv6                                                           |
| 34h                   | 5:4                | M7           | 10b         | Output Y7 Multiplexer:  00 - Pdiv4-Divider 01 - Pdiv6-Divider 10 - Pdiv7-Divider 11 - reserved          |
|                       | 3:2                | Y6Y7_ST1     | 11b         | 00 – Y6/Y7 disabled to 3-State and PLL3 power down                                                      |
|                       | 1:0                | Y6Y7_ST0     | 01b         | Y6, 01 – Y6/Y7 disabled to 3-State Y7-State0/1definition: 10 – Y6/Y7 disabled to low 11 – Y6/Y7 enabled |
|                       | 7                  | Y6Y7_7       | 0b          | Y6Y7_x Output State Selection <sup>(4)</sup>                                                            |
|                       | 6                  | Y6Y7_6       | 0b          | 0 – state0 (predefined by Y6Y7_ST0)                                                                     |
|                       | 5                  | Y6Y7_5       | 0b          | 1 – state1 (predefined by Y6Y7_ST1)                                                                     |
| 25h                   | 4                  | Y6Y7_4       | 0b          |                                                                                                         |
| 35h                   | 3                  | Y6Y7_3       | 0b          |                                                                                                         |
|                       | 2                  | Y6Y7_2       | 0b          |                                                                                                         |
|                       | 1                  | Y6Y7_1       | 1b          |                                                                                                         |
|                       | 0                  | Y6Y7_0       | 0b          |                                                                                                         |

- Writing data beyond 40h may affect device function.
- All data is transferred MSB-first.
- Unless a custom setting is used

  These are the bits of the Control Terminal Register. The user can pre-define up to eight different control settings. At normal device operation, these setting can be selected by the external control pins, S0, S1, and S2.



Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

CDCE937-Q1 CDCEL937-Q1



SCAS892B - FEBRUARY 2010 - REVISED MAY 2010

www.ti.com

#### Table 12. PLL3 Configuration Register (continued)

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym        | Default <sup>(3)</sup> |                                        | DESCRIPTION                                                                                                                                      |  |  |  |  |  |
|-----------------------|--------------------|----------------|------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 264                   | 7                  | SSC3DC         | 0b                     | PLL3 SSC down/center selection:        | 0 – down 1 – center                                                                                                                              |  |  |  |  |  |
| 36h                   | 6:0                | Pdiv6          | 01h                    | 7-Bit Y6-Output-Divider Pdiv6:         | 0 – reset and stand-by 1-to-127 – divider value                                                                                                  |  |  |  |  |  |
| 0.71-                 | 7                  | _              | 0b                     | Reserved – do not write others than    | 0                                                                                                                                                |  |  |  |  |  |
| 37h                   | 6:0                | Pdiv7          | 01h                    | 7-Bit Y7-Output-Divider Pdiv7:         | 0 – reset and stand-by 1-to-127 – divider value                                                                                                  |  |  |  |  |  |
| 38h                   | 38h 7:0 PLL3_0I    |                | 004h                   |                                        | PLL3_0: 30-Bit Multiplier/Divider value for frequency f <sub>VCO3_0</sub>                                                                        |  |  |  |  |  |
| 204                   | 7:4                | PLL3_0N [3:0]  | 0040                   | (for more information see paragraph    | PLL Multiplier/Divider Definition)                                                                                                               |  |  |  |  |  |
| 39h                   | 3:0                | PLL3_0R [8:5]  | 000h                   |                                        |                                                                                                                                                  |  |  |  |  |  |
| 246                   | 7:3                | PLL3_0R[4:0]   | UUUN                   |                                        |                                                                                                                                                  |  |  |  |  |  |
| 3Ah                   | 2:0                | PLL3_0Q [5:3]  | 10h                    |                                        |                                                                                                                                                  |  |  |  |  |  |
|                       | 7:5                | PLL3_0Q [2:0]  | 100                    |                                        |                                                                                                                                                  |  |  |  |  |  |
|                       | 4:2                | PLL3_0P [2:0]  | 010b                   |                                        |                                                                                                                                                  |  |  |  |  |  |
| 3Bh                   | 1:0                | VCO3_0_RANGE   | 00b                    | f <sub>VCO3_0</sub> range selection:   | 00 − $f_{VCO3\_0}$ < 125 MHz<br>01 − 125 MHz ≤ $f_{VCO3\_0}$ < 150 MHz<br>10 − 150 MHz ≤ $f_{VCO3\_0}$ < 175 MHz<br>11 − $f_{VCO3\_0}$ ≥ 175 MHz |  |  |  |  |  |
| 3Ch                   | 7:0                | PLL3_1N [11:4] | 00.41-                 | PLL3_1: 30-Bit Multiplier/Divider valu |                                                                                                                                                  |  |  |  |  |  |
| OD!                   | 7:4                | PLL3_1N [3:0]  | 004h                   | (for more information see paragraph    | (for more information see paragraph PLL Multiplier/Divider Definition)                                                                           |  |  |  |  |  |
| 3Dh                   | 3:0                | PLL3_1R [8:5]  | 0001-                  |                                        |                                                                                                                                                  |  |  |  |  |  |
| 2Fh                   | 7:3                | PLL3_1R[4:0]   | 000h                   |                                        |                                                                                                                                                  |  |  |  |  |  |
| 3Eh                   | 2:0                | PLL3_1Q [5:3]  | 105                    |                                        |                                                                                                                                                  |  |  |  |  |  |
|                       | 7:5                | PLL3_1Q [2:0]  | 10h                    |                                        |                                                                                                                                                  |  |  |  |  |  |
|                       | 4:2                | PLL3_1P [2:0]  | 010b                   |                                        |                                                                                                                                                  |  |  |  |  |  |
| 3Fh                   | 1:0                | VCO3_1_RANGE   | 00b                    | f <sub>VCO3_1</sub> range selection:   | 00 − $f_{VCO3\_1}$ < 125 MHz<br>01 − 125 MHz ≤ $f_{VCO3\_1}$ < 150 MHz<br>10 − 150 MHz ≤ $f_{VCO3\_1}$ < 175 MHz<br>11 − $f_{VCO3\_1}$ ≥ 175 MHz |  |  |  |  |  |

22 Submit Documentation Feedback

Copyright © 2010, Texas Instruments Incorporated

Product Folder Link(s): CDCE937-Q1

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



CDCE937-Q1

SCAS892B-FEBRUARY 2010-REVISED MAY 2010

#### www.ti.com

#### **PLL Multiplier/Divider Definition**

At a given input frequency ( $f_{IN}$ ), the output frequency ( $f_{OUT}$ ) of the CDCE937/CDCEL937 can be calculated:

$$f_{\text{OUT}} = \frac{f_{\text{IN}}}{\text{Pdiv}} \times \frac{N}{M} \tag{1}$$

where

M (1 to 511) and N (1 to 4095) are the multiplier/divide values of the PLL;

Pdiv (1 to 127) is the output divider.

The target VCO frequency ( $f_{VCO}$ ) of each PLL can be calculated:

$$f_{\text{VCO}} = f_{\text{IN}} \times \frac{N}{M} \tag{2}$$

The PLL internally operates as fractional divider and needs the following multiplier/divider settings:

$$P = 4 - int \left( log_2 \frac{N}{M} \right) [if P < 0 \text{ then } P = 0]$$

$$Q = int \left( \frac{N'}{M} \right)$$

$$R = N' - M \times Q$$

where

$$N' = N \times 2^{P}$$
  
 $N \ge M$   
100 MHz <  $f_{VCO} > 200$  MHz

## **Example:**

for 
$$f_{\text{IN}} = 27 \text{ MHz}$$
; M = 1; N = 4; Pdiv = 2;  
 $\rightarrow f_{\text{OUT}} = 54 \text{ MHz}$   
 $\rightarrow f_{\text{VCO}} = 108 \text{ MHz}$   
 $\rightarrow P = 4 - \text{int}(\log_2 4) = 4 - 2 = 2$   
 $\rightarrow N' = 4 \times 2^2 = 16$   
 $\rightarrow Q = \text{int}(16) = 16$   
 $\rightarrow R = 16 - 16 = 0$   
for  $f_{\text{IN}} = 27 \text{ MHz}$ ; M = 2; N = 11; Pdiv = 2;  
 $\rightarrow f_{\text{OUT}} = 74.25 \text{ MHz}$   
 $\rightarrow f_{\text{VCO}} = 148.50 \text{ MHz}$   
 $\rightarrow P = 4 - \text{int}(\log_2 5.5) = 4 - 2 = 2$   
 $\rightarrow N' = 11 \times 2^2 = 44$   
 $\rightarrow Q = \text{int}(22) = 22$   
 $\rightarrow R = 44 - 44 = 0$ 

The values for P, Q, R, and N' is automatically calculated when using TI Pro-Clock™ software.



Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP

PACKAGE OPTION ADDENDUM

11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| CDCE937QPWRQ1    | ACTIVE | TSSOP        | PW      | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | CDCE937Q          | Samples |
| CDCEL937QPWRQ1   | ACTIVE | TSSOP        | PW      | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | CEL937Q           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight

in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF CDCE937-Q1, CDCEL937-Q1:



Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

11-Apr-2013

www.ti.com

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

Addendum-Page 2

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Sep-2013

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 + P1 + B0 W Cavity - A0 +

|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
| В | 30 | Dimension designed to accommodate the component length    |
| K | (0 | Dimension designed to accommodate the component thickness |
|   | ٧  | Overall width of the carrier tape                         |
| F | 1  | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCE937QPWRQ1  | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| CDCEL937QPWRQ1 | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Sep-2013



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCE937QPWRQ1  | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| CDCEL937QPWRQ1 | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |



## **MECHANICAL DATA**

PW (R-PDSO-G20)

PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153





#### **LAND PATTERN DATA**



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





### **Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of CDCE937QPWRQ1 - IC 3PLL VCXO CLK SYNTH 20TSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Products Applications**

logic.ti.com

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals **Data Converters** dataconverter.ti.com www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical

Security Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

www.ti.com/security

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

Logic

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

www.ti.com/wirelessconnectivity Wireless Connectivity

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated