Excellent Integrated System Limited

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Altera
EP4S40G2F40I1

For any questions, you can email us directly:
sales@integrated-circuit.com
Altera® Stratix® IV FPGAs deliver a breakthrough level of system bandwidth and power efficiency for high-end applications, allowing you to innovate without compromise. Stratix IV FPGAs are based on the Taiwan Semiconductor Manufacturing Company (TSMC) 40-nm process technology and surpass all other high-end FPGAs, with the highest logic density, most transceivers, and lowest power requirements.

The Stratix IV device family contains three optimized variants to meet different application requirements:

- Stratix IV E (Enhanced) FPGAs—up to 813,050 logic elements (LEs), 33,294 kilobits (Kb) RAM, and 1,288 18 x 18 bit multipliers
- Stratix IV GX transceiver FPGAs—up to 531,200 LEs, 27,376 Kb RAM, 1,288 18 x 18-bit multipliers, and 48 full-duplex clock data recovery (CDR)-based transceivers at up to 8.5 Gbps
- Stratix IV GT—up to 531,200 LEs, 27,376 Kb RAM, 1,288 18 x 18-bit multipliers, and 48 full-duplex CDR-based transceivers at up to 11.3 Gbps

The complete Altera high-end solution includes the lowest risk, lowest total cost path to volume using HardCopy® IV ASICs for all the family variants, a comprehensive portfolio of application solutions customized for end-markets, and the industry leading Quartus® II software to increase productivity and performance.

For information about upcoming Stratix IV device features, refer to the Upcoming Stratix IV Device Features document.

For information about changes to the currently published Stratix IV Device Handbook, refer to the Addendum to the Stratix IV Device Handbook chapter.

This chapter contains the following sections:

- “Feature Summary” on page 1–2
- “Architecture Features” on page 1–6
- “Integrated Software Platform” on page 1–19
- “Ordering Information” on page 1–19
Chapter 1: Overview for the Stratix IV Device Family

Feature Summary

The following list summarizes the Stratix IV device family features:

- Up to 48 full-duplex CDR-based transceivers in Stratix IV GX and GT devices supporting data rates up to 8.5 Gbps and 11.3 Gbps, respectively
- Dedicated circuitry to support physical layer functionality for popular serial protocols, such as PCI Express (PCIe) (PIPE) Gen1 and Gen2, Gbps Ethernet (GbE), Serial RapidIO, SONET/SDH, XAUI/HiGig, (OIF) CEI-6G, SD/HD/3G-SDI, Fibre Channel, SFI-5, and Interlaken
- Complete PCIe protocol solution with embedded PCIe hard IP blocks that implement PHY-MAC layer, Data Link layer, and Transaction layer functionality
  - For more information, refer to the IP Compiler for PCI Express User Guide.
- Programmable transmitter pre-emphasis and receiver equalization circuitry to compensate for frequency-dependent losses in the physical medium
- Typical physical medium attachment (PMA) power consumption of 100 mW at 3.125 Gbps and 135 mW at 6.375 Gbps per channel
- 72,600 to 813,050 equivalent LEs per device
- 7,370 to 33,294 Kb of enhanced TriMatrix memory consisting of three RAM block sizes to implement true dual-port memory and FIFO buffers
- High-speed digital signal processing (DSP) blocks configurable as 9 x 9-bit, 12 x 12-bit, 18 x 18-bit, and 36 x 36-bit full-precision multipliers at up to 600 MHz
- Up to 16 global clocks (GCLK), 88 regional clocks (RCLK), and 132 periphery clocks (PCLK) per device
- Programmable power technology that minimizes power while maximizing device performance
- Up to 1,120 user I/O pins arranged in 24 modular I/O banks that support a wide range of single-ended and differential I/O standards
- Support for high-speed external memory interfaces including DDR, DDR2, DDR3 SDRAM, RLDRAM II, QDR II, and QDR II+ SRAM on up to 24 modular I/O banks
- High-speed LVDS I/O support with serializer/deserializer (SERDES), dynamic phase alignment (DPA), and soft-CDR circuitry at data rates up to 1.6 Gbps
- Support for source-synchronous bus standards, including SGMII, GbE, SPI-4 Phase 2 (POS-PHY Level 4), SFI-4.1, XSBI, UTOPIA IV, NPSI, and CSIX-L1
- Pinouts for Stratix IV E devices designed to allow migration of designs from Stratix III to Stratix IV E with minimal PCB impact
Stratix IV GX Devices

Stratix IV GX devices provide up to 48 full-duplex CDR-based transceiver channels per device:

- Thirty-two out of the 48 transceiver channels have dedicated physical coding sublayer (PCS) and physical medium attachment (PMA) circuitry and support data rates between 600 Mbps and 8.5 Gbps
- The remaining 16 transceiver channels have dedicated PMA-only circuitry and support data rates between 600 Mbps and 6.5 Gbps

The actual number of transceiver channels per device varies with device selection. For more information about the exact transceiver count in each device, refer to Table 1–1 on page 1–11.

For more information about transceiver architecture, refer to the Transceiver Architecture in Stratix IV Devices chapter.

Figure 1–1 shows a high-level Stratix IV GX chip view.

Figure 1–1. Stratix IV GX Chip View

Note to Figure 1–1:
(1) Resource counts vary with device selection, package selection, or both.
Stratix IV E Device

Stratix IV E devices provide an excellent solution for applications that do not require high-speed CDR-based transceivers, but are logic, user I/O, or memory intensive. Figure 1–2 shows a high-level Stratix IV E chip view.

Figure 1–2. Stratix IV E Chip View

Note to Figure 1–2:
(1) Resource counts vary with device selection, package selection, or both.
Chapter 1: Overview for the Stratix IV Device Family

Stratix IV GT Devices

Stratix IV GT devices provide up to 48 CDR-based transceiver channels per device:

- Thirty-two out of the 48 transceiver channels have dedicated PCS and PMA circuitry and support data rates between 600 Mbps and 11.3 Gbps
- The remaining 16 transceiver channels have dedicated PMA-only circuitry and support data rates between 600 Mbps and 6.5 Gbps

The actual number of transceiver channels per device varies with device selection. For more information about the exact transceiver count in each device, refer to Table 1–7 on page 1–16.

For more information about Stratix IV GT devices and transceiver architecture, refer to the Transceiver Architecture in Stratix IV Devices chapter.

Figure 1–3 shows a high-level Stratix IV GT chip view.

Figure 1–3. Stratix IV GT Chip View

Note to Figure 1–3:
(1) Resource counts vary with device selection, package selection, or both.
Chapter 1: Overview for the Stratix IV Device Family

Architecture Features

The Stratix IV device family features are divided into high-speed transceiver features and FPGA fabric and I/O features.

High-Speed Transceiver Features

The high-speed transceiver features apply only to Stratix IV GX and Stratix IV GT devices.

The Stratix IV device family features are divided into high-speed transceiver features and FPGA fabric and I/O features.

1 The high-speed transceiver features apply only to Stratix IV GX and Stratix IV GT devices.

High-Speed Transceiver Features

The following sections describe high-speed transceiver features for Stratix IV GX and GT devices.

1 Highest Aggregate Data Bandwidth

Up to 48 full-duplex transceiver channels supporting data rates up to 8.5 Gbps in Stratix IV GX devices and up to 11.3 Gbps in Stratix IV GT devices.

Wide Range of Protocol Support

Physical layer support for the following serial protocols:

- Stratix IV GX—PCIe Gen1 and Gen2, GbE, Serial RapidIO, SONET/SDH, XAUI/HiGig, (OIF) CEI-6G, SD/HD/3G-SDI, Fibre Channel, SFI-5, GPON, SAS/SATA, HyperTransport 1.0 and 3.0, and Interlaken
- Stratix IV GT—40G/100G Ethernet, SFI-S, Interlaken, SFI-5.1, Serial RapidIO, SONET/SDH, XAUI/HiGig, (OIF) CEI-6G, 3G-SDI, and Fibre Channel
- Extremely flexible and easy-to-configure transceiver data path to implement proprietary protocols
- PCIe Support
  - Complete PCIe Gen1 and Gen2 protocol stack solution compliant to PCI Express base specification 2.0 that includes PHY-MAC, Data Link, and transaction layer circuitry embedded in PCI Express hard IP blocks
  - Root complex and end-point applications
  - x1, x4, and x8 lane configurations
  - PIPE 2.0-compliant interface
  - Embedded circuitry to switch between Gen1 and Gen2 data rates
  - Built-in circuitry for electrical idle generation and detection, receiver detect, power state transitions, lane reversal, and polarity inversion
  - 8B/10B encoder and decoder, receiver synchronization state machine, and ± 300 parts per million (ppm) clock compensation circuitry
  - Transaction layer support for up to two virtual channels (VCs)

For more information, refer to the PCI Express Compiler User Guide.
Chapter 1: Overview for the Stratix IV Device Family

Architecture Features

- XAUI/HiGig Support
  - Compliant to IEEE802.3ae specification
  - Embedded state machine circuitry to convert XGMII idle code groups (||I||) to and from idle ordered sets (||A||, ||K||, ||R||) at the transmitter and receiver, respectively
  - 8B/10B encoder and decoder, receiver synchronization state machine, lane deskew, and ±100 ppm clock compensation circuitry

- GbE Support
  - Compliant to IEEE802.3-2005 specification
  - Automatic idle ordered set (/I1/, /I2/) generation at the transmitter, depending on the current running disparity
  - 8B/10B encoder and decoder, receiver synchronization state machine, and ±100 ppm clock compensation circuitry
  - Support for other protocol features such as MSB-to-LSB transmission in SONET/SDH configuration and spread-spectrum clocking in PCIe configurations

Diagnostic Features

- Serial loopback from the transmitter serializer to the receiver CDR for transceiver PCS and PMA diagnostics
- Reverse serial loopback pre- and post-CDR to transmitter buffer for physical link diagnostics
- Loopback master and slave capability in PCI Express hard IP blocks

For more information, refer to the PCI Express Compiler User Guide.

Signal Integrity

Stratix IV devices simplify the challenge of signal integrity through a number of chip, package, and board-level enhancements to enable efficient high-speed data transfer into and out of the device. These enhancements include:

- Programmable 3-tap transmitter pre-emphasis with up to 8,192 pre-emphasis levels to compensate for pre-cursor and post-cursor inter-symbol interference (ISI)
- Up to 900% boost capability on the first pre-emphasis post-tap
- User-controlled and adaptive 4-stage receiver equalization with up to 16 dB of high-frequency gain
- On-die power supply regulators for transmitter and receiver phase-locked loop (PLL) charge pump and voltage controlled oscillator (VCO) for superior noise immunity
- On-package and on-chip power supply decoupling to satisfy transient current requirements at higher frequencies, thereby reducing the need for on-board decoupling capacitors
- Calibration circuitry for transmitter and receiver on-chip termination (OCT) resistors
FPGA Fabric and I/O Features

The following sections describe the Stratix IV FPGA fabric and I/O features.

Device Core Features

- Up to 531,200 LEs in Stratix IV GX and GT devices and up to 813,050 LEs in Stratix IV E devices, efficiently packed in unique and innovative adaptive logic modules (ALMs)
- Ten ALMs per logic array block (LAB) deliver faster performance, improved logic utilization, and optimized routing
- Programmable power technology, including a variety of process, circuit, and architecture optimizations and innovations
- Programmable power technology available to select power-driven compilation options for reduced static power consumption

Embedded Memory

- TriMatrix embedded memory architecture provides three different memory block sizes to efficiently address the needs of diversified FPGA designs:
  - 640-bit MLAB
  - 9-Kb M9K
  - 144-Kb M144K
- Up to 33,294 Kb of embedded memory operating at up to 600 MHz
- Each memory block is independently configurable to be a single- or dual-port RAM, FIFO, ROM, or shift register

Digital Signal Processing (DSP) Blocks

- Flexible DSP blocks configurable as 9 x 9-bit, 12 x 12-bit, 18 x 18-bit, and 36 x 36-bit full-precision multipliers at up to 600 MHz with rounding and saturation capabilities
- Faster operation due to fully pipelined architecture and built-in addition, subtraction, and accumulation units to combine multiplication results
- Optimally designed to support advanced features such as adaptive filtering, barrel shifters, and finite and infinite impulse response (FIR and IIR) filters

Clock Networks

- Up to 16 global clocks and 88 regional clocks optimally routed to meet the maximum performance of 800 MHz
- Up to 112 and 132 periphery clocks in Stratix IV GX and Stratix IV E devices, respectively
- Up to 66 (16 GCLK + 22 RCLK + 28 PCLK) clock networks per device quadrant in Stratix IV GX and Stratix IV GT devices
- Up to 71 (16 GCLK + 22 RCLK + 33 PCLK) clock networks per device quadrant in Stratix IV E devices
PLLs

- Three to 12 PLLs per device supporting spread-spectrum input tracking, programmable bandwidth, clock switchover, dynamic reconfiguration, and delay compensation
- On-chip PLL power supply regulators to minimize noise coupling

I/O Features

- Sixteen to 24 modular I/O banks per device with 24 to 48 I/Os per bank designed and packaged for optimal simultaneous switching noise (SSN) performance and migration capability
- Support for a wide range of industry I/O standards, including single-ended (LVTTL/CMOS/PCI/PCIX), differential (LVDS-mini-LVDS/RSDS), voltage-referenced single-ended and differential (SSTL/HSTL Class I/II) I/O standards
- On-chip series (R_s) and on-chip parallel (R_p) termination with auto-calibration for single-ended I/Os and on-chip differential (R_D) termination for differential I/Os
- Programmable output drive strength, slew rate control, bus hold, and weak pull-up capability for single-ended I/Os
- User I/O:GND:V CC ratio of 8:1:1 to reduce loop inductance in the package—PCB interface
- Programmable transmitter differential output voltage (V OD) and pre-emphasis for high-speed LVDS I/O

High-Speed Differential I/O with DPA and Soft-CDR

- Dedicated circuitry on the left and right sides of the device to support differential links at data rates from 150 Mbps to 1.6 Gbps
- Up to 98 differential SERDES in Stratix IV GX devices, up to 132 differential SERDES in Stratix IV E devices, and up to 47 differential SERDES in Stratix IV GT devices
- DPA circuitry at the receiver automatically compensates for channel-to-channel and channel-to-clock skew in source synchronous interfaces
- Soft-CDR circuitry at the receiver allows implementation of asynchronous serial interfaces with embedded clocks at up to 1.6 Gbps data rate (SGMII and GbE)

External Memory Interfaces

- Support for existing and emerging memory interface standards such as DDR SDRAM, DDR2 SDRAM, DDR3 SDRAM, QDRII SRAM, QDRII+ SRAM, and RLDRAM II
- DDR3 up to 1,067 Mbps/533 MHz
- Programmable DQ group widths of 4 to 36 bits (includes parity bits)
- Dynamic OCT, trace mismatch compensation, read-write leveling, and half-rate register capabilities provide a robust external memory interface solution
System Integration

- All Stratix IV devices support hot socketing
- Four configuration modes:
  - Passive Serial (PS)
  - Fast Passive Parallel (FPP)
  - Fast Active Serial (FAS)
  - JTAG configuration
- Ability to perform remote system upgrades
- 256-bit advanced encryption standard (AES) encryption of configuration bits protects your design against copying, reverse engineering, and tampering
- Built-in soft error detection for configuration RAM cells

For more information about how to connect the PLL, external memory interfaces, I/O, high-speed differential I/O, power, and the JTAG pins to PCB, refer to the Stratix IV GX and Stratix IV E Device Family Pin Connection Guidelines and the Stratix IV GT Device Family Pin Connection Guidelines.
### Table 1–1. Stratix IV GX Device Features (Part 1 of 2)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Package Option</td>
<td>F780</td>
<td>F1152</td>
<td>F780</td>
<td>F1152</td>
<td>F780</td>
<td>F1152</td>
<td>F1517</td>
</tr>
<tr>
<td>ALMs</td>
<td>29,040</td>
<td>42,240</td>
<td>70,300</td>
<td>91,200</td>
<td>116,480</td>
<td>141,440</td>
<td>212,480</td>
</tr>
<tr>
<td>LEs</td>
<td>72,800</td>
<td>105,600</td>
<td>175,750</td>
<td>228,000</td>
<td>291,200</td>
<td>353,600</td>
<td>531,200</td>
</tr>
<tr>
<td>0.6 Gbps-8.5 Gbps Transceivers (PMA + PCS) (1)</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>16</td>
<td>24</td>
<td>32</td>
</tr>
<tr>
<td>0.6 Gbps-6.5 Gbps Transceivers (PMA + PCS) (2)</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>16</td>
<td>24</td>
<td>32</td>
<td>24</td>
</tr>
<tr>
<td>PMA-only CMU Channels (0.6 Gbps-6.5 Gbps) (3)</td>
<td>8</td>
<td>—</td>
<td>8</td>
<td>16</td>
<td>16</td>
<td>16</td>
<td>16</td>
</tr>
<tr>
<td>PCI Express hard IP Blocks</td>
<td>1</td>
<td>2</td>
<td>1</td>
<td>2</td>
<td>2</td>
<td>4</td>
<td>2</td>
</tr>
<tr>
<td>High-Speed LVDS SERDES (up to 1.6 Gbps) (4)</td>
<td>28</td>
<td>56</td>
<td>28</td>
<td>56</td>
<td>28</td>
<td>44</td>
<td>88</td>
</tr>
<tr>
<td>SPI-4.2 Links</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>2</td>
<td>4</td>
<td>1</td>
<td>2</td>
</tr>
</tbody>
</table>
Table 1–1. Stratix IV GX Device Features (Part 2 of 2)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Package</td>
<td>F780</td>
<td>F1152</td>
<td>F780</td>
<td>F1152</td>
<td>F780</td>
<td>F1152</td>
<td>F780</td>
</tr>
<tr>
<td>M9K Blocks (256 x 36 bits)</td>
<td>462</td>
<td>660</td>
<td>950</td>
<td>1,235</td>
<td>936</td>
<td>1,248</td>
<td>1,280</td>
</tr>
<tr>
<td>M144K Blocks (2048 x 72 bits)</td>
<td>16</td>
<td>16</td>
<td>20</td>
<td>22</td>
<td>36</td>
<td>48</td>
<td>64</td>
</tr>
<tr>
<td>Total Memory (MLAB+M9K+M144K) Kb</td>
<td>7,370</td>
<td>9,564</td>
<td>13,627</td>
<td>17,133</td>
<td>17,248</td>
<td>22,564</td>
<td>27,376</td>
</tr>
<tr>
<td>Embedded Multipliers 18 x 18</td>
<td>384</td>
<td>512</td>
<td>920</td>
<td>1,288</td>
<td>832</td>
<td>1,040</td>
<td>1,024</td>
</tr>
<tr>
<td>PLLs</td>
<td>3</td>
<td>4</td>
<td>3</td>
<td>6</td>
<td>8</td>
<td>12</td>
<td>12</td>
</tr>
<tr>
<td>User I/Os (3)</td>
<td>372</td>
<td>488</td>
<td>372</td>
<td>372</td>
<td>372</td>
<td>564</td>
<td>564</td>
</tr>
</tbody>
</table>

Notes to Table 1–1:
(1) The total number of transceivers is divided equally between the left and right side of each device, except for the devices in the F780 package. These devices have eight transceiver channels located only on the right side of the device.
(2) Four multiplier adder mode.
(3) The user I/O count from pin-out files includes all general purpose I/O, dedicated clock pins, and dual purpose configuration pins. Transceiver pins and dedicated configuration pins are not included in the pin count.
(4) Total pairs of high-speed LVDS SERDES take the lowest channel count of R1/T1.
(5) The difference between the Stratix IV GX devices in the –2 and –2x speed grades is the number of available transceiver channels. The –2 device allows you to use the transceiver CMU blocks as transceiver channels. The –2x device does NOT allow you to use the CMU blocks as transceiver channels. In addition to the reduction of available transceiver channels in the Stratix IV GX –2x device, the data rates in the –2x device are limited to 6.5 Gbps.
Table 1–2 lists the Stratix IV GX device package options.

Table 1–2. Stratix IV GX Device Package Options (1), (2)

<table>
<thead>
<tr>
<th>Device</th>
<th>F780 (29 mm x 29 mm) (1)</th>
<th>F1152 (35 mm x 35 mm) (1)</th>
<th>F1152 (35 mm x 35 mm) (2)</th>
<th>F1517 (40 mm x 40 mm) (1)</th>
<th>F1760 (42.5 mm x 42.5 mm) (1)</th>
<th>F1932 (45 mm x 45 mm) (1)</th>
</tr>
</thead>
</table>

Notes to Table 1–2:
(1) Device packages in the same column and marked under the same arrow sign have vertical migration capability.
(2) Use the Pin Migration Viewer in the Pin Planner to verify the pin migration compatibility when migrating devices. For more information, refer to I/O Management in the Quartus II Handbook, Volume 2.
(3) The 780-pin EP4S1X290 and EP4S1X360 devices are available only in 33 mm x 33 mm Hybrid flip chip package.
(4) The 1152-pin and 1517-pin EP4S1X530 devices are available only in 42.5 mm x 42.5 mm Hybrid flip chip packages.
(5) When migrating between hybrid and flip chip packages, there is an additional keep-out area. For more information, refer to the Package Information Datasheet for Altera Devices.
(6) Devices listed in this column are available in –2x, –3, and –4 speed grades. These devices do not have on-package decoupling capacitors.
(7) Devices listed in this column are available in –2, –3, and –4 speed grades. These devices have on-package decoupling capacitors. For more information about on-package decoupling capacitor value in each device, refer to Table 1–3.

On-package decoupling reduces the need for on-board or PCB decoupling capacitors by satisfying the transient current requirements at higher frequencies. The Power Delivery Network design tool for Stratix IV devices accounts for the on-package decoupling and reflects the reduced requirements for PCB decoupling capacitors.
Table 1–3 lists the Stratix IV GX device on-package decoupling information.

<table>
<thead>
<tr>
<th>Ordering Information</th>
<th>V_CCC</th>
<th>V_CCB</th>
<th>V_CL_GXB</th>
<th>V_CL_L/R</th>
<th>V_CCT and V_CCB (Shared)</th>
</tr>
</thead>
<tbody>
<tr>
<td>EP4SGX70 HF35</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EP4SGX110 HF35</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EP4SGX180 HF35</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EP4SGX230 HF35</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EP4SGX290 HF35</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EP4SGX360 HF35</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EP4SGX530 HH35</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Notes to Table 1–3:
(1) Table 1–3 refers to production devices on-package decoupling. For more information about decoupling design of engineering sample (ES) devices, contact Altera Technical Support.
(2) For I/O banks 3(*), 4(*), 7(*), and 8(*) only. There is no OPD for I/O bank 1(*), 2(*), 5(*), and 6(*).
Table 1–4 lists the Stratix IV E device features.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Package Pin Count</td>
<td>780</td>
<td>1152</td>
<td>1152</td>
<td>1152</td>
</tr>
<tr>
<td>ALMs</td>
<td>91,200</td>
<td>141,440</td>
<td>212,480</td>
<td>325,220</td>
</tr>
<tr>
<td>LEs</td>
<td>228,000</td>
<td>353,600</td>
<td>531,200</td>
<td>813,050</td>
</tr>
<tr>
<td>High-Speed LVDS SERDES (up to 1.6 Gbps)</td>
<td>56</td>
<td>88</td>
<td>88</td>
<td>88</td>
</tr>
<tr>
<td>M9K Blocks</td>
<td>1,235</td>
<td>1,248</td>
<td>1,280</td>
<td>1,280</td>
</tr>
<tr>
<td>M144K Blocks (2048 x 72 bits)</td>
<td>22</td>
<td>48</td>
<td>64</td>
<td>60</td>
</tr>
<tr>
<td>Total Memory (MLAB+M9K+M144K) Kb</td>
<td>17,133</td>
<td>22,564</td>
<td>27,376</td>
<td>33,294</td>
</tr>
<tr>
<td>Embedded Multipliers (18 x 18)</td>
<td>1,288</td>
<td>1,040</td>
<td>1,024</td>
<td>960</td>
</tr>
<tr>
<td>PLLs</td>
<td>4</td>
<td>4</td>
<td>8</td>
<td>8</td>
</tr>
<tr>
<td>User I/Os</td>
<td>488</td>
<td>744</td>
<td>744</td>
<td>744</td>
</tr>
<tr>
<td>Speed Grade (fastest to slowest)</td>
<td>–2, –3, –4</td>
<td>–2, –3, –4</td>
<td>–2, –3, –4</td>
<td>–2, –3, –4</td>
</tr>
</tbody>
</table>

Notes to Table 1–4:
(1) The user I/O count from the pin-out files include all general purpose I/Os, dedicated clock pins, and dual purpose configuration pins. Transceiver pins and dedicated configuration pins are not included in the pin count.
(2) Four multiplier adder mode.
(3) Total pairs of high-speed LVDS SERDES take the lowest channel count of RX/TX.
(4) This data is preliminary.
Table 1–5 summarizes the Stratix IV E device package options.

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Options</th>
<th>F780 (29 mm x 29 mm)</th>
<th>F1152 (35 mm x 35 mm)</th>
<th>F1517 (40 mm x 40 mm)</th>
<th>F1760 (42.5 mm x 42.5 mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>EP4SE230</td>
<td></td>
<td>F29</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>EP4SE360</td>
<td>H29</td>
<td></td>
<td>F35</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>EP4SE530</td>
<td></td>
<td></td>
<td>H35 (4)</td>
<td>H40 (4)</td>
<td>F43</td>
</tr>
<tr>
<td>EP4SE820</td>
<td></td>
<td></td>
<td>H35 (4)</td>
<td>H40 (4)</td>
<td>F43</td>
</tr>
</tbody>
</table>

Notes to Table 1–5:
1. Device packages in the same column and marked under the same arrow sign have vertical migration capability.
2. Use the Pin Migration Viewer in the Pin Planner to verify the pin migration compatibility when migrating devices. For more information, refer to I/O Management in the Quartus II Handbook, Volume 2.
3. The 780-pin EP4SE360 device is available only in the 33 mm x 33 mm Hybrid flip chip package.
4. The 1152-pin and 1517-pin for EP4SE530 and EP4SE820 devices are available only in the 42.5 mm x 42.5 mm Hybrid flip chip package.
5. When migrating between hybrid and flip chip packages, there is an additional keep-out area. For more information, refer to the Package Information Datasheet for Altera Devices.
6. Devices listed in this column do not have on-package decoupling capacitors.
7. Devices listed in this column have on-package decoupling capacitors. For more information about on-package decoupling capacitor value for each device, refer to Table 1–6.

Table 1–6 lists the Stratix IV E on-package decoupling information.

<table>
<thead>
<tr>
<th>Device</th>
<th>Ordering Information</th>
<th>VCC</th>
<th>VCCIO</th>
</tr>
</thead>
<tbody>
<tr>
<td>EP4SE360</td>
<td>F35</td>
<td>4×1 uF + 4×470 nF</td>
<td>10 nF per bank</td>
</tr>
<tr>
<td>EP4SE530</td>
<td>H35, H40, F43</td>
<td>4×1 uF + 4×470 nF</td>
<td>10 nF per bank</td>
</tr>
<tr>
<td>EP4SE820</td>
<td>H35, H40, F43</td>
<td>4×1 uF + 4×470 nF</td>
<td>10 nF per bank</td>
</tr>
</tbody>
</table>

Note to Table 1–6:
1. Table 1–6 refers to production devices on-package decoupling. For more information about decoupling design of engineering sample (ES) devices, contact Altera Technical Support.

Table 1–7 lists the Stratix IV GT device features.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Package Pin Count</td>
<td>1517</td>
<td>1517</td>
<td>1517</td>
<td>1932</td>
<td>1932</td>
<td>1517</td>
</tr>
<tr>
<td>ALMs</td>
<td>91,200</td>
<td>212,480</td>
<td>91,200</td>
<td>116,480</td>
<td>141,440</td>
<td>212,480</td>
</tr>
<tr>
<td>LEs</td>
<td>228,000</td>
<td>531,200</td>
<td>228,000</td>
<td>291,200</td>
<td>353,600</td>
<td>531,200</td>
</tr>
<tr>
<td>Total Transceiver Channels</td>
<td>36</td>
<td>36</td>
<td>36</td>
<td>48</td>
<td>48</td>
<td>36</td>
</tr>
</tbody>
</table>
### Table 1–7. Stratix IV GT Device Features (Part 2 of 2)

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>10G Transceiver Channels</td>
<td>12</td>
<td>12</td>
<td>24</td>
<td>24</td>
<td>24</td>
<td>24</td>
</tr>
<tr>
<td>(600 Mbps - 11.3 Gbps with PMA + PCS)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8G Transceiver Channels</td>
<td>12</td>
<td>12</td>
<td>0</td>
<td>8</td>
<td>8</td>
<td>0</td>
</tr>
<tr>
<td>(600 Mbps - 8.5 Gbps with PMA + PCS)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PMA-only CMU Channels</td>
<td>12</td>
<td>12</td>
<td>12</td>
<td>16</td>
<td>16</td>
<td>12</td>
</tr>
<tr>
<td>(600 Mbps - 6.5 Gbps)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PCIe hard IP Blocks</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>4</td>
<td>4</td>
<td>2</td>
</tr>
<tr>
<td>High-Speed LVDS SERDES</td>
<td>46</td>
<td>46</td>
<td>46</td>
<td>47</td>
<td>47</td>
<td>46</td>
</tr>
<tr>
<td>(up to 1.6 Gbps)</td>
<td>(1)</td>
<td>(1)</td>
<td>(1)</td>
<td>(1)</td>
<td>(1)</td>
<td>(1)</td>
</tr>
<tr>
<td>SP1-4.2 Links</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
</tr>
<tr>
<td>PCIe hard IP Blocks</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
</tr>
<tr>
<td>M9K Blocks (256 x 36 bits)</td>
<td>1,235</td>
<td>1,280</td>
<td>1,235</td>
<td>936</td>
<td>1,248</td>
<td>1,280</td>
</tr>
<tr>
<td>M144K Blocks (2048 x 72 bits)</td>
<td>22</td>
<td>64</td>
<td>22</td>
<td>36</td>
<td>48</td>
<td>64</td>
</tr>
<tr>
<td>Total Memory (MLAB + M9K + M144K)</td>
<td>17,133</td>
<td>27,376</td>
<td>17,133</td>
<td>17,248</td>
<td>22,564</td>
<td>27,376</td>
</tr>
<tr>
<td>M9K Blocks (256 x 36 bits)</td>
<td>1,288</td>
<td>1,024</td>
<td>1,288</td>
<td>832</td>
<td>1,024</td>
<td>1,024</td>
</tr>
<tr>
<td>M144K Blocks (2048 x 72 bits)</td>
<td>8</td>
<td>8</td>
<td>8</td>
<td>12</td>
<td>12</td>
<td>8</td>
</tr>
<tr>
<td>Embedded Multipliers</td>
<td>654</td>
<td>654</td>
<td>654</td>
<td>781</td>
<td>781</td>
<td>654</td>
</tr>
<tr>
<td>18 x 18 (3)</td>
<td>-1, -2, -3</td>
<td>-1, -2, -3</td>
<td>-1, -2, -3</td>
<td>-1, -2, -3</td>
<td>-1, -2, -3</td>
<td>-1, -2, -3</td>
</tr>
<tr>
<td>PLLs</td>
<td>8</td>
<td>8</td>
<td>8</td>
<td>12</td>
<td>12</td>
<td>8</td>
</tr>
<tr>
<td>User I/Os (4), (5)</td>
<td>654</td>
<td>654</td>
<td>654</td>
<td>781</td>
<td>781</td>
<td>654</td>
</tr>
<tr>
<td>Speed Grade (fastest to slowest)</td>
<td>-1, -2, -3</td>
<td>-1, -2, -3</td>
<td>-1, -2, -3</td>
<td>-1, -2, -3</td>
<td>-1, -2, -3</td>
<td>-1, -2, -3</td>
</tr>
</tbody>
</table>

**Notes to Table 1–7:**

1. You can configure all 10G transceiver channels as 8G transceiver channels. For example, the EP4S40G2F40 device has twenty-four 8G transceiver channels and the EP4S100G5F45 device has thirty-two 8G transceiver channels.
2. Total pairs of high-speed LVDS SERDES take the lowest channel count of Rx/Tx.
3. Four multiplier adder mode.
4. The user I/O count from the pin-out files include all general purpose I/Os, dedicated clock pins, and dual purpose configuration pins. Transceiver pins and dedicated configuration pins are not included in the pin count.
5. This data is preliminary.
Table 1–8 lists the resource counts for the Stratix IV GT devices.

### Table 1–8. Stratix IV GT Device Package Options *(1), (2)*

<table>
<thead>
<tr>
<th>Device</th>
<th>1517 Pin (40 mm x 40 mm) <em>(2)</em></th>
<th>1932 Pin (45 mm x 45 mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Stratix IV GT 40 G Devices</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EP4S40G2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EP4S40G5</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Stratix IV GT 100 G Devices</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EP4S100G2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EP4S100G3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EP4S100G4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EP4S100G5</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Notes to Table 1–8:**

*(1) This table represents pin compatibility; however, it does not include hard IP block placement compatibility.

*(2) Devices under the same arrow sign have vertical migration capability.

*(3) When migrating between hybrid and flip chip packages, there is an additional keep-out area. For more information, refer to the Altera Device Package Information Data Sheet.

*(4) EP4S40G5 and EP4S100G5 devices with 1517 pin-count are only available in 42.5-mm x 42.5-mm Hybrid flip chip packages.

*(5) If you are using the hard IP block, migration is not possible.

Table 1–9 lists the Stratix IV GT on-package decoupling information.

### Table 1–9. Stratix IV GT Device On-Package Decoupling Information *(1)*

<table>
<thead>
<tr>
<th>Ordering Information</th>
<th>VCC</th>
<th>VCCIO</th>
<th>VCCL_GXB</th>
<th>VCCA_L/R</th>
<th>VCT_L/R</th>
<th>VCCR_L/R</th>
</tr>
</thead>
<tbody>
<tr>
<td>EP4S40G2F40</td>
<td>2 × 1 uF + 2 × 470 nF</td>
<td>10 nF per bank <em>(2)</em></td>
<td>100 nF per transceiver block</td>
<td>100 nF</td>
<td>100 nF</td>
<td>100 nF</td>
</tr>
<tr>
<td>EP4S100G3F45</td>
<td>4 × 1 uF + 4 × 470 nF</td>
<td>10 nF per bank <em>(2)</em></td>
<td>100 nF per transceiver block</td>
<td>100 nF</td>
<td>100 nF</td>
<td>100 nF</td>
</tr>
</tbody>
</table>

**Notes to Table 1–9:**

*(1) Table 1–9 refers to production devices on-package decoupling. For more information about decoupling design of engineering sample (ES) devices, contact Altera Technical Support.

*(2) For I/O banks 3(*), 4(*), 7(*), and 8(*) only. There is no OPD for I/O bank 1(*), 2(*), 5(*), and 6(*)."
Integrated Software Platform

The Quartus II software provides an integrated environment for HDL and schematic design entry, compilation and logic synthesis, full simulation and advanced timing analysis, SignalTap II Logic Analyzer, and device configuration of Stratix IV designs. The Quartus II software provides the MegaWizard™ Plug-In Manager user interface to generate different functional blocks, such as memory, PLL, and digital signal processing logic. For transceivers, the Quartus II software provides the ALTGX MegaWizard Plug-In Manager interface that guides you through configuration of the transceiver based on your application requirements.

The Stratix IV GX and GT transceivers allow you to implement low-power and reliable high-speed serial interface applications with its fully reconfigurable hardware, optimal signal integrity, and integrated Quartus II software platform.

For more information about the Quartus II software features, refer to the Quartus II Handbook.

Ordering Information

This section describes the Stratix IV E, GT, and GX devices ordering information. Figure 1–4 shows the ordering codes for Stratix IV GX and E devices.

Figure 1–4. Stratix IV GX and E Device Packaging Ordering Information

- Family Signature
  - EP4SGX: Stratix IV Transceiver
  - EP4SE: Stratix IV Logic/Memory

- Device Density
  - 70
  - 110
  - 180
  - 230
  - 290
  - 360
  - 530
  - 820

- Transceiver Count
  - D: 8
  - F: 16
  - H: 24
  - K: 36
  - N: 48

- Package Type
  - F: FineLine BGA (FBGA)
  - H: Hybrid FineLine BGA

- Ball Array Dimension
  - Corresponds to pin count
  - 29 = 780 pins
  - 35 = 1152 pins
  - 40 = 1517 pins
  - 43 = 1760 pins
  - 45 = 1932 pins

- Optional Suffix
  - Indicate specific device options or shipment method
  - ES: Engineering sample

- RoHS
  - N: RoHS5
  - G: RoHS6
  - Leaded

- Speed Grade
  - 2, 2x, 3, or 4, with 2 being the fastest

- Operating Temperature
  - C: Commercial Temperature (tJ=0° C to 85° C)
  - I: Industrial Temperature (tJ=–40° C to 100° C)
  - M: Military Temperature (tJ=–55° C to 125° C)
Figure 1–5 shows the ordering codes for Stratix IV GT devices.

**Figure 1–5. Stratix IV GT Device Packaging Ordering Information**

<table>
<thead>
<tr>
<th>Package Type</th>
<th>Device Density</th>
<th>Aggregate Bandwidth</th>
<th>Family Signature</th>
<th>Optional Suffix</th>
<th>Ball Array Dimension</th>
</tr>
</thead>
<tbody>
<tr>
<td>F: FineLine BGA (FBGA)</td>
<td>2 = 230k LEs</td>
<td>40G</td>
<td>EP4S</td>
<td></td>
<td></td>
</tr>
<tr>
<td>H: Hybrid FineLine BGA</td>
<td>3 = 290k LEs</td>
<td>100G</td>
<td>40G</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>4 = 360k LEs</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>5 = 530k LEs</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Operating Temperature**
- C: Commercial temperature (tJ = 0°C to 85°C)
- I: Industrial temperature (tJ = 0°C to 100°C)

**Speed Grade**
- 1, 2, 3 with 1 being the fastest

**Optional Suffix**
- N: Lead-free devices
- ES: Engineering sample

**Table 1–10. Document Revision History (Part 1 of 2)**

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>January 2016</td>
<td>3.5</td>
<td>■ Updated Figure 1–4 with new RoHS information</td>
</tr>
<tr>
<td>September 2012</td>
<td>3.4</td>
<td>■ Updated Table 1–1 to close FB #30986.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>■ Updated Table 1–2 and Table 1–5 to close FB #31127.</td>
</tr>
<tr>
<td>June 2011</td>
<td>3.3</td>
<td>■ Added military temperature to Figure 1–4.</td>
</tr>
<tr>
<td>February 2011</td>
<td>3.2</td>
<td>■ Updated Table 1–7 and Table 1–8.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>■ Applied new template.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>■ Minor text edits.</td>
</tr>
<tr>
<td>March 2010</td>
<td>3.1</td>
<td>■ Updated Table 1–1, Table 1–2, and Table 1–7.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>■ Updated Figure 1–3.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>■ Updated the “Stratix IV GT Devices” section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>■ Added two new references to the Introduction section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>■ Minor text edits.</td>
</tr>
</tbody>
</table>
### Table 1–10. Document Revision History (Part 2 of 2)

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Changes</th>
</tr>
</thead>
</table>
- Added Table 1–3, Table 1–6, and Table 1–9.  
- Updated Table 1–1, Table 1–2, Table 1–4, Table 1–5, Table 1–7, and Table 1–8.  
- Updated Figure 1–3, Figure 1–4, and Figure 1–5.  
- Minor text edits. |
| June 2009   | 2.4     | - Updated Table 1–1.  
- Minor text edits. |
| April 2009  | 2.3     | - Added Table 1–5, Table 1–6, and Figure 1–3.  
- Updated Figure 1–5.  
- Updated Table 1–1, Table 1–2, Table 1–3, and Table 1–4.  
| March 2009  | 2.2     | - Updated “Feature Summary”, “Stratix IV GX Devices”, “Stratix IV E Device”, “Stratix IV GT Devices”, “Signal Integrity”  
- Removed Tables 1-5 and 1-6  
- Updated Figure 1–4 |
- Added “Stratix IV GT 100G Devices” and “Stratix IV GT 100G Transceiver Bandwidth” sections.  
- Updated Table 1–1, Table 1–2, Table 1–3, and Table 1–4.  
- Added Table 1–5 and Table 1–6.  
- Updated Figure 1–3 and Figure 1–4.  
- Added Figure 1–5.  
- Removed “Referenced Documents” section. |
| November 2008 | 2.0     | - Updated “Feature Summary” on page 1–1.  
- Updated “Stratix IV Device Diagnostic Features” on page 1–7.  
- Updated “FPGA Fabric and I/O Features” on page 1–8.  
- Updated Table 1–1.  
- Updated Table 1–2.  
- Updated “Table 1–5 shows the total number of transceivers available in the Stratix IV GT Device.” on page 1–15. |
| July 2008   | 1.1     | Revised “Introduction”. |
| May 2008    | 1.0     | Initial release. |