



# FAN7085\_GF085

## High Side Gate Driver with Recharge FET

### Features

- Qualified to AEC Q100
- Floating channel designed for bootstrap operation fully operational up to 300V.
- Tolerance to negative transient voltage on VS pin
- dv/dt immune.
- Gate drive supply range from 4.5V to 20V
- Under-voltage lockout
- CMOS Schmitt-triggered inputs with pull-down and pull-up
- High side output out of phase with input (Inverted input)
- Reset input
- Internal recharge FET for bootstrap refresh

### Typical Applications

- Diesel and gasoline injectors/valves
- MOSFET-and IGBT high side driver applications



For Fairchild's definition of "green" Eco Status, please visit:  
[http://www.fairchildsemi.com/company/green/rohs\\_green.html](http://www.fairchildsemi.com/company/green/rohs_green.html)

### Description

The FAN7085\_GF085 is a high-side gate drive IC with reset input and built-in recharge FET. It is designed for high voltage and high speed driving of MOSFET or IGBT, which operates up to 300V. Fairchild's high-voltage process and common-mode noise cancellation technique provide stable operation in the high side driver under high-dV/dt noise circumstances. Logic input is compatible with standard CMOS outputs. The UVLO circuits prevent from malfunction when VCC and VBS are lower than the specified threshold voltage. It is available with space saving SOIC-8 Package. Minimum source and sink current capability of output driver is 250mA and 250mA. Built-in recharge FET to refresh bootstrap circuit is very useful for circuit topology requiring switches on low and high side of load.

SOIC-8



### Ordering Information

| Device          | Package | Operating Temp. |
|-----------------|---------|-----------------|
| FAN7085M_GF085  | SOIC-8  | -40 °C ~ 125 °C |
| FAN7085MX_GF085 | SOIC-8  | -40 °C ~ 125 °C |

X : Tape & Reel type

## Block Diagrams



## Pin Assignments



## Pin Definitions

| Pin Number | Pin Name | I/O | Pin Function Description                               |
|------------|----------|-----|--------------------------------------------------------|
| 1          | VCC      | P   | Driver supply voltage, typically 5V                    |
| 2          | IN-      | I   | Driver control signal input (Negative Logic)           |
| 3          | GND      | P   | Ground                                                 |
| 4          | RESET-   | I   | Driver enable input signal (Negative Logic)            |
| 5          | VS       | P   | High side floating offset for MOSFET Source connection |
| 6          | NC       | -   | No connection (No Bond wire)                           |
| 7          | HO       | A   | High side drive output for MOSFET Gate connection      |
| 8          | VB       | P   | Driver output stage supply                             |

## Absolute Maximum Ratings

Absolute Maximum Ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to GND.

| Parameter                                                                            | Symbol           | Min.   | Max.    | Unit |
|--------------------------------------------------------------------------------------|------------------|--------|---------|------|
| High side floating supply voltage                                                    | VBS              | -0.3   | 25      | V    |
| High side driver output stage voltage<br>Neg. transient: 0.5 ms, external MOSFET off | VB               | -5     | 325     | V    |
| High side floating supply offset voltage<br>Neg. transient 0.2 us                    | Vs               | -25    | 300     | V    |
| High side floating output voltage                                                    | VHO              | VS-0.3 | VB+0.3  | V    |
| Supply voltage                                                                       | VCC              | -0.3   | 25      | V    |
| Input voltage for IN-                                                                | VIN              | -0.3   | Vcc+0.3 | V    |
| Input voltage for RESET-                                                             | VRES             | -0.3   | Vcc+0.3 | V    |
| Power Dissipation <sup>1)</sup>                                                      | Pd               |        | 0.625   | W    |
| Thermal resistance, junction to ambient <sup>1)</sup>                                | Rthja            |        | 200     | °C/W |
| Electrostatic discharge voltage<br>(Human Body Model)                                | V <sub>ESD</sub> | 1.5K   |         | V    |
| Charge device model                                                                  | V <sub>CDM</sub> | 500    |         | V    |
| Junction Temperature                                                                 | T <sub>j</sub>   |        | 150     | °C   |
| Storage Temperature                                                                  | T <sub>s</sub>   | -55    | 150     | °C   |

Note: 1) The thermal resistance and power dissipation rating are measured below conditions;

JESD51-2: Integrated Circuit Thermal Test Method Environmental Conditions - Natural condition(StillAir)

JESD51-3: Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Package

## Recommended Operating Conditions

For proper operation the device should be used within the recommended conditions. -40°C <= Ta <= 125°C

| Parameter                                                             | Symbol                     | Min.   | Max.  | Unit |
|-----------------------------------------------------------------------|----------------------------|--------|-------|------|
| High side floating supply voltage(DC)<br>Transient:-10V@ 0.2 us       | VB                         | VS+4.5 | VS+20 | V    |
| High side floating supply offset voltage(DC)<br>@VBS=7V               | Vs                         | -3     | 300   | V    |
| High side floating supply offset voltage(Transient)<br>0.2us @VBS<25V | Vs                         | -25    | 300   | V    |
| High side floating output voltage                                     | VHO                        | Vs     | VB    | V    |
| Allowable offset voltage Slew Rate <sup>1)</sup>                      | dv/dt                      | -      | 50    | V/ns |
| Supply voltage for logic part                                         | VCC                        | 4.5    | 20    | V    |
| Input voltage for IN-                                                 | VIN                        | 0      | Vcc   | V    |
| Input voltage for RESET-                                              | VRESET                     | 0      | Vcc   | V    |
| Switching frequency <sup>2)</sup>                                     | Fs                         |        | 200K  | Hz   |
| Minimum low input width <sup>3)</sup>                                 | t <sub>IN</sub> (low,min)  | 560    | -     | ns   |
| Minimum high input width <sup>3)</sup>                                | t <sub>IN</sub> (high,min) | 60     | -     | ns   |
| Minimum operating voltage of VB related to GND                        | VB(MIN) <sup>4)</sup>      | 4      | -     | V    |
| Ambient temperature                                                   | Ta                         | -40    | 125   | °C   |

Note: 1) Guaranteed by design.

2) Duty = 0.5, VBS >=7V

3) Guaranteed by design. Pulse widths below the specified values, may be ignored. Output will either follow the input signal or will ignore it.  
No false output state is guaranteed when minimum input width is smaller than t<sub>IN</sub>

4) Guaranteed by design

## Statics Electrical Characteristics

Unless otherwise specified,  $-40^{\circ}\text{C} \leq \text{Ta} \leq 125^{\circ}\text{C}$ ,  $\text{VCC} = 5\text{V}$ ,  $\text{VBS} = 7\text{V}$ ,  $\text{VS} = 0\text{V}$ ,  $\text{VRESET} = 5\text{V}$ ,  $\text{RL} = 50\Omega$ ,  $\text{CL} = 2.5\text{nF}$ .

| Parameter                                                 | Symbol             | Conditions                                                                                                            | Min.       | Typ. | Max.     | Unit             |
|-----------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------|------------|------|----------|------------------|
| <b>VCC and VBS Supply Characteristics</b>                 |                    |                                                                                                                       |            |      |          |                  |
| VCC and VBS supply under voltage positive going threshold | VCCUV+<br>VBSUV+   | VCC and VBS rising from 0V                                                                                            | -          | 3.7  | 4.3      | V                |
| VCC and VBS supply under voltage negative going threshold | VCCUV-<br>VBSUV-   | VCC and VBS dropping from 5V                                                                                          | 2.8        | 3.4  | -        | V                |
| VCC and VBS under voltage hysteresis                      | VCCUVH<br>VBSUVH   | -                                                                                                                     | 0.02       | 0.3  | -        | V                |
| Under voltage lockout response time                       | tduvcc<br>tduvbs   | VCC: 6.5V->2.4V or 2.4V->6.5V<br>VBS: 6.5V->2.4V or 2.4V->6.5V                                                        | 0.5<br>0.5 |      | 20<br>20 | us<br>us         |
| Offset supply leakage current                             | ILK                | $\text{VB}=\text{VS}=300\text{V}$                                                                                     | -          | -    | 200      | uA               |
| Quiescent Vcc supply current                              | IQCC               | $\text{VCC}=20\text{V}$                                                                                               | -          | -    | 500      | uA               |
| Quiescent VBS supply current                              | IQBS1              | Static mode,<br>$\text{VBS}=7\text{V}$ , $\text{VIN}=0$ or 5V                                                         |            |      | 100      | uA               |
| Quiescent VBS supply current                              | IQBS2              | Static mode,<br>$\text{VBS}=16\text{V}$ , $\text{VIN}=0$ or 5V                                                        |            |      | 200      | uA               |
| VBS drop due to output turn-on<br>(Design guaranty)       | $\Delta\text{VBS}$ | $\text{VBS}=7\text{V}$ , $\text{Cbs}=1\mu\text{F}$ , $\text{tdig-IN}=3\mu\text{s}$ ,<br>$\text{tTEST}=100\mu\text{s}$ |            |      | 210      | mV               |
| <b>Input Characteristics</b>                              |                    |                                                                                                                       |            |      |          |                  |
| High logic level input voltage for IN-                    | VIH                |                                                                                                                       | 0.6VCC     | -    | -        | V                |
| Low logic level input voltage for IN-                     | VIL                |                                                                                                                       | -          | -    | 0.28VCC  | V                |
| Low logic level input bias current for IN-                | IIN-               | $\text{VIN}=0$                                                                                                        | 5          | 25   | 60       | uA               |
| High logic level input bias current for IN-               | IIN+               | $\text{VIN}=5\text{V}$                                                                                                | -          | -    | 5        | uA               |
| Full up resistance at IN                                  | RIN                |                                                                                                                       | 83         | 200  | 1000     | $\text{K}\Omega$ |
| High logic level input voltage for RESET-                 | VRH                |                                                                                                                       | 0.6Vcc     | -    | -        | V                |
| Low logic level input voltage for RESET-                  | VRL                |                                                                                                                       |            |      | 0.28Vcc  | V                |
| High logic level input current for RESET-                 | IRES+              | $\text{VRESET}=5\text{V}$                                                                                             | 5          | 25   | 60       | uA               |
| Low logic level input bias current for RESET-             | IRES-              | $\text{VRESET}=0$                                                                                                     |            |      | 5        | uA               |
| Full down resistance at RESET-                            | RRES               |                                                                                                                       | 83         | 200  | 1000     | $\text{K}\Omega$ |
| <b>Output characteristics</b>                             |                    |                                                                                                                       |            |      |          |                  |
| High level output voltage, $\text{VB} - \text{VHO}$       | VOH                | $\text{IO}=0$                                                                                                         | -          | -    | 0.1      | V                |
| Low level output voltage, $\text{VHO-GND}$                | VOL                | $\text{IO}=0$                                                                                                         | -          | -    | 0.1      | V                |
| Peak output source current                                | IO+                | $\text{VIN}=5\text{V}$                                                                                                | 250        | 450  | -        | mA               |
| Peak output sink current                                  | IO-                | $\text{VIN}=0$                                                                                                        | 250        | 450  | -        | mA               |
| Equivalent output resistance                              | ROP                |                                                                                                                       |            | 15.5 | 28       | $\Omega$         |
|                                                           | RON                |                                                                                                                       |            | 15.5 | 28       | $\Omega$         |
| <b>Recharge Characteristics</b>                           |                    |                                                                                                                       |            |      |          |                  |
| Recharge TR turn-on propagation delay                     | Ton_rech           |                                                                                                                       | 4          | 7.9  | 9.8      | us               |
| Recharge TR turn-off propagation delay                    | Toff_rech          |                                                                                                                       |            | 0.2  | 0.4      | us               |
| Recharge TR on-state voltage drop                         | VRECH              | $\text{Is}=1\text{mA}$ , $\text{VIN}=5\text{V}$ @ $125^{\circ}\text{C}$                                               |            |      | 1.2      | V                |
| <b>Dead Time Characteristics</b>                          |                    |                                                                                                                       |            |      |          |                  |
| High side turn-off to recharge gate turn-on               | DTHOFF             | $\text{VCC}=5\text{V}$ , $\text{VS}=7\text{V}$                                                                        | 4          | 7.8  | 9.8      | us               |
| Recharge gate turn-off to high side turn-on               | DTHON              | $\text{VCC}=5\text{V}$ , $\text{VS}=7\text{V}$                                                                        | 0.1        | 0.4  | 0.7      | us               |

Note: The input parameter are referenced to GND. The VO and IO parameters are referenced to GND.

## Dynamic Electrical Characteristics

Unless otherwise specified,  $-40^{\circ}\text{C} \leq \text{Ta} \leq 125^{\circ}\text{C}$ ,  $\text{VCC} = 5\text{V}$ ,  $\text{VBS} = 7\text{V}$ ,  $\text{VS} = 0\text{V}$ ,  $\text{VRESET} = 5\text{V}$ ,  $\text{RL} = 50\Omega$ ,  $\text{CL} = 2.5\text{nF}$ .

| Parameter                                  | Symbol   | Conditions                                                      | Min. | Typ. | Max. | Unit |
|--------------------------------------------|----------|-----------------------------------------------------------------|------|------|------|------|
| Input-to-output turn-on propagation delay  | tplh     | 50% input level to 10% output level,<br>$\text{VS} = 0\text{V}$ |      | 0.56 | 1    | us   |
| Input-to-output turn-off propagation delay | tphl     | 50% input level to 90% output level<br>$\text{VS} = 0\text{V}$  | -    | 0.15 | 0.5  | us   |
| RESET-to-output turn-off propagation delay | tphl_res | 50% input level to 90% output level                             | -    | 0.17 | 0.5  | us   |
| RESET-to-output turn-on propagation delay  | tplh_res | 50% input level to 10% output level                             | -    | 0.56 | 1    | us   |
| Output rising time                         | tr1      | $\text{Tj}=25^{\circ}\text{C}$                                  | -    | 65   | 200  | ns   |
|                                            | tr2      |                                                                 |      | -    | 400  | ns   |
|                                            | tr3      | $\text{Tj}=25^{\circ}\text{C}, \text{VBS}=16\text{V}$           |      | 65   | 200  | ns   |
|                                            | tr4      | $\text{VBS}=16\text{V}$                                         |      | -    | 400  | ns   |
| Output falling time                        | tf1      | $\text{Tj}=25^{\circ}\text{C}$                                  | -    | 25   | 200  | ns   |
|                                            | tf2      |                                                                 |      | -    | 300  | ns   |
|                                            | tf3      | $\text{Tj}=25^{\circ}\text{C}, \text{VBS}=16\text{V}$           |      | 25   | 200  | ns   |
|                                            | tf4      | $\text{VBS}=16\text{V}$                                         |      | -    | 300  | ns   |

## Application Information

### 1. Logic Tables

| VCC        | VBS        | RESET- | IN-  | H <sub>o</sub> | RechFET |
|------------|------------|--------|------|----------------|---------|
| < VCCUVLO- | X          | X      | X    | OFF            | ON      |
| X          | X          | LOW    | X    | OFF            | ON      |
| X          | X          | X      | HIGH | OFF            | ON      |
| > VCCUVLO+ | > VBSUVLO+ | HIGH   | LOW  | ON             | OFF     |
| > VCCUVLO+ | < VBSUVLO- | HIGH   | LOW  | OFF            | OFF     |

Notes:

X means independent from signal

IN-=LOW indicates that the high side NMOS is ON

IN-=HIGH indicates that the high side NMOS is OFF

RechFET =ON indicates that the recharge MOSFET is ON

RechFET =OFF indicates that the recharge MOSFET is OFF

## Typical Application Circuit

## 1. Typical Application Circuit



## 2. Application Example



## Input-Output Waveforms

### 1. Input/Output Timing Diagrams



Figure.1 Input and Output Timing Diagram and Switching Time Waveform Definition

### 2. Reset Timing Diagrams



Figure.2 Reset and Output Timing Diagram

### 3.VB Drop Voltage Diagram



Figure 3.a VB Drop Voltage Diagram



Figure 3.b VB Drop Voltage Test Circuit

### 4.Recommendation Min. Short Pulse Width



Figure 4.a. Short Pulse Width Test Circuit and Pulse Width Waveform



Figure 4.b. Abnormal Output Waveform with short pulse width



Figure 4.c. Recommendation of pulse width Output Waveform

## Performance Graphs

This performance graphs based on ambient temperature -40°C ~125°C



Figure 5a. Positive IN and RESET Threshold vs VCC Supply



Figure 5b. Negative IN and RESET Threshold vs VCC Supply



Figure 6a. Output Sink Current vs VBS Supply



Figure 6b. Output Source Current vs Temperature



Figure 7a. Turn-On Propagation Delay Time vs Temperature



Figure 7b. Turn-Off Propagation Delay Time vs Temperature



Figure 8a. RES to Output Turn-On Propagation Delay vs Temperature



Figure 8b. RES to Output Turn-Off Propagation Delay vs Temperature



Figure 9. Logic "0" IN Input Current vs Temperature



Figure 10. Logic "1" RESET Input Current vs Temperature



Figure 11a. VBS Under Voltage Threshold(+) vs Temperature



Figure 11b. VBS Under Voltage Threshold(-) vs Temperature



Figure 12a. VCC Under Voltage Threshold(+) vs Temperature



Figure 12b. VCC Under Voltage Threshold(-) vs Temperature



Figure 13. Recharge FET Turn-on Delay time



Figure 14. Recharge FET Turn-off Delay time



Figure 15. Recharge FET I-V curve



Figure 16. High Side Turn-off to Recharge FET turn-on VS Temperature



## NOTES:

- A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AA.
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
- C) DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS.
- D) LANDPATTERN STANDARD: SOIC127P600X175-8M
- E) DRAWING FILE NAME: M08Arev16

FAIRCHILD



## TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower™  
 AttitudeEngine™  
 Awinda®  
 AX-CAP®\*  
 BitSiC™  
 Build it Now™  
 CorePLUS™  
 CorePOWER™  
 CROSSVOLT™  
 CTL™  
 Current Transfer Logic™  
 DEUXPEED®  
 Dual Cool™  
 EcosPARK®  
 EfficientMax™  
 ESBG™  
 F®  
 Fairchild®  
 Fairchild Semiconductor®  
 FACT Quiet Series™  
 FACT®  
 FastvCore™  
 FETBench™  
 FPS™  
 FPF™  
 Global Power Resource™  
 GreenBridge™  
 Green FPS™  
 Green FPS™ e-Series™  
 Gmax™  
 GTO™  
 IntelliMAX™  
 ISOPLANAR™  
 Making Small Speakers Sound Louder and Better™  
 MegaBuck™  
 MICROCOUPLER™  
 MicroFET™  
 MicroPak™  
 MicroPak2™  
 MillerDrive™  
 MotionMax™  
 MotionGrid™  
 MTI®  
 MTx®  
 MVN®  
 mWSaver®  
 OptoHi™  
 OPTOLOGIC®

OPTOPLANAR®  
 Power Supply WebDesigner™  
 PowerTrench®  
 PowerXST™  
 Programmable Active Droop™  
 QFET®  
 QS™  
 Quiet Series™  
 RapidConfigure™  
 Saving our world, 1mW/W/kW at a time™  
 SignalWise™  
 SmartMax™  
 SMART START™  
 Solutions for Your Success™  
 SPM®  
 STEALTH™  
 SuperFET®  
 SuperSOT™-3  
 SuperSOT™-6  
 SuperSOT™-8  
 SupreMOS®  
 SyncFET™  
 Sync-Lock™

SYSTEM GENERAL®  
 TinyBoost®  
 TinyBuck®  
 TinyCalc™  
 TinyLogic®  
 TINYOPTO™  
 TinyPower™  
 TinyPWM™  
 TinyWire™  
 TranSiC™  
 TriFault Detect™  
 TRUECURRENT®\*  
 μSerDes™  
 UHC®  
 Ultra FRFET™  
 UniFET™  
 VCX™  
 VisualMax™  
 VoltagePlus™  
 XS™  
 Xsens™  
 仙童®

\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. TO OBTAIN THE LATEST, MOST UP-TO-DATE DATASHEET AND PRODUCT INFORMATION, VISIT OUR WEBSITE AT [HTTP://WWW.FAIRCHILDSEMI.COM](http://WWW.FAIRCHILDSEMI.COM). FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

## AUTHORIZED USE

Unless otherwise specified in this data sheet, this product is a standard commercial product and is not intended for use in applications that require extraordinary levels of quality and reliability. This product may not be used in the following applications, unless specifically approved in writing by a Fairchild officer: (1) automotive or other transportation, (2) military/aerospace, (3) any safety critical application – including life critical medical equipment – where the failure of the Fairchild product reasonably would be expected to result in personal injury, death or property damage. Customer's use of this product is subject to agreement of this Authorized Use policy. In the event of an unauthorized use of Fairchild's product, Fairchild accepts no liability in the event of product failure. In other respects, this product shall be subject to Fairchild's Worldwide Terms and Conditions of Sale, unless a separate agreement has been signed by both Parties.

## ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, [www.fairchildsemi.com](http://www.fairchildsemi.com), under Terms of Use

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

## PRODUCT STATUS DEFINITIONS

### Definition of Terms

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |

Rev. I77