## **Excellent Integrated System Limited** Stocking Distributor Click to view price, real time Inventory, Delivery & Lifecycle Information: <u>Texas Instruments</u> <u>SN74SSTL16847DGGR</u> For any questions, you can email us directly: sales@integrated-circuit.com Datasheet of SN74SSTL16847DGGR - IC INTERFACE BUFF 20BIT 64TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com ## SN74SSTL16847 20-BIT SSTL\_3 INTERFACE BUFFER WITH 3-STATE OUTPUTS SCBS709A - OCTOBER 1997 - REVISED MAY 1998 - Member of the Texas Instruments Widebus™ Family - Supports SSTL\_3 Signal Inputs and Outputs - Flow-Through Architecture Optimizes PCB Layout - Meets SSTL\_3 Class I and Class II Specifications - ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 250 mA Per JESD 17 - Packaged in Plastic Thin Shrink Small-Outline Package #### description This 20-bit buffer is designed for 3-V to 3.6-V $V_{CC}$ operation and SSTL\_3 input levels. Data flow from A to Y is controlled by the output-enable ( $\overline{OE}$ ). When $\overline{OE}$ is high, the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. The SN74SSTL16847 is characterized for operation from 0°C to 70°C. NC - No internal connection Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus is a trademark of Texas Instruments Incorporated Datasheet of SN74SSTL16847DGGR - IC INTERFACE BUFF 20BIT 64TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com ## SN74SSTL16847 20-BIT SSTL\_3 INTERFACE BUFFER WITH 3-STATE OUTPUTS SCBS709A - OCTOBER 1997 - REVISED MAY 1998 #### **FUNCTION TABLE** | INP | JTS | OUTPUT | |-----|-----|--------| | OE | Α | Υ | | L | Н | Н | | L | L | L | | Н | Χ | Z | #### logic diagram (positive logic) To 19 Other Channels #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> or V <sub>DDQ</sub> | 0.5 V to 4.6 V | |-------------------------------------------------------------------------------------|---------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Output voltage range, V <sub>O</sub> (see Notes 1 and 2) | $-0.5 \text{ V to V}_{DDQ} + 0.5 \text{ V}$ | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | | | Continuous output current, I <sub>O</sub> (V <sub>O</sub> = 0 to V <sub>DDQ</sub> ) | ±50 mA | | Continuous current through each V <sub>CC</sub> , V <sub>DDQ</sub> or GND | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): | 73°C/W | | Storage temperature range, T <sub>sto</sub> | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. This current will flow only when the output is in the high state and $V_O > V_{DDQ}$ . - 3. The package thermal impedance is calculated in accordance with JESD 51. Datasheet of SN74SSTL16847DGGR - IC INTERFACE BUFF 20BIT 64TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com > SN74SSTL16847 20-BIT SSTL\_3 INTERFACE BUFFER WITH 3-STATE OUTPUTS SCBS709A - OCTOBER 1997 - REVISED MAY 1998 #### recommended operating conditions (see Note 4) | | | | MIN | NOM | MAX | UNIT | |------------------|-----------------------------------------------------------------|------------|-------------------------|------|-------------------------|------| | Vcc | Supply voltage | | $V_{DDQ}$ | | 3.6 | V | | V <sub>DDQ</sub> | Output supply voltage | | 3 | | 3.6 | V | | VREF | Reference voltage (V <sub>REF</sub> = 0.45 × V <sub>DDQ</sub> ) | | 1.3 | 1.5 | 1.7 | V | | VTT | Termination voltage | | V <sub>REF</sub> -50mV | VREF | V <sub>REF</sub> +50mV | V | | VI | Input voltage | | 0 | | VCC | V | | VIH | AC high-level input voltage | All inputs | V <sub>REF</sub> +400mV | | | V | | V <sub>IL</sub> | AC low-level input voltage | All inputs | | | V <sub>REF</sub> -400mV | V | | VIH | DC high-level input voltage | All inputs | V <sub>REF</sub> +200mV | | | V | | VIL | DC low-level input voltage | All inputs | | | V <sub>REF</sub> -200mV | V | | ІОН | High-level output current | | | | -20 | A | | loL | Low-level output current | | 20 | | mA | | | TA | Operating free-air temperature | | 0 | 70 | | °C | NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | F | PARAMETER | TEST CONDITIONS | | VCC | MIN | TYP <sup>†</sup> | MAX | UNIT | | |-----|-----------------|---------------------------------------------------------|------------------|--------------|---------------------|------------------|------|------|--| | VIK | | $I_{\parallel} = -18 \text{ mA}$ | | 3 V | | | -1.2 | V | | | | | I <sub>OH</sub> = -100 μA<br>I <sub>OH</sub> = -16 mA | | 3 V to 3.6 V | V <sub>CC</sub> -0. | 2 | | | | | Vон | | | | 3 V | 2.2 | | | V | | | | | $I_{OH} = -20 \text{ mA}$ | | 3 V | 2.1 | | | | | | | | $I_{OL} = 100 \mu\text{A}$ | | 3 V to 3.6 V | | | 0.2 | | | | VOL | | $I_{OL} = 16 \text{ mA}$ | | 3 V | | | 0.5 | V | | | | | $I_{OL} = 20 \text{ mA}$ | | 3 V | | | 0.55 | | | | 1. | Data inputs, OE | $V_I = 2.1 \text{ V or } 0.9 \text{ V},$ $V_{REF} =$ | = 1.3 V or 1.7 V | 3.6 V | | | ±5 | μΑ | | | lı | VREF | V <sub>REF</sub> = 1.3 V or 1.7 V | | 3.0 V | | | ±150 | μΑ | | | loz | | $V_0 = 0.9 \text{ V or } 2.1 \text{ V}$ | | 3.6 V | | | ±10 | μΑ | | | Icc | | $V_I = 2.1 \text{ V or } 0.9 \text{ V}, \qquad I_O = 0$ | | 3.6 V | | | 90 | mA | | | C. | Control inputs | V <sub>I</sub> = 2.1 V or 0.9 V | | 3.3 V | | 2 | | pF | | | Ci | A port | | | | | 2.5 | | Pi | | | Co | Y port | $V_0 = 2.1 \text{ V or } 0.9 \text{ V}$ | | 3.3 V | | 3.5 | | pF | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . Datasheet of SN74SSTL16847DGGR - IC INTERFACE BUFF 20BIT 64TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SN74SSTL16847 20-BIT SSTL\_3 INTERFACE BUFFER WITH 3-STATE OUTPUTS SCBS709A - OCTOBER 1997 - REVISED MAY 1998 switching characteristics over recommended operating free-air temperature range, Class I, $V_{REF} = V_{TT} = V_{DDQ} X$ 0.45 and $C_L = 10 pF$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |------------------|-----------------|----------------|-----|-----|------| | <sup>t</sup> pd | А | Y | 1.5 | 3 | ns | | t <sub>en</sub> | ŌĒ | Y | 1.5 | 4 | ns | | <sup>t</sup> dis | ŌĒ | Y | 1.6 | 4.9 | ns | switching characteristics over recommended operating free-air temperature range, Class II, $V_{REF} = V_{TT} = V_{DDQ} \times 0.45$ and $C_L = 30$ pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |------------------|-----------------|----------------|-----|-----|------| | <sup>t</sup> pd | А | Υ | 1.5 | 3 | ns | | t <sub>en</sub> | OE | Υ | 1.5 | 4.1 | ns | | <sup>t</sup> dis | ŌĒ | Υ | 1.5 | 4.8 | ns | ## SN74SSTL16847 20-BIT SSTL\_3 INTERFACE BUFFER WITH 3-STATE OUTPUTS SCBS709A - OCTOBER 1997 - REVISED MAY 1998 #### PARAMETER MEASUREMENT INFORMATION - $^{\dagger}_{\star}$ V<sub>REF</sub> = 0.45 V<sub>DDQ</sub> - <sup>‡</sup>V<sub>IH</sub> = V<sub>REF</sub>+400mV (AC voltage levels) - § V<sub>IL</sub> = V<sub>REF</sub>-400mV (AC voltage levels) - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 1.25 ns/V, $t_f \leq$ 1.25 ns/V. - D. The outputs are measured one at a time with one transition per measurement. - E. $V_{TT} = V_{REF} = V_{DDQ} \times 0.45$ - F. tpLz and tpHz are the same as tdis. - G. tpzL and tpzH are the same as ten. - H. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms # **Distributor of Texas Instruments: Excellent Integrated System Limited**Datasheet of SN74SSTL16847DGGR - IC INTERFACE BUFF 20BIT 64TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated