

## Excellent Integrated System Limited

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

[Texas Instruments](#)  
[TPS51601ADRBR](#)

For any questions, you can email us directly:

[sales@integrated-circuit.com](mailto:sales@integrated-circuit.com)



## Dual High Efficiency Synchronous MOSFET Driver

Check for Samples: [TPS51601A](#)

### FEATURES

- High Voltage Synchronous Buck Driver
- Integrated Boost Switch for Bootstrap Action
- Adaptive Dead Time Control and Shoot-through Protection
- 0.4- $\Omega$  Sink Resistance for Low-side Drive
- 1.0- $\Omega$  Source Resistance for High-side Drive
- SKIP Pin to Improve Light-Load Efficiency
- Adaptive Zero-Crossing Detection for Optimal Light-Load Efficiency
- 8-Pin 3 mm x 3 mm SON (DRB) Package

### APPLICATIONS

- Mobile core regulator products
- High frequency DC-DC Converters
- High input voltage DC-DC converters
- Multiphase DC-DC converters

### DESCRIPTION

The TPS51601A is a synchronous buck MOSFET driver with integrated boost switch. This high-performance driver is capable of driving high-side and low-side side N-channel FETs with the highest speed and lowest switching loss. Adaptive dead-time control and shoot-through protection are included.

The TPS51601A is available in the space-saving 8-pin 3 mm x 3 mm SON package and operates between -40°C and 105°C.

### SIMPLIFIED APPLICATION



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## TPS51601A



SLUSAP3 – MAY 2012

[www.ti.com](http://www.ti.com)


These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### ORDERING INFORMATION<sup>(1)(2)</sup>

| T <sub>A</sub> | PACKAGE                             | ORDERABLE NUMBER | PINS | TRANSPORT MEDIA       | MINIMUM QUANTITY | ECO PLAN                  |
|----------------|-------------------------------------|------------------|------|-----------------------|------------------|---------------------------|
| -40°C to 105°C | Plastic Small Outline No-Lead (SON) | TPS51601ADRBT    | 8    | Tape-and-reel (large) | 250              | Green (RoHS and no Sb/Br) |
|                |                                     | TPS51601ADRBR    |      | Tape-and-reel (small) | 3000             |                           |

- (1) For the most current package and ordering information see the *Package Option Addendum* at the end of this document, or see the TI web site at [www.ti.com](http://www.ti.com).
- (2) Package drawings, thermal data, and symbolization are available at [www.ti.com/packaging](http://www.ti.com/packaging).

### ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)(3)</sup>

|                                                |            | MIN  | MAX | UNIT |
|------------------------------------------------|------------|------|-----|------|
| Input voltage                                  | VDD        | -0.3 | 6   | V    |
|                                                | PWM, SKIP  | -0.3 | 6   |      |
| Output voltages                                | BST to SW  | -0.3 | 6   | V    |
|                                                | DRVH to SW | -0.3 | 6   |      |
|                                                | DRVL       | -0.3 | 6   |      |
|                                                | SW         | -1   | 32  |      |
| Ground                                         | GND        | -0.3 | 0.3 | V    |
| Operating junction temperature, T <sub>J</sub> |            | -40  | 125 | °C   |
| Storage temperature, T <sub>stg</sub>          |            | -55  | 150 | °C   |

- (1) Stresses beyond those listed in this table may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the **RECOMMENDED OPERATING CONDITIONS** table is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values are with respect to the network ground terminal unless otherwise noted.
- (3) Voltage values are with respect to the corresponding LL terminal.

### THERMAL INFORMATION

| THERMAL METRIC <sup>(1)</sup> | TPS51601                                                    | UNITS |
|-------------------------------|-------------------------------------------------------------|-------|
|                               | DRB                                                         |       |
|                               | 8 PINS                                                      |       |
| θ <sub>JA</sub>               | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 42.6  |
| θ <sub>JCtop</sub>            | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 3.0   |
| θ <sub>JB</sub>               | Junction-to-board thermal resistance <sup>(4)</sup>         | 18.9  |
| ψ <sub>JT</sub>               | Junction-to-top characterization parameter <sup>(5)</sup>   | 62.1  |
| ψ <sub>JB</sub>               | Junction-to-board characterization parameter <sup>(6)</sup> | 19.1  |
| θ <sub>JCbot</sub>            | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | 12.7  |

- (1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](#).
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

**RECOMMENDED OPERATING CONDITIONS**

|                                                |                  | MIN  | TYP | MAX | UNIT |
|------------------------------------------------|------------------|------|-----|-----|------|
| Input voltages                                 | VDD              | 4.5  | 5.5 |     | V    |
|                                                | PWM, <u>SKIP</u> | -0.1 | 5.5 |     |      |
| Output voltages                                | BST to SW        | -0.1 | 5.5 |     | V    |
|                                                | DRVH to SW       | -0.1 | 5.5 |     |      |
|                                                | DRV <sub>L</sub> | -0.1 | 5.5 |     |      |
|                                                | SW               | -1   | 30  |     |      |
| Ground                                         | GND              | -0.1 | 0.1 | 0.1 | V    |
| Operating junction temperature, T <sub>J</sub> |                  | -40  | 105 | 105 | °C   |

## ELECTRICAL CHARACTERISTICS

over operating free-air temperature range,  $V_{VDD} = 5.0$  V (unless otherwise noted)

| PARAMETER                                           | CONDITIONS                                                                                  | MIN                                                          | TYP | MAX | UNIT     |           |
|-----------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----|-----|----------|-----------|
| <b>SUPPLY, UNDERVOLTAGE LOCKOUT</b>                 |                                                                                             |                                                              |     |     |          |           |
| $I_{VDD}$<br>VDD bias current                       | PWM = HI                                                                                    |                                                              | 160 | 220 | $\mu A$  |           |
|                                                     | PWM = LO                                                                                    |                                                              | 500 |     |          |           |
|                                                     | PWM = float                                                                                 |                                                              | 50  |     |          |           |
| $V_{UVLO(h)}$                                       | VDD UVLO 'OK' threshold                                                                     |                                                              | 3.5 | 3.7 | 3.9      | V         |
| $V_{UVLO(l)}$                                       | VDD UVLO fault threshold                                                                    |                                                              | 3.3 | 3.5 | 3.7      | V         |
| $V_{UVLO(hys)}$                                     | VDD UVLO hysteresis                                                                         |                                                              | 0.2 |     |          | V         |
| <b>PWM INPUT</b>                                    |                                                                                             |                                                              |     |     |          |           |
| $V_{IH(pwm)}$                                       | HIGH-level PWM input                                                                        |                                                              | 4.0 |     |          | V         |
| $V_{IL(pwm)}$                                       | LOW-level PWM input                                                                         |                                                              |     | 0.7 |          | V         |
| $R_{VDD-PWM}$                                       | VDD-to-PWM resistance                                                                       |                                                              | 30  |     |          | $k\Omega$ |
| $R_{PWM-GND}$                                       | PWM-to-GND resistance                                                                       |                                                              | 20  |     |          | $k\Omega$ |
| $V_{PWM(tri)}$                                      | PWM tri-state voltage                                                                       | PWM floating                                                 | 1.5 | 2.5 |          | V         |
| <b>SKIP INPUT</b>                                   |                                                                                             |                                                              |     |     |          |           |
| $V_{IH(skip)}$                                      | HIGH-level $\overline{SKIP}$ input logic                                                    |                                                              | 2.2 |     |          | V         |
| $V_{IL(skip)}$                                      | LOW-level $\overline{SKIP}$ input logic                                                     |                                                              |     | 0.7 |          | V         |
| $I_{L SKIP-GND}$                                    | $\overline{SKIP}$ -to-GND leakage                                                           | $V_{\overline{SKIP}} = 5$ V                                  |     | 2   | $\mu A$  |           |
| <b>GATE DRIVE OUTPUT</b>                            |                                                                                             |                                                              |     |     |          |           |
| $R_{DRVH}$<br>DRVH on resistance                    | Source resistance, $(V_{BST} - V_{LL}) = 5$ V,<br>HIGH-state $(V_{BST} - V_{DRVH}) = 0.1$ V |                                                              | 1.0 | 2.5 | $\Omega$ |           |
|                                                     | Sink resistance, $(V_{BST} - V_{LL}) = 5$ V,<br>LOW-state $(V_{DRVH} - V_{LL}) = 0.1$ V     |                                                              | 0.5 | 1.5 |          |           |
| $R_{DRVL}$<br>DRVL on resistance                    | Source resistance, $(V_{VDD} - GND) = 5$ V,<br>HIGH-state, $V_{VDD} - V_{DRVL} = 0.1$ V     |                                                              | 0.8 | 1.5 | $\Omega$ |           |
|                                                     | Sink resistance, $V_{DD} - GND = 5$ V<br>LOW-state, $V_{DRVL} - GND = 0.1$ V                |                                                              | 0.4 | 1.0 |          |           |
| <b>TIMING CHARACTERISTICS</b>                       |                                                                                             |                                                              |     |     |          |           |
| $t_{DRVH}$<br>DRVH transition time                  | DRVH rising, $C_{DRVH} = 3.3$ nF                                                            |                                                              | 15  | 35  | ns       |           |
|                                                     | DRVH falling, $C_{DRVH} = 3.3$ nF                                                           |                                                              | 10  | 35  |          |           |
| $t_{DRVL}$<br>DRVL transition time                  | DRVL rising, $C_{DRVL} = 3.3$ nF                                                            |                                                              | 15  | 35  | ns       |           |
|                                                     | DRVL falling, $C_{DRVL} = 3.3$ nF                                                           |                                                              | 10  | 35  |          |           |
| $t_{NONOVLP}$<br>Driver non-overlap time            | DRVH LOW to DRVH HIGH                                                                       |                                                              | 5   | 20  | ns       |           |
|                                                     | DRVH LOW to DRVH HIGH                                                                       |                                                              | 5   | 20  |          |           |
| $t_{DLY(rise)}$<br>PWM rising to drive output delay | DCM mode: PWM rising to DRVH rising                                                         |                                                              | 25  |     | ns       |           |
|                                                     | CCM mode: PWM rising to DRVH falling                                                        |                                                              | 25  |     |          |           |
| $t_{DLY(fall)}$                                     | PWM falling to drive output delay                                                           | PWM falling to DRVH falling                                  | 25  |     | ns       |           |
| $t_{DLY1}$                                          | 3-state propagation delay to LOW                                                            | PWM floating to PWM LOW                                      | 40  |     | ns       |           |
| $t_{DLY2}$                                          | 3-state propagation delay to HIGH                                                           | PWM floating to PWM HIGH                                     | 50  |     | ns       |           |
| $t_{TS(hold)}$                                      | 3-state hold-off time                                                                       | PWM entering tri-state from HIGH or LOW                      | 150 |     | ns       |           |
| $t_{\overline{SKIP}(pdh)}$                          | $\overline{SKIP}$ LOW-to-HIGH propagation delay                                             |                                                              | 15  |     | ns       |           |
| $t_{\overline{SKIP}(pd)}$                           | $\overline{SKIP}$ HIGH-to-LOW propagation delay                                             |                                                              | 15  |     | ns       |           |
| $t_{DRVH(min)}$                                     | Minimum DRVH width                                                                          |                                                              |     | 80  | ns       |           |
| $t_{DRVL(min)}$                                     | Minimum DRVL width                                                                          | Minimum DRVL width before Zero-crossing<br>can turn OFF DRVL | 400 | 500 | ns       |           |
| <b>BOOT-STRAP SWITCH (BST)</b>                      |                                                                                             |                                                              |     |     |          |           |
| $R_{BST}$                                           | BST switch on-resistance                                                                    | $I_{BST} = 10$ mA                                            | 4   | 10  | 20       | $\Omega$  |
| $I_{BST(leak)}$                                     | BST switch leakage current                                                                  | $V_{BST} = 34$ V, $V_{SW} = 28$ V                            |     | 2   | $\mu A$  |           |

## DEVICE INFORMATION



## PIN FUNCTIONS

| PIN<br>NAME | I/O | DESCRIPTION                                                                                                                                                                                                                                                                         |
|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BST         | I   | High-side, N-channel FET bootstrap voltage input, supply for high-side driver                                                                                                                                                                                                       |
| DRVH        | O   | High-side, N-channel FET gate drive output.                                                                                                                                                                                                                                         |
| DRVRL       | O   | Low-side, synchronous N-channel FET gate drive output                                                                                                                                                                                                                               |
| GND         | –   | Low-side, synchronous N-channel FET gate drive return and device ground.                                                                                                                                                                                                            |
| PWM         | I   | PWM input. This defines the on-time for the high-side FET of the converter. Input is coming from PWM controller. A 3-state voltage on this pin turns OFF both the high-side (DRVH) and low-side drivers (DRVRL)                                                                     |
| PwrPAD      | –   | Thermal pad. This is a non-electrical pad and is recommended to be connected to GND.                                                                                                                                                                                                |
| SKIP        | I   | If <u>SKIP</u> is LOW, then the inductor current zero-crossing is active and DRVRL turns off when inductor current goes to zero. (discontinuous conduction mode active)<br>If SKIP is HIGH, then the DRVRL stays HIGH as long as PWM stays LOW. (forced continuous conduction mode) |
| SW          | I/O | High-side N-channel FET gate drive return. Also used as input for sensing inductor current for zero-crossing.                                                                                                                                                                       |
| VDD         | I   | 5-V power supply input for the device.                                                                                                                                                                                                                                              |

**FUNCTIONAL BLOCK DIAGRAM**



## TYPICAL CHARACTERISTICS



Figure 1. PWM Rising to DRVL Falling



Figure 2. DRVL Falling to DRVH rising



Figure 3. PWM Falling to DRVH Falling



Figure 4. SW-Node Falling to DRVL Rising



Figure 5. 3-State Entry on DRVL



Figure 6. 3-State Entry on DRVH

**TYPICAL CHARACTERISTICS (continued)**



Figure 7. 3-State Exit on DRVL



Figure 8. 3-State Exit on DRVH



Figure 9. FCCM Exit and SKIP Mode Entry



Figure 10. SKIP Mode Exit and FCCM Entry

## TYPICAL CHARACTERISTICS

For Figure 11 through Figure 16 high-side FET used is CSD17302Q5A and low-side FET used is CSD17303Q5.



Figure 11. Efficiency vs. Output Current



Figure 12. Efficiency vs. Output Current



Figure 13. Efficiency vs. Output Current



Figure 14. Efficiency vs. Output Current



## DETAILED DESCRIPTION

### UVLO

The TPS51601A includes an undervoltage lockout circuit that disables the driver and external power FETs in an OFF state when the input supply voltage, ( $V_{DD}$ ) is insufficient to drive external power FET reliably. During the power-up sequence, both gate drive outputs remain low until the  $V_{DD}$  voltage reaches UVLO-H threshold, typically 3.7 V. Once the UVLO threshold is reached, the condition of the gate drive outputs is defined by the input PWM and SKIP signals. During the power-down sequence, the UVLO threshold is set lower, typically 3.5 V.

### PWM Input

Once the input supply voltage is above the UVLO threshold, the gate drive outputs are defined by the PWM input and SKIP input. Prior to PWM going HIGH, both the gate drive outputs, (DRVH and DRVL) are held LOW. The DRVL is LOW until the first PWM HIGH pulse to support pre-biased start-up. Once PWM goes HIGH for the first time, DRVH goes HIGH. Then, when PWM goes LOW, DRVH goes LOW first. After the non-overlap time, DRVL goes HIGH.



**Figure 17. Continuous Conduction Mode Waveforms**



**Figure 18. Discontinuous Conduction Mode Waveforms**

### SKIP/FCCM Mode Operation

The TPS51601A can be configured in two ways. When used as the external driver for Phase 1, this pin connects to the corresponding SKIP pin of the PWM controller. The SKIP pin is active low signal. This means when SKIP is low, then the zero crossing detection circuit of the driver is active. When SKIP is high, the zero-crossing detector is disabled and the converter operates in forced continuous conduction mode (FCCM).

### Adaptive Zero-Crossing

The TPS51601A has an adaptive zero-crossing detector. Zero crossing accuracy is detected by checking the switch-node voltage at an appropriate time after the low-side FET is turned OFF by DRVL going low. Then the zero-crossing comparator offset is updated based on previous result. After several zero-crossing events, the comparator offset is optimized to give the best efficiency.

### Adaptive Dead-Time Control (Anti-Cross Conduction)

The TPS51601A has an adaptive dead-time control logic to minimize the non-overlap time between DRVH and DRVL signals. The internal signal to the low-side driver goes HIGH only when the DRVH-SW voltage goes below approximately 1 V and DRVH goes below approximately 1 V to ensure the high-side MOSFET has turned OFF. Additional driver delays ensure that there is some non-overlap time between DRVH falling edge and DRVL rising edge. Similarly, the internal signal to the DRVH goes high only after DRVL-GND goes below 1 V.

## Integrated Boost-Switch

To maintain a BST-SW voltage close to VDD (to get lower conduction losses on the high-side FET), the conventional diode from VDD to BST is replaced by a FET which is gated by DRVL signal.

## APPLICATION INFORMATION

Figure 19 shows a typical application. Resistors R1 and R2 can be used if necessary to reduce the switch-node ringing.



UDG-11214

**Figure 19. Typical Application**

### PCB Layout Guidelines

Figure 20 shows the primary current loops in each phase, numbered in order of importance. The most important loop to minimize the area of is Loop 1, the path from the input capacitor through the high-side and low-side FETs, and back to the capacitor through ground. Loop 2 is from the inductor through the output capacitor, ground and Q2. The layout of the low side gate drive (loops 3a and 3b) is important. The guidelines for gate drive layout are:

- Make the low-side gate drive as short as possible (1 inch or less preferred).
- Make the DRVL width to length ratio of 1:10, wider (1:5) if possible.
- If changing layers is necessary, use at least two vias.
- Decouple VDD to GND ( $C_D$  in Figure 20) with at ceramic capacitor with a value of least a  $2.2\text{-}\mu\text{F}$ .



**Figure 20. Minimizing Current Loops**

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish | MSL Peak Temp<br>(3) | Op Temp (°C) | Top-Side Markings<br>(4) | Samples                 |
|------------------|---------------|--------------|--------------------|------|-------------|-------------------------|------------------|----------------------|--------------|--------------------------|-------------------------|
| TPS51601ADRBR    | ACTIVE        | SON          | DRB                | 8    | 3000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR  | -40 to 105   | 601A                     | <a href="#">Samples</a> |
| TPS51601ADRB     | ACTIVE        | SON          | DRB                | 8    | 250         | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR  | -40 to 105   | 601A                     | <a href="#">Samples</a> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Only one of markings shown within the brackets will appear on the physical device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**

**REEL DIMENSIONS**



**TAPE DIMENSIONS**



|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|---------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TPS51601ADRBR | SON          | DRB             | 8    | 3000 | 330.0              | 12.4               | 3.3     | 3.3     | 1.1     | 8.0     | 12.0   | Q2            |
| TPS51601ADRBT | SON          | DRB             | 8    | 250  | 180.0              | 12.4               | 3.3     | 3.3     | 1.1     | 8.0     | 12.0   | Q2            |

**TAPE AND REEL BOX DIMENSIONS**



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS51601ADRBR | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS51601ADRBT | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |

## MECHANICAL DATA

DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



Bottom View

4203482-2/K 06/12

NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

## THERMAL PAD MECHANICAL DATA

DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at [www.ti.com](http://www.ti.com).

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206340-3/N 09/12

NOTE: All linear dimensions are in millimeters

## LAND PATTERN DATA

DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at [www.ti.com](http://www.ti.com) <<http://www.ti.com>>.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- Customers should contact their board fabrication site for solder mask tolerances.

**IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     | Applications                                                                         |
|------------------------------|--------------------------------------------------------------------------------------|
| Audio                        | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                               |
| Amplifiers                   | <a href="http://amplifier.ti.com">amplifier.ti.com</a>                               |
| Data Converters              | <a href="http://dataconverter.ti.com">dataconverter.ti.com</a>                       |
| DLP® Products                | <a href="http://www.dlp.com">www.dlp.com</a>                                         |
| DSP                          | <a href="http://dsp.ti.com">dsp.ti.com</a>                                           |
| Clocks and Timers            | <a href="http://www.ti.com/clocks">www.ti.com/clocks</a>                             |
| Interface                    | <a href="http://interface.ti.com">interface.ti.com</a>                               |
| Logic                        | <a href="http://logic.ti.com">logic.ti.com</a>                                       |
| Power Mgmt                   | <a href="http://power.ti.com">power.ti.com</a>                                       |
| Microcontrollers             | <a href="http://microcontroller.ti.com">microcontroller.ti.com</a>                   |
| RFID                         | <a href="http://www.ti-rfid.com">www.ti-rfid.com</a>                                 |
| OMAP Applications Processors | <a href="http://www.ti.com/omap">www.ti.com/omap</a>                                 |
| Wireless Connectivity        | <a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a> |
|                              | <b>TI E2E Community</b>                                                              |
|                              | <a href="http://e2e.ti.com">e2e.ti.com</a>                                           |