

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments SN75C1154DW

For any questions, you can email us directly: <a href="mailto:sales@integrated-circuit.com">sales@integrated-circuit.com</a>



Datasheet of SN75C1154DW - IC QUAD LOW DRIVER/REC 20-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# SN65C1154, SN75C1154 QUADRUPLE LOW-POWER DRIVERS/RECEIVERS

SLLS151D - DECEMBER 1988 - REVISED APRIL 2003

| ullet | Meet or Exceed the Requirements of   |
|-------|--------------------------------------|
|       | TIA/EIA-232-F and ITU Recommendation |
|       | V.28                                 |

- Very Low Power Consumption . . .5 mW Typ
- Wide Driver Supply Voltage . . . ±4.5 V to ±15 V
- Driver Output Slew Rate Limited to 30 V/μs Max
- Receiver Input Hysteresis . . . 1000 mV Typ
- Push-Pull Receiver Outputs
- On-Chip Receiver 1-µs Noise Filter

#### SN65C1154...N PACKAGE SN75C1154 . . . DW, N, OR NS PACKAGE (TOP VIEW) 20 🛮 V<sub>CC</sub> $V_{DD}$ 19 🛮 1RY 1RA 📙 2 18 **∏** 1DA 1DY $\Pi$ 3 17 2RY 2RA [ 4 16 T 2DA 2DY ∏ 5 3RA 🛮 6 15 3RY 3DY **1**7 14 🛮 3DA 4RA ¶8 13 T 4RY 12 🛮 4DA 4DY 🛮 9 11 GND $V_{SS}$ 10

#### description/ordering information

The SN65C1164 and SN75C1154 are low-power BiMOS devices containing four independent drivers and receivers that are used to interface data terminal equipment (DTE) with data circuit-terminating equipment (DCE). These devices are designed to conform to TIA/EIA-232-F. The drivers and receivers of the SN65C1154 and SN75C1154 are similar to those of the SN75C188 quadruple driver and SN75C189A quadruple receiver, respectively. The drivers have a controlled output slew rate that is limited to a maximum of 30 V/ $\mu$ s and the receivers have filters that reject input noise pulses of shorter than 1  $\mu$ s. Both these features eliminate the need for external components.

The SN65C1154 and SN75C1154 have been designed using low-power techniques in a BiMOS technology. In most applications, the receivers contained in these devices interface to single inputs of peripheral devices such as ACEs, UARTs, or microprocessors. By using sampling, such peripheral devices usually are insensitive to the transition times of the input signals. If this is not the case, or for other uses, it is recommended that the SN65C1154 and SN75C1154 receiver outputs be buffered by single Schmitt input gates or single gates of the HCMOS, ALS, or 74F logic families.

#### **ORDERING INFORMATION**

| TA            | PACKAC     | 3E†          | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|---------------|------------|--------------|--------------------------|---------------------|
| -40°C to 85°C | PDIP (N)   | Tube of 20   | SN65C1154N               | SN65C1154N          |
|               | PDIP (N)   | Tube of 20   | SN75C1154N               | SN75C1154N          |
| 0°C to 70°C   | SOIC (DW)  | Tube of 25   | SN75C1154DW              | SN75C1154           |
| 0 0 10 70 0   | SOIC (DVV) | Reel of 2500 | SN75C1154DWR             | 311/30/1134         |
|               | SOP (NS)   | Reel of 2000 | SN75C1154NSR             | SN75C1154           |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





Datasheet of SN75C1154DW - IC QUAD LOW DRIVER/REC 20-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# SN65C1154, SN75C1154 QUADRUPLE LOW-POWER DRIVERS/RECEIVERS

SLLS151D – DECEMBER 1988 – REVISED APRIL 2003

### logic diagram (positive logic)

#### Typical of Each Receiver



#### **Typical of Each Driver**







# SN65C1154, SN75C1154 QUADRUPLE LOW-POWER DRIVERS/RECEIVERS

SLLS151D - DECEMBER 1988 - REVISED APRIL 2003

#### schematics of inputs and outputs



Resistor values shown are nominal.





Datasheet of SN75C1154DW - IC QUAD LOW DRIVER/REC 20-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# SN65C1154, SN75C1154 QUADRUPLE LOW-POWER DRIVERS/RECEIVERS

SLLS151D - DECEMBER 1988 - REVISED APRIL 2003

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage: V <sub>DD</sub> (see Note 1)                  |                                    |
|---------------------------------------------------------------|------------------------------------|
| V <sub>SS</sub>                                               |                                    |
| V <sub>CC</sub>                                               | 7 V                                |
| Input voltage range, V <sub>I</sub> : Driver                  | $V_{SS}$ to $V_{DD}$               |
| Receiver                                                      |                                    |
| Output voltage range, VO:Driver                               |                                    |
| Receiver                                                      | 0.3 V to (V <sub>CC</sub> + 0.3 V) |
| Package thermal impedance, $\theta_{JA}$ (see Notes 2 and 3): | DW package 58°C/W                  |
|                                                               | N package 69°C/W                   |
|                                                               | NS package 60°C/W                  |
| Operating virtual junction temperature, T <sub>J</sub>        |                                    |
| Storage temperature range, T <sub>stq</sub>                   |                                    |
| Lead temperature 1,6 mm (1/16 inch) from case for 10          |                                    |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage s are with respect to the network GND terminal.
  - 2. Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.
  - 3. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions

|          |                                |           | MIN                 | NOM | MAX      | UNIT |
|----------|--------------------------------|-----------|---------------------|-----|----------|------|
| $V_{DD}$ | Supply voltage                 | 4.5       | 12                  | 15  | V        |      |
| Vss      | Supply voltage                 |           | -4.5                | -12 | -15      | V    |
| Vcc      | Supply voltage                 |           | 4.5                 | 5   | 6        | V    |
| \/.      | Input voltage                  | Driver    | V <sub>SS</sub> + 2 |     | $V_{DD}$ | V    |
| VI       |                                | Receiver  |                     |     | ±25      | V    |
| VIH      | High-level input voltage       | Driver    | 2                   |     |          | V    |
| $V_{IL}$ | Low-level input voltage        | Driver    |                     |     | 0.8      | V    |
| ЮН       | High-level output current      | Receiver  |                     |     | -1       | mA   |
| loL      | High-level output current      | Receiver  |                     |     | 3.2      | mA   |
| Ta       | Operating free-air temperature | SN65C1154 | -40                 |     | 85       | °C   |
| TA       | Operating nee-an temperature   | SN75C1154 | 0                   |     | 70       | C    |



Datasheet of SN75C1154DW - IC QUAD LOW DRIVER/REC 20-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# SN65C1154, SN75C1154 QUADRUPLE LOW-POWER DRIVERS/RECEIVERS

SLLS151D - DECEMBER 1988 - REVISED APRIL 2003

#### **DRIVER SECTION**

# electrical characteristics over operating free-air temperature range, $V_{DD}$ = 12 V, $V_{SS}$ = -12 V, $V_{CC}$ = 5 V $\pm$ 10% (unless otherwise noted)

|                 | PARAMETER                                            |                            | TEST CONI                 | DITIONS           |                          | MIN  | TYP <sup>†</sup> | MAX   | UNIT |
|-----------------|------------------------------------------------------|----------------------------|---------------------------|-------------------|--------------------------|------|------------------|-------|------|
| Va              | High-level output voltage                            | V <sub>IL</sub> = 0.8 V,   | R <sub>L</sub> = 3 kΩ,    | $V_{DD} = 5 V$ ,  | $V_{SS} = -5 \text{ V}$  | 4    | 4.5              |       | V    |
| VOH             | r light-level output voltage                         | See Figure 1               |                           | $V_{DD} = 12 V$ , | $V_{SS} = -12 \text{ V}$ | 10   | 10.8             |       | V    |
| V <sub>OL</sub> | Low-level output voltage                             | V <sub>IH</sub> = 2 V,     | $R_L = 3 k\Omega$ ,       | $V_{DD} = 5 V$ ,  | V <sub>SS</sub> = -5 V   |      | -4.4             | -4    | V    |
| VOL             | (see Note 4)                                         | See Figure 1               |                           | $V_{DD} = 12 V$ , | $V_{SS} = -12 \text{ V}$ |      | -10.7            | -10   | V    |
| lН              | High-level input current                             | V <sub>I</sub> = 5 V,      | See Figure 2              |                   |                          |      |                  | 1     | μΑ   |
| Iμ              | Low-level input current                              | $V_{I} = 0$ ,              | See Figure 2              |                   |                          |      |                  | -1    | μΑ   |
| IOS(H)          | High-level short-circuit output current <sup>‡</sup> | V <sub>I</sub> = 0.8 V,    | $V_0 = 0$ or $V_{SS}$ ,   | See Figure 1      |                          | -7.5 | -12              | -19.5 | mA   |
| IOS(L)          | Low-level short-circuit output current‡              | V <sub>I</sub> = 2 V,      | $V_O = 0$ or $V_{DD}$ ,   | See Figure 1      |                          | 7.5  | 12               | 19.5  | mA   |
| Inn             | Supply current from VDD                              | No load,                   |                           | $V_{DD} = 5 V$ ,  | V <sub>SS</sub> = -5 V   |      | 115              | 250   | μА   |
| IDD             | Зарріў сапені поні УДД                               | All inputs at 2 V          | or 0.8 V                  | $V_{DD} = 12 V$ , | V <sub>SS</sub> = -12 V  |      | 115              | 250   | μΑ   |
| laa             | Supply current from VSS                              | No load,                   | No load.                  |                   | V <sub>SS</sub> = -5 V   |      | -115             | -250  | ^    |
| ISS             | Supply current from VSS                              | All inputs at 2 V          | or 0.8 V                  | $V_{DD} = 12 V$ , | V <sub>SS</sub> = -12 V  |      | -115             | -250  | μΑ   |
| r <sub>O</sub>  | Output resistance                                    | $V_{DD} = V_{SS} = V_{DD}$ | $V_{CC} = 0,  V_{O} = -3$ | 2 V to 2 V,       | See Note 5               | 300  | 400              |       | Ω    |

<sup>†</sup> All typical values are at  $T_A = 25$ °C.

NOTES: 4. The algebraic convention, where the more positive (less negative) limit is designated as maximum, is used in this data sheet for logic levels only.

5. Test conditions are those specified by TIA/EIA-232-F.

# switching characteristics, $V_{DD}$ = 12 V, $V_{SS}$ = -12 V, $V_{CC}$ = 5 V $\pm 10\%$ , $T_A$ = 25°C (see Figure 3)

|      | PARAMETER                                          | TEST CO                                 | NDITIONS                 | MIN  | TYP | MAX | UNIT |
|------|----------------------------------------------------|-----------------------------------------|--------------------------|------|-----|-----|------|
| tPLH | Propagation delay time, low- to high-level output§ | $R_L = 3 \text{ to } 7 \text{ k}\Omega$ | CL = 15 pF               |      | 1.2 | 3   | μs   |
| tPHL | Propagation delay time, high- to low-level output§ | $R_L = 3 \text{ to } 7 \text{ k}\Omega$ | CL = 15 pF               |      | 2.5 | 3.5 | μs   |
| tTLH | Transition time, low- to high-level output¶        | $R_L = 3 \text{ to } 7 \text{ k}\Omega$ | CL = 15 pF               | 0.53 | 2   | 3.2 | μs   |
| tTHL | Transition time, high- to low-level output¶        | $R_L = 3 \text{ to } 7 \text{ k}\Omega$ | CL = 15 pF               | 0.53 | 2   | 3.2 | μs   |
| tTLH | Transition time, low- to high-level output#        | $R_L = 3 \text{ to } 7 \text{ k}\Omega$ | C <sub>L</sub> = 2500 pF |      | 1   | 2   | μs   |
| tTHL | Transition time, high- to low-level output#        | $R_L = 3 \text{ to } 7 \text{ k}\Omega$ | C <sub>L</sub> = 2500 pF |      | 1   | 2   | μs   |
| SR   | Output slew rate                                   | $R_L = 3 \text{ to } 7 \text{ k}\Omega$ | CL = 15 pF               | 4    | 10  | 30  | V/μs |

 $<sup>\</sup>frac{9}{2}$  tpHL and tpLH include the additional time due to on-chip slew rate control and are measured at the 50% points.



<sup>‡</sup> Not more than one output should be shorted at one time.

<sup>¶</sup> Measured between 10% and 90% points of output waveform

<sup>#</sup> Measured between 3 V and -3 V points of output waveform (TIA/EIA-232-F conditions) with all unused inputs tied either high or low



Datasheet of SN75C1154DW - IC QUAD LOW DRIVER/REC 20-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# SN65C1154, SN75C1154 QUADRUPLE LOW-POWER DRIVERS/RECEIVERS

SLLS151D - DECEMBER 1988 - REVISED APRIL 2003

#### **RECEIVER SECTION**

# electrical characteristics over operating free-air temperature range, $V_{DD}$ = 12 V, $V_{SS}$ = -12 V, $V_{CC}$ = 5 V $\pm$ 10% (unless otherwise noted)

|                   | PARAMETER                                                          | TEST CON                                                         | IDITIONS                                         | MIN   | TYP†       | MAX  | UNIT |
|-------------------|--------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------|-------|------------|------|------|
| V <sub>IT+</sub>  | Positive-going input threshold voltage                             | See Figure 5                                                     |                                                  | 1.7   | 2.1        | 2.55 | V    |
| V <sub>IT</sub> _ | Negative-going input threshold voltage                             | See Figure 5                                                     |                                                  | 0.65  | 1          | 1.25 | ٧    |
| V <sub>hys</sub>  | Input hysteresis voltage<br>(V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                                                  |                                                  | 600   | 1000       |      | mV   |
|                   |                                                                    | $V_I = 0.75 \text{ V}, \qquad I_{OH} = -20 \mu\text{A},$         | See Figure 5 and Note 6                          | 3.5   |            |      |      |
| Vou               | High-level output voltage                                          |                                                                  | V <sub>CC</sub> = 4.5 V                          | 2.8   | 4.4        |      | V    |
| VOH               |                                                                    | $V_I = 0.75 \text{ V},  I_{OH} = -1 \text{ mA},$<br>See Figure 5 | V <sub>CC</sub> = 5 V                            | 3.8   | 4.9        |      | V    |
|                   |                                                                    | GGG F Iguilo G                                                   | V <sub>CC</sub> = 5.5 V                          | 4.3   | 5.4        |      |      |
| VOL               | Low-level output voltage                                           | $V_I = 3 V$ , $I_{OL} = 3.2 \text{ mA}$ ,                        | See Figure 5                                     |       | 0.17       | 0.4  | V    |
| 1                 | High-level input current                                           | V <sub>I</sub> = 25 V                                            |                                                  | 3.6   | 4.6        | 8.3  | mA   |
| lΉ                | r light-level input current                                        | V <sub>I</sub> = 3 V                                             |                                                  | 0.43  | 0.55       | 1    | IIIA |
| 1                 | Low lovel input ourrent                                            | V <sub>I</sub> = -25 V                                           |                                                  | -3.6  | <b>-</b> 5 | -8.3 | mA   |
| ¹¡L               | Low-level input current                                            | V <sub>I</sub> = −3 V                                            |                                                  | -0.43 | -0.55      | -1   | IIIA |
| IOS(H)            | Short-circuit output at high level                                 | $V_I = 0.75 \text{ V},  V_O = 0,$                                | See Figure 4                                     |       | -8         | -15  | mA   |
| IOS(L)            | Short-circuit output at low level                                  | $V_I = V_{CC},$ $V_O = V_{CC},$                                  | See Figure 4                                     |       | 13         | 25   | mA   |
| laa               | Cumply ourront from \/                                             | No load,                                                         | $V_{DD} = 5 \text{ V},  V_{SS} = -5 \text{ V}$   |       | 400        | 600  | μΑ   |
| lcc               | Supply current from V <sub>CC</sub>                                | All inputs at 0 or 5 V                                           | $V_{DD} = 12 \text{ V},  V_{SS} = -12 \text{ V}$ |       | 400        | 600  | μΑ   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $T_A = 25$ °C.

NOTE 6: If the inputs are left unconnected, the receiver interprets this as an input low and the receiver outputs will remain in the high state.

### switching characteristics, $V_{DD}$ = 12 V, $V_{SS}$ = -12 V, $V_{CC}$ = 5 V $\pm$ 10%, $T_A$ = 25°C

|                    | PARAMETER                                            | Т                       | EST CONDITIO                | NS           | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------------------------------|-------------------------|-----------------------------|--------------|-----|-----|-----|------|
| <sup>t</sup> PLH   | Propagation delay time, low- to high-level output    | C <sub>L</sub> = 50 pF, | $R_L = 5 \text{ k}\Omega$ , | See Figure 6 |     | 3   | 4   | μs   |
| <sup>t</sup> PHL   | Propagation delay time,<br>high- to low-level output | C <sub>L</sub> = 50 pF, | $R_L = 5 \text{ k}\Omega$ , | See Figure 6 |     | 3   | 4   | μs   |
| tTLH               | Transition time, low- to high-level output           | C <sub>L</sub> = 50 pF, | $R_L = 5 k\Omega$ ,         | See Figure 6 |     | 300 | 450 | ns   |
| <sup>t</sup> THL   | Transition time, high- to low-level output           | C <sub>L</sub> = 50 pF, | $R_L = 5 k\Omega$ ,         | See Figure 6 |     | 100 | 300 | ns   |
| t <sub>w</sub> (N) | Duration of longest pulse rejected as noise‡         | C <sub>L</sub> = 50 pF, | R <sub>L</sub> = 5 kΩ       |              | 1   |     | 4   | μs   |

The receiver ignores any positive- or negative-going pulse that is less than the minimum value of  $t_{W(N)}$  and accepts any positive- or negative-going pulse greater than the maximum of  $t_{W(N)}$ .





Datasheet of SN75C1154DW - IC QUAD LOW DRIVER/REC 20-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# SN65C1154, SN75C1154 QUADRUPLE LOW-POWER DRIVERS/RECEIVERS

SLLS151D - DECEMBER 1988 - REVISED APRIL 2003

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Test Circuit (V<sub>OH</sub>, V<sub>OL</sub>, I<sub>OSL</sub>, I<sub>OSH</sub>)



Figure 2. Driver Test Circuit (I<sub>IL</sub>, I<sub>IH</sub>)





NOTES: A. The pulse generator has the following characteristics:  $t_W$  = 25  $\mu$ s, PRR = 20 kHz,  $Z_O$  = 50  $\Omega$ ,  $t_f$  =  $t_f$  < 50 ns.

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 3. Driver Test Circuit and Voltage Waveforms



Figure 4. Receiver Test Circuit (IOSH, IOSL)



Figure 5. Receiver Test Circuit (V<sub>IT</sub>, V<sub>OL</sub>, V<sub>OH</sub>)

Datasheet of SN75C1154DW - IC QUAD LOW DRIVER/REC 20-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# SN65C1154, SN75C1154 QUADRUPLE LOW-POWER DRIVERS/RECEIVERS

SLLS151D - DECEMBER 1988 - REVISED APRIL 2003

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics:  $t_W$  = 25  $\mu$ s, PRR = 20 kHz,  $Z_O$  = 50  $\Omega$ ,  $t_f$  =  $t_f$  < 50 ns.

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6. Receiver Test Circuit and Voltage Waveforms





Datasheet of SN75C1154DW - IC QUAD LOW DRIVER/REC 20-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

10-Jun-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status   | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| SN65C1154DW      | OBSOLETE | SOIC         | DW      | 20   |         | TBD                        | Call TI          | Call TI            |              |                |         |
| SN65C1154DWR     | OBSOLETE | SOIC         | DW      | 20   |         | TBD                        | Call TI          | Call TI            |              |                |         |
| SN65C1154N       | ACTIVE   | PDIP         | N       | 20   | 20      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 85    | SN65C1154N     | Samples |
| SN65C1154NE4     | ACTIVE   | PDIP         | N       | 20   | 20      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 85    | SN65C1154N     | Samples |
| SN75C1154DW      | ACTIVE   | SOIC         | DW      | 20   | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75C1154      | Samples |
| SN75C1154DWG4    | ACTIVE   | SOIC         | DW      | 20   | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75C1154      | Samples |
| SN75C1154DWR     | ACTIVE   | SOIC         | DW      | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75C1154      | Samples |
| SN75C1154N       | ACTIVE   | PDIP         | N       | 20   | 20      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN75C1154N     | Samples |
| SN75C1154NE4     | ACTIVE   | PDIP         | N       | 20   | 20      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN75C1154N     | Samples |

(1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

OBSOLETE: TI has discontinued the production of the device.

Pb-Free (RoHS): Ti's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chips solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Addendum-Page 1

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined.



# **Distributor of Texas Instruments: Excellent Integrated System Limited**Datasheet of SN75C1154DW - IC QUAD LOW DRIVER/REC 20-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

10-Jun-2014

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information that way not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Datasheet of SN75C1154DW - IC QUAD LOW DRIVER/REC 20-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



### PACKAGE MATERIALS INFORMATION

www.ti.com 3-Jan-2013

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75C1154DWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |



Datasheet of SN75C1154DW - IC QUAD LOW DRIVER/REC 20-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jan-2013



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75C1154DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |



### **MECHANICAL DATA**

# N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE



| _                   |                  |                  |                  |                  |
|---------------------|------------------|------------------|------------------|------------------|
| PINS **             | 14               | 16               | 18               | 20               |
| A MAX               | 0.775<br>(19,69) | 0.775<br>(19,69) | 0.920<br>(23,37) | 1.060<br>(26,92) |
| A MIN               | 0.745<br>(18,92) | 0.745<br>(18,92) | 0.850<br>(21,59) | 0.940<br>(23,88) |
| MS-001<br>VARIATION | AA               | ВВ               | AC               | AD               |



NOTES:

- . All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





**DW0020A** 

# Jijijijiji

### **PACKAGE OUTLINE**

## SOIC - 2.65 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.





### **EXAMPLE BOARD LAYOUT**

### **DW0020A**

SOIC - 2.65 mm max height



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





### **EXAMPLE STENCIL DESIGN**

# **DW0020A**

SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- Board assembly site may have different recommendations for stencil design.





Datasheet of SN75C1154DW - IC QUAD LOW DRIVER/REC 20-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Applications**

**Products** Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals **Data Converters** dataconverter.ti.com www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical

logic.ti.com Security www.ti.com/security Logic Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

www.ti.com/wirelessconnectivity Wireless Connectivity

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated