

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

<u>Texas Instruments</u> <u>SN74ABT16833DLR</u>

For any questions, you can email us directly: sales@integrated-circuit.com



Datasheet of SN74ABT16833DLR - IC 8-9BT DUAL PARITY TXRX 56SSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

### SN54ABT16833, SN74ABT16833 DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

SCBS097D - FEBRUARY 1991 - REVISED JANUARY 1997

- Members of the Texas Instruments Widebus™ Family
- State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation
- Latch-Up Performance Exceeds 500 mA
  Per JEDEC Standard JESD-17
- Typical V<sub>OLP</sub> (Output Ground Bounce)
  1 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C
- Distributed V<sub>CC</sub> and GND Pin Configuration Minimizes High-Speed Switching Noise
- Flow-Through Architecture Optimizes PCB Layout
- High-Drive Outputs (-32-mA I<sub>OH</sub>, 64-mA I<sub>OL</sub>)
- Parity-Error Flag With Parity Generator/Checker
- Register for Storage of Parity-Error Flag
- Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages and 380-mil Fine-Pitch Ceramic Flat (WD) Package Using 25-mil Center-to-Center Spacings

#### description

The 'ABT16833 consist of two noninverting 8-bit to 9-bit parity bus transceivers and are designed for communication between data buses. For each transceiver, when data is transmitted from the A bus to the B bus, an odd-parity bit is generated and output on the parity I/O pin (1PARITY or 2PARITY). When data is transmitted from the B bus to the A bus, 1PARITY (or 2PARITY) is configured as an input and combined with the B-input data to generate an active-low error flag if odd parity is not detected.

SN54ABT16833 . . . WD PACKAGE SN74ABT16833 . . . DGG OR DL PACKAGE (TOP VIEW)

| , <del></del> . |    |    | \ . <del></del>    |
|-----------------|----|----|--------------------|
| 1OEB            |    |    | 1 <u>OEA</u>       |
| 1CLK            |    | 55 | ] 1 <u>CLR</u>     |
| 1ERR            | 3  | 54 | ] 1PARITY          |
| GND [           | 4  | 53 | ] GND              |
| 1A1 [           | 5  | 52 | ] 1B1              |
| 1A2 [           | 6  | 51 | ] 1B2              |
| Vcc [           | 7  | 50 | ] v <sub>cc</sub>  |
| 1A3 [           | 8  | 49 | ] 1B3              |
| 1A4 [           | 9  | 48 | ] 1B4              |
| 1A5 [           | 10 | 47 | ] 1B5              |
| GND [           | 11 | 46 | ] GND              |
| 1A6 [           | 12 | 45 | ] 1B6              |
| 1A7 [           | 13 | 44 | ] 1B7              |
| 1A8 [           | 14 | 43 | ] 1B8              |
| 2A1 [           | 15 | 42 | ] 2B1              |
| 2A2 [           | 16 | 41 | ] 2B2              |
| 2A3 [           | 17 | 40 | ] 2B3              |
| GND [           | 18 | 39 | GND                |
| 2A4 [           | 19 | 38 | 2B4                |
| 2A5 [           | 20 | 37 | 2B5                |
| 2A6 [           | 21 | 36 | 2B6                |
| Vcc [           | 22 | 35 | ] V <sub>CC</sub>  |
| 2A7 [           | 23 | 34 | 2B7                |
| 2A8 [           | 24 | 33 | 2B8                |
| GND [           | 25 | 32 | GND                |
| 2ERR            | 26 | 31 | 2PARITY            |
| 2CLK            | 27 | 30 | 2CLR               |
| 2OEB            | 28 | 29 | 2 <mark>OEA</mark> |
|                 |    |    | •                  |

The error (1ERR or 2ERR) output is configured as an open-collector output. The B-to-A parity-error flag is clocked into 1ERR (or 2ERR) on the low-to-high transition of the clock (1CLK or 2CLK) input. 1ERR (or 2ERR) is cleared (set high) by taking the clear (1CLR or 2CLR) input low.

The output-enable ( $\overline{OEA}$  and  $\overline{OEB}$ ) inputs can be used to disable the device so that the buses are effectively isolated. When both  $\overline{OEA}$  and  $\overline{OEB}$  are low, data is transferred from the A bus to the B bus and inverted parity is generated. Inverted parity is a forced error condition that gives the designer more system diagnostic capability.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus and EPIC-IIB are trademarks of Texas Instruments Incorporated.





Datasheet of SN74ABT16833DLR - IC 8-9BT DUAL PARITY TXRX 56SSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

### SN54ABT16833, SN74ABT16833 DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

SCBS097D - FEBRUARY 1991 - REVISED JANUARY 1997

### description (continued)

The SN54ABT16833 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN74ABT16833 is characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.

#### **FUNCTION TABLE**

|     |     | I           | NPUTS           |                       |                           |    | OUTPU | JT AND I/O |                   |                                              |
|-----|-----|-------------|-----------------|-----------------------|---------------------------|----|-------|------------|-------------------|----------------------------------------------|
| OEB | OEA | CLR         | CLK             | Ai<br>Σ OF H          | Bi <sup>†</sup><br>Σ OF H | Α  | В     | PARITY     | ERR‡              | FUNCTION                                     |
| L   | Н   | Х           | Х               | Odd<br>Even           | NA                        | NA | Α     | L<br>H     | NA                | A data to B bus and generate parity          |
| Н   | L   | Н           | Ť               | NA                    | Odd<br>Even               | В  | NA    | NA         | H<br>L            | B data to A bus and check parity             |
| Х   | Χ   | L           | Х               | Χ                     | Χ                         | Х  | NA    | NA         | Н                 | Check error-flag register                    |
| н   | Н   | H<br>L<br>H | No↑<br>No↑<br>↑ | X<br>X<br>Odd<br>Even | Х                         | Z  | Z     | Z          | NC<br>H<br>H<br>L | Isolation§                                   |
| L   | L   | Х           | Х               | Odd<br>Even           | NA                        | NA | Α     | H<br>L     | NA                | A data to B bus and generate inverted parity |

NA = not applicable, NC = no change, X = don't care



<sup>†</sup> Summation of high-level inputs includes PARITY along with Bi inputs.

<sup>‡</sup> Output states shown assume ERR was previously high.

<sup>§</sup> In this mode, ERR (when clocked) shows inverted parity of the A bus.



# SN54ABT16833, SN74ABT16833 DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

SCBS097D - FEBRUARY 1991 - REVISED JANUARY 1997

### logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.





Datasheet of SN74ABT16833DLR - IC 8-9BT DUAL PARITY TXRX 56SSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

## SN54ABT16833, SN74ABT16833 DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

SCBS097D - FEBRUARY 1991 - REVISED JANUARY 1997

### logic diagram (positive logic)









Datasheet of SN74ABT16833DLR - IC 8-9BT DUAL PARITY TXRX 56SSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# SN54ABT16833, SN74ABT16833 DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

SCBS097D - FEBRUARY 1991 - REVISED JANUARY 1997

#### **ERROR-FLAG FUNCTION TABLE**

| INP | IPUTS INTERNAL TO DEVICE |   | OUTPUT<br>PRE-STATE  | OUTPUT<br>ERR | FUNCTION |  |  |  |
|-----|--------------------------|---|----------------------|---------------|----------|--|--|--|
| CLR | CLR CLK POINT P          |   | ERR <sub>n-1</sub> † | EKK           |          |  |  |  |
| Н   | 1                        | Н | Н                    | Н             |          |  |  |  |
| Н   | $\uparrow$               | Х | L                    | L             | Sample   |  |  |  |
| Н   | 1                        | L | Χ                    | L             |          |  |  |  |
| L   | Х                        | Х | X                    | Н             | Clear    |  |  |  |

<sup>†</sup> State of ERR before changes at CLR, CLK, or point P

## error-flag waveforms





Datasheet of SN74ABT16833DLR - IC 8-9BT DUAL PARITY TXRX 56SSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

### SN54ABT16833, SN74ABT16833 DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

SCBS097D - FEBRUARY 1991 - REVISED JANUARY 1997

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                              |               |
|------------------------------------------------------------------------------------|---------------|
| Voltage range applied to any output in the high or power-off state, V <sub>O</sub> |               |
| Current into any output in the low state, IO: SN54ABT16833                         | 96 mA         |
| SN74ABT16833                                                                       | 128 mA        |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                          | –18 mA        |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)                         | –50 mA        |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): DGG package               |               |
| DL package                                                                         |               |
| Storage temperature range, T <sub>stq</sub>                                        | 65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### recommended operating conditions (see Note 3)

|                 |                                    |                 | SN54ABT         | 16833 | SN74ABT | 16833 | UNIT |
|-----------------|------------------------------------|-----------------|-----------------|-------|---------|-------|------|
|                 |                                    |                 | MIN             | MAX   | MIN     | MAX   | UNII |
| VCC             | Supply voltage                     |                 | 4.5             | 5.5   | 4.5     | 5.5   | V    |
| VIH             | High-level input voltage           |                 | 2               | 7     | 2       |       | V    |
| V <sub>IL</sub> | Low-level input voltage            |                 |                 | 0.8   |         | 0.8   | V    |
| VI              | Input voltage                      |                 | 0               | VCC   | 0       | VCC   | V    |
| Vон             | High-level output voltage          | ERR             | 7.4,            | 5.5   |         | 5.5   | V    |
| loh             | High-level output current          | Except ERR      | 27/             | -24   |         | -32   | mΑ   |
| loL             | Low-level output current           |                 | 70,             | 48    |         | 64    | mA   |
| Δt/Δν           | Input transition rise or fall rate | Outputs enabled | Q               | 10    |         | 10    | ns/V |
| TA              | Operating free-air temperature     |                 | <del>-</del> 55 | 125   | -40     | 85    | °C   |

NOTE 3: Unused pins (input or I/O) must be held high or low to prevent them from floating.



NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>2.</sup> The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51.

Datasheet of SN74ABT16833DLR - IC 8-9BT DUAL PARITY TXRX 56SSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

## SN54ABT16833, SN74ABT16833 DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

SCBS097D - FEBRUARY 1991 - REVISED JANUARY 1997

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                    | DAMETER        | TEST COA                                                           | IDITIONS                         | Т               | A = 25°C         | ;               | SN54AB          | Г16833          | SN74AB1 | Г16833 | UNIT |
|--------------------|----------------|--------------------------------------------------------------------|----------------------------------|-----------------|------------------|-----------------|-----------------|-----------------|---------|--------|------|
|                    | RAMETER        | TEST CON                                                           | IDITIONS                         | MIN             | TYP <sup>†</sup> | MAX             | MIN             | MAX             | MIN     | MAX    | UNII |
| VIK                |                | V <sub>CC</sub> = 4.5 V,                                           | I <sub>I</sub> = -18 mA          |                 |                  | -1.2            |                 | -1.2            |         | -1.2   | V    |
|                    |                | $V_{CC} = 4.5 \text{ V},$                                          | $I_{OH} = -3 \text{ mA}$         | 2.5             | 3                |                 | 2.5             |                 |         |        |      |
| Vон                | All outputs    | V <sub>CC</sub> = 5 V,                                             | $I_{OH} = -3 \text{ mA}$         | 3               | 3.4              |                 | 3               |                 | 3       |        | V    |
| VOH                | except ERR     | V <sub>CC</sub> = 4.5 V                                            | $I_{OH} = -24 \text{ mA}$        |                 |                  |                 | 2               |                 |         |        | V    |
|                    |                | VCC = 4.5 V                                                        | $I_{OH} = -32 \text{ mA}$        | 2*              | 2.7              |                 |                 |                 | 2       |        |      |
| VOL                |                | V <sub>CC</sub> = 4.5 V                                            | I <sub>OL</sub> = 24 mA          |                 | 0.25             | 0.55            |                 | 0.55            |         |        | V    |
| VOL                |                | VCC = 4.5 V                                                        | $I_{OL} = 64 \text{ mA}$         |                 | 0.3              | 0.55*           |                 |                 |         | 0.55   | V    |
| V <sub>hys</sub>   |                |                                                                    |                                  |                 | 100              |                 |                 | 4               |         |        | mV   |
| IOH                | ERR            | $V_{CC} = 4.5 \text{ V},$                                          | V <sub>OH</sub> = 5.5 V          |                 |                  | 20              |                 | 20              |         | 20     | μΑ   |
| l <sub>off</sub>   |                | $V_{CC} = 0$ ,                                                     | $V_I$ or $V_O \le 4.5 \text{ V}$ |                 |                  | ±100            |                 | )<br> <br>      |         | ±100   | μΑ   |
| ICEX               | Outputs high   | $V_{CC} = 5.5 \text{ V},$                                          | V <sub>O</sub> = 5.5 V           |                 |                  | 50              | 4               | 50              |         | 50     | μΑ   |
| ١.                 | Control inputs | VCC = 5.5 V, V <sub>I</sub> = V                                    | loo or GND                       |                 |                  | ±1              | 35              | ±1              |         | ±1     | μА   |
| Η                  | A or B ports   | VCC = 5.5 v, v  = v                                                | CC or GMD                        |                 |                  | ±100            | 90              | ±100            |         | ±100   | μΑ   |
| IJL                | A or B ports   | $V_{CC} = 0$ ,                                                     | V <sub>I</sub> = GND             |                 |                  | -50             | ti <sub>Q</sub> | -50             |         | -50    | μΑ   |
| IO <sup>‡</sup>    |                | $V_{CC} = 5.5 \text{ V},$                                          | $V_0 = 2.5 \text{ V}$            | <del>-</del> 50 | -100             | -180            | -50             | -180            | -50     | -180   | mA   |
| IOZH§              |                | V <sub>CC</sub> =5.5 V,                                            | $V_0 = 2.7 \text{ V}$            |                 |                  | 50              |                 | 50              |         | 50     | μΑ   |
| I <sub>OZL</sub> § |                | $V_{CC} = 5.5 \text{ V},$                                          | V <sub>O</sub> = 0.5 V           |                 |                  | <del>-</del> 50 |                 | <del>-</del> 50 |         | -50    | μΑ   |
|                    |                | V <sub>CC</sub> = 5.5 V,                                           | Outputs high                     |                 | 1.5              | 2               |                 | 2               |         | 2      |      |
| ICC                | A or B ports   | $I_{O} = 0$ ,                                                      | Outputs low                      |                 | 28               | 36              |                 | 36              |         | 36     | mA   |
|                    |                | $V_I = V_{CC}$ or GND                                              | Outputs disabled                 |                 | 1                | 2               |                 | 2               |         | 2      |      |
| ΔICC¶              |                | V <sub>CC</sub> = 5.5 V, One ir<br>Other inputs at V <sub>CC</sub> |                                  |                 |                  | 50              |                 | 50              |         | 50     | μА   |
| Ci                 | Control inputs | V <sub>I</sub> = 2.5 V or 0.5 V                                    |                                  |                 | 3                |                 |                 |                 |         |        | pF   |
| C <sub>io</sub>    | A or B ports   | V <sub>O</sub> = 2.5 V or 0.5 V                                    | ,                                |                 | 9                |                 |                 |                 |         |        | pF   |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter does not apply.



<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ .

<sup>&</sup>lt;sup>‡</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

 $<sup>\</sup>underline{\S}$  The parameters  $I_{\mbox{\scriptsize OZH}}$  and  $I_{\mbox{\scriptsize OZL}}$  include the input leakage current.

This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND.



Datasheet of SN74ABT16833DLR - IC 8-9BT DUAL PARITY TXRX 56SSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

### SN54ABT16833, SN74ABT16833 DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

SCBS097D - FEBRUARY 1991 - REVISED JANUARY 1997

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                 |                                 |               |     | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C SN54A |     | 54ABT16833 SN74ABT16833 |     |     | UNIT |
|-----------------|---------------------------------|---------------|-----|-------------------------------------------------------|-----|-------------------------|-----|-----|------|
|                 |                                 |               | MIN | MAX                                                   | MIN | MAX                     | MIN | MAX |      |
| t <sub>W</sub>  | Pulse duration, CLK high or low |               | 3   |                                                       | 3,  |                         | 3   |     | ns   |
|                 |                                 | A port        | 4.5 |                                                       | 4.5 | 2                       | 4.5 |     |      |
| t <sub>su</sub> | Setup time before CLK↑          | CLR           | 1   |                                                       | 815 | 4                       | 1   |     | ns   |
|                 |                                 | OEA           | 5   |                                                       | 2 5 |                         | 5   |     |      |
| t <sub>h</sub>  | Hold time after CLK↑            | A port or OEA | 0   |                                                       | 0   |                         | 0   |     | ns   |

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT)  | TO<br>(OUTPUT) | ۷ <sub>0</sub> | CC = 5 V<br>A = 25°C | ',<br>; | SN54AB | T16833 | SN74AB1 | Г16833 | UNIT |
|------------------|------------------|----------------|----------------|----------------------|---------|--------|--------|---------|--------|------|
|                  | (IIAF OT)        | (0011-01)      | MIN            | TYP                  | MAX     | MIN    | MAX    | MIN     | MAX    |      |
| <sup>t</sup> PLH | A or B           | B or A         | 1.5            | 2.5                  | 3.3     | 1.5    | 4.2    | 1.5     | 4.1    | ns   |
| <sup>t</sup> PHL | AUID             | B OI A         | 2              | 3.1                  | 3.9     | 2      | 4.5    | 2       | 4.3    | 110  |
| <sup>t</sup> PZH | ŌĒ               | A or B         | 2              | 3.9                  | 4.9     | 2      | 5.8    | 2       | 5.6    | ns   |
| <sup>t</sup> PZL | OE               | AUID           | 2.5            | 4.3                  | 5.1     | 2.5    | 6.2    | 2.5     | 6      | 110  |
| <sup>t</sup> PHZ | ŌĒ               | A or B         | 2              | 3.6                  | 4.5     | 2      | 5.5    | 2       | 5.4    | ns   |
| t <sub>PLZ</sub> | OE               | AUB            | 1.5            | 3                    | 3.8     | 1.5    | 4.7    | 1.5     | 4.3    | 115  |
| <sup>t</sup> PLH | A <del>O</del> E | PARITY         | 2              | 4.6                  | 5.4     | 2/     | . 7    | 2       | 6.7    | no   |
| <sup>t</sup> PHL | A or OE          | PARITI         | 2              | 4.3                  | 5.1     | 2      | 6.5    | 2       | 6.1    | ns   |
| <sup>t</sup> PZH | <del></del>      | PARITY         | 2              | 3.6                  | 5       | 0 2    | 5.8    | 2       | 5.7    | no   |
| <sup>t</sup> PZL | ŌĒ               | PARITI         | 2.5            | 4.4                  | 5.8     | 2.5    | 6.7    | 2.5     | 6.5    | ns   |
| <sup>t</sup> PHZ |                  | DADITY         | 1.5            | 3.2                  | 4       | 1.5    | 4.8    | 1.5     | 4.7    |      |
| t <sub>PLZ</sub> | ŌĒ               | PARITY         | 1.5            | 2.9                  | 3.7     | 1.5    | 4.2    | 1.5     | 4.1    | ns   |
| <sup>t</sup> PLH | CLK, CLR         | <u></u>        | 2              | 3.4                  | 4.2     | 2      | 4.8    | 2       | 4.6    | ns   |
| t <sub>PHL</sub> | CLK              | ERR            | 2              | 2.8                  | 3.6     | 2      | 4.1    | 2       | 3.9    | 115  |

Datasheet of SN74ABT16833DLR - IC 8-9BT DUAL PARITY TXRX 56SSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

### SN54ABT16833, SN74ABT16833 DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

SCBS097D - FEBRUARY 1991 - REVISED JANUARY 1997

**ENABLE AND DISABLE TIMES** 

LOW- AND HIGH-LEVEL ENABLING

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $\,C_L\,$  includes probe and jig capacitance.

PROPAGATION DELAY TIMES

**INVERTING AND NONINVERTING OUTPUTS** 

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ ,  $t_f \leq$  2.5 ns.  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. tpHL is measured at 1.5 V.
- F.  $t_{PLH}$  is measured at  $V_{OL}$  + 0.3 V.

Figure 1. Load Circuit and Voltage Waveforms





Datasheet of SN74ABT16833DLR - IC 8-9BT DUAL PARITY TXRX 56SSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### PACKAGE OPTION ADDENDUM

www.ti.com 11-Nov-2009

#### **PACKAGING INFORMATION**

| Orderable Device  | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|-------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| SN74ABT16833DL    | ACTIVE                | SSOP            | DL                 | 56   | 20             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABT16833DLG4  | ACTIVE                | SSOP            | DL                 | 56   | 20             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABT16833DLR   | ACTIVE                | SSOP            | DL                 | 56   | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ABT16833DLRG4 | ACTIVE                | SSOP            | DL                 | 56   | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Datasheet of SN74ABT16833DLR - IC 8-9BT DUAL PARITY TXRX 56SSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## **PACKAGE MATERIALS INFORMATION**

www.ti.com 29-Jul-2009

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74ABT16833DLR | SSOP            | DL                 | 56 | 1000 | 330.0                    | 32.4                     | 11.35      | 18.67      | 3.1        | 16.0       | 32.0      | Q1               |

Datasheet of SN74ABT16833DLR - IC 8-9BT DUAL PARITY TXRX 56SSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 29-Jul-2009



### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74ABT16833DLR | SSOP         | DL              | 56   | 1000 | 346.0       | 346.0      | 49.0        |



# **Distributor of Texas Instruments: Excellent Integrated System Limited**Datasheet of SN74ABT16833DLR - IC 8-9BT DUAL PARITY TXRX 56SSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Products Applications** Amplifiers Audio amplifier.ti.com www.ti.com/audio Automotive Data Converters dataconverter.ti.com www.ti.com/automotive **DLP® Products** www.dlp.com Broadband www.ti.com/broadband DSP dsp.ti.com **Digital Control** www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface interface.ti.com www.ti.com/military Optical Networking Logic www.ti.com/opticalnetwork logic.ti.com Power Mgmt Security www.ti.com/security power.ti.com Microcontrollers Telephony www.ti.com/telephony microcontroller.ti.com RFID Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf www.ti.com/wireless

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated