# **Excellent Integrated System Limited** Stocking Distributor Click to view price, real time Inventory, Delivery & Lifecycle Information: <u>Texas Instruments</u> <u>SN74LVCH16374ADGGR</u> For any questions, you can email us directly: sales@integrated-circuit.com Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP **SN74LVCH16374A** SCAS757B - DECEMBER 2003 - REVISED SEPTEMBER 2014 # SN74LVCH16374A 16-Bit Edge-Triggered D-Type Flip-Flop With 3-State Outputs ## 1 Features - Member of the Texas Instruments Widebus™ Family - Operates From 1.65 V to 3.6 V - Inputs Accept Voltages to 5.5 V - Max t<sub>pd</sub> of 4.5 ns at 3.3 V - Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) 2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - I<sub>off</sub> Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection - Supports Mixed-Mode Signal Operation on All Ports (5-V Input and Output Voltages With 3.3-V V<sub>CC</sub>) - Bus Hold on Data Inputs Eliminates the Need for External Pullup or Pulldown Resistors - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 1000-V Charged-Device Model (C101) # 2 Applications - Servers - · PCs and Notebooks - Network Switches - · Electronic Points of Sale - Wearable Health and Fitness Devices - Toys - Power Infrastructure # 3 Description This 16-bit edge-triggered D-type flip-flop is designed for 1.65-V to 3.6-V $\rm V_{\rm CC}$ operation. #### **Device Information**<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |----------------|------------|--------------------| | SN74LVCH16374A | SSOP (48) | 15.80 mm × 7.50 mm | | | TSSOP (48) | 12.50 mm × 6.10 mm | | | TVSOP (48) | 9.70 mm × 4.40 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. # 4 Simplified Schematic To Seven Other Channels Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # **SN74LVCH16374A** SCAS757B - DECEMBER 2003 - REVISED SEPTEMBER 2014 www.ti.com # **Table of Contents** | 1 | Features 1 | 9 | Detailed Description | 11 | |---|--------------------------------------|----|--------------------------------------------------|----| | 2 | Applications 1 | | 9.1 Overview | 11 | | 3 | Description 1 | | 9.2 Functional Block Diagram | 11 | | 4 | Simplified Schematic 1 | | 9.3 Feature Description | 12 | | 5 | Revision History2 | | 9.4 Device Functional Modes | 12 | | 6 | Pin Configuration and Functions3 | 10 | Application and Implementation | 13 | | 7 | Specifications6 | | 10.1 Application Information | 13 | | • | 7.1 Absolute Maximum Ratings | | 10.2 Typical Application | 13 | | | 7.1 Absolute Maximum Ratings | 11 | Power Supply Recommendations | 14 | | | 7.3 Recommended Operating Conditions | 12 | Layout | 14 | | | 7.4 Thermal Information | | 12.1 Layout Guidelines | 14 | | | 7.5 Electrical Characteristics8 | | 12.2 Layout Example | 14 | | | 7.6 Timing Requirements8 | 13 | Device and Documentation Support | 15 | | | 7.7 Switching Characteristics | | 13.1 Trademarks | | | | 7.8 Operating Characteristics9 | | 13.2 Electrostatic Discharge Caution | 15 | | | 7.9 Typical Characteristics9 | | 13.3 Glossary | 15 | | 8 | Parameter Measurement Information 10 | 14 | Mechanical, Packaging, and Orderable Information | 15 | # 5 Revision History | C | Changes from Revision A (March 2005) to Revision B | Page | |---|--------------------------------------------------------|----------| | • | Updated document to new TI data sheet format | | | • | Deleted Ordering Information table. | | | • | Changed I <sub>off</sub> bullet in Features | 1 | | • | Added Applications. | <i>'</i> | | • | | 3 | | • | Added Pin Functions table | 4 | | • | Added Handling Ratings table | 6 | | • | | | | • | Added Thermal Information table. | 7 | | • | Added Typical Characteristics. | 9 | | • | Added Detailed Description section | 1′ | | • | | | | | Added Power Supply Recommendations and Layout sections | 12 | Product Folder Links: SN74LVCH16374A Submit Documentation Feedback Copyright © 2003–2014, Texas Instruments Incorporated SN74LVCH16374A SCAS757B - DECEMBER 2003 - REVISED SEPTEMBER 2014 # www.ti.com # **Pin Configuration and Functions** #### DGG, DGV, OR DL PACKAGE (TOP VIEW) # **Pin Functions** | PIN | | I/O | DESCRIPTION | |-----|-----------------|-----|-----------------| | NO. | NAME | 1/0 | DESCRIPTION | | 1 | 1 <del>OE</del> | | Output Enable 1 | | 2 | 1Q1 | 0 | 1Q1 Output | | 3 | 1Q2 | 0 | 1Q2 Output | | 4 | GND | _ | Ground Pin | | 5 | 1Q3 | 0 | 1Q3 Output | | 6 | 1Q4 | 0 | 1Q4 Output | | 7 | V <sub>CC</sub> | 1 | Power Pin | | 8 | 1Q5 | 0 | 1Q5 Output | | 9 | 2Q6 | 0 | 2Q6 Output | | 10 | GND | 1 | Ground Pin | | 11 | 1Q7 | 0 | 1Q7 Output | | 12 | 1Q8 | 0 | 1Q8 Output | | 13 | 2Q1 | 0 | 2Q1 Output | | 14 | 2Q2 | 0 | 2Q2 Output | | 15 | GND | | Ground Pin | | 16 | 2Q3 | 0 | 2Q3 Output | | 17 | 2Q4 | 0 | 2Q4 Output | | 18 | V <sub>CC</sub> | _ | Power Pin | Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # SN74LVCH16374A SCAS757B - DECEMBER 2003 - REVISED SEPTEMBER 2014 www.ti.com # Pin Functions (continued) | PIN | | 1/0 | DESCRIPTION | |-----|-----------------|-----|-----------------| | NO. | NAME | I/O | DESCRIPTION | | 19 | 2Q5 | 0 | 2Q5 Output | | 20 | 2Q6 | 0 | 2Q6 Output | | 21 | GND | 1 | Ground Pin | | 22 | 2Q7 | 0 | 2Q7 Output | | 23 | 2Q8 | 0 | 2Q8 Output | | 24 | 2 <del>OE</del> | I | Output Enable 2 | | 25 | 2CLK | I | Clock 2 Input | | 26 | 2D8 | I | 2D8 Input | | 27 | 2D7 | | 2D7 Input | | 28 | GND | _ | Ground Pin | | 29 | 2D6 | I | 2D6 Input | | 30 | 2D5 | I | 2D5 Input | | 31 | V <sub>CC</sub> | 1 | Power Pin | | 32 | 2D4 | | 2D4 Input | | 33 | 2D3 | Ì | 2D3 Input | | 34 | GND | _ | Ground Pin | | 35 | 2D2 | | 2D2 Input | | 36 | 2D1 | Ì | 2D1 Input | | 37 | 1D8 | I | 1D8 Input | | 38 | 1D7 | | 1D7 Input | | 39 | GND | _ | Ground Pin | | 40 | 1D6 | I | 1D6 Input | | 41 | 1D5 | | 1D5 Input | | 42 | V <sub>CC</sub> | ı | Power Pin | | 43 | 1D4 | | 1D4 Input | | 44 | 1D3 | | 1D3 Input | | 45 | GND | _ | Ground Pin | | 46 | 1D2 | I | 1D2 Input | | 47 | 1D1 | I | 1D1 Input | | 48 | 1CLK | I | Clock 1 Input | Product Folder Links: SN74LVCH16374A Submit Documentation Feedback Copyright © 2003–2014, Texas Instruments Incorporated Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com www.ti.com #### SN74LVCH16374A SCAS757B - DECEMBER 2003 - REVISED SEPTEMBER 2014 # Table 1. Pin Assignments<sup>(1)</sup> (56-Ball GQL or ZQL Package) | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----------------|-----|-----------------|-----------------|-----|------| | Α | 1 <del>OE</del> | NC | NC | NC | NC | 1CLK | | В | 1Q2 | 1Q1 | GND | GND | 1D1 | 1D2 | | С | 1Q4 | 1Q3 | $V_{CC}$ | $V_{CC}$ | 1D3 | 1D4 | | D | 1Q6 | 1Q5 | GND | GND | 1D5 | 1D6 | | E | 1Q8 | 1Q7 | | , | | 1D8 | | F | 2Q1 | 2Q2 | | | 2D2 | 2D1 | | G | 2Q3 | 2Q4 | GND | GND | 2D4 | 2D3 | | Н | 2Q5 | 2Q6 | V <sub>CC</sub> | V <sub>CC</sub> | 2D6 | 2D5 | | J | 2Q7 | 2Q8 | GND | GND | 2D8 | 2D7 | | K | 2 <del>OE</del> | NC | NC | NC | NC | 2CLK | (1) NC - No internal connection GRD OR ZRD PACKAGE (TOP VIEW) # Table 2. Pin Assignments<sup>(1)</sup> (54-Ball GRD or ZRD Package) | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----|-----|-----------------|-----------------|-----|-----| | Α | 1Q1 | NC | 1 <del>OE</del> | 1CLK | NC | 1D1 | | В | 1Q3 | 1Q2 | NC | NC | 1D2 | 1D3 | | С | 1Q5 | 1Q4 | $V_{CC}$ | $V_{CC}$ | 1D4 | 1D5 | | D | 1Q7 | 1Q6 | GND | GND | 1D6 | 1D7 | | E | 2Q1 | 1Q8 | GND | GND | 1D8 | 2D1 | | F | 2Q3 | 2Q2 | GND | GND | 2D2 | 2D3 | | G | 2Q5 | 2Q4 | V <sub>CC</sub> | V <sub>CC</sub> | 2D4 | 2D5 | | Н | 2Q7 | 2Q6 | NC | NC | 2D6 | 2D7 | | J | 2Q8 | NC | 2 <del>OE</del> | 2CLK | NC | 2D8 | (1) NC - No internal connection Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### SN74LVCH16374A SCAS757B - DECEMBER 2003 - REVISED SEPTEMBER 2014 www.ti.com # 7 Specifications # 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |-----------------|------------------------------------------------------------|---------------------------|------|----------------|------| | $V_{CC}$ | Supply voltage range | | -0.5 | 6.5 | V | | $V_{I}$ | Input voltage range (2) | | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high-impedance | ce or power-off state (2) | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high or low sta | ate <sup>(2) (3)</sup> | -0.5 | $V_{CC} + 0.5$ | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 7.2 Handling Ratings | | | | MIN | MAX | UNIT | |--------------------|--------------------------|-------------------------------------------------------------------------------|-----|------|------| | T <sub>stg</sub> | Storage temperature rang | ge | -65 | 150 | °C | | ., . | Flootroototio dipohormo | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | 0 | 2000 | ., | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0 | 1000 | V | Product Folder Links: SN74LVCH16374A Submit Documentation Feedback Copyright © 2003–2014, Texas Instruments Incorporated <sup>2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>3)</sup> The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table. <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # Distributor of Texas Instruments: Excellent Integrated System Limited Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SN74LVCH16374A www.ti.com SCAS757B - DECEMBER 2003 - REVISED SEPTEMBER 2014 # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | | |-----------------|------------------------------------|------------------------------------|------------------------|------------------------|------|--| | V | Cupply voltogo | Operating | 1.65 | 3.6 | V | | | $V_{CC}$ | Supply voltage | Data retention only | 1.5 | | V | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> | | | | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | V | | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | V | | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | | 0.8 | | | | VI | Input voltage | • | 0 | 5.5 | V | | | | Output voltage | High or low state | 0 | V <sub>CC</sub> | V | | | Vo | | High-impedance state | 0 | 5.5 | | | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | | | High level output ourrent | V <sub>CC</sub> = 2.3 V | | -8 | A | | | I <sub>OH</sub> | High-level output current | V <sub>CC</sub> = 2.7 V | | -12 | mA | | | | High-level output current | V <sub>CC</sub> = 3 V | | -24 | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | Low lovel output ourrent | V <sub>CC</sub> = 2.3 V | | 8 | A | | | l <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 2.7 V | | 12 | mA | | | | | V <sub>CC</sub> = 3 V | | 24 | | | | Δt/Δν | Input transition rise or fall rate | | | 10 | ns/V | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | | <sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004). # 7.4 Thermal Information | | | : | SN74LVCH16374 | A | | |-----------------------|----------------------------------------------|------|---------------|------|-------| | | THERMAL METRIC <sup>(1)</sup> | DL | DGG | DGV | UNIT | | | | | 48 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 68.4 | 64.3 | 78.4 | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 34.7 | 17.6 | 30.7 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 41.0 | 31.5 | 41.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 12.3 | 1.1 | 3.8 | *C/VV | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 40.4 | 31.2 | 41.3 | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a | n/a | n/a | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953). Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### SN74LVCH16374A SCAS757B - DECEMBER 2003 - REVISED SEPTEMBER 2014 www.ti.com # 7.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP <sup>(1)</sup> MAX | UNIT | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------|-----------------------------------------------------------|------|--| | | I <sub>OH</sub> = -100 μA | 1.65 V to 3.6 V | $V_{CC} - 0.2$ | | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.2 | | | | | M | $V_{OH} = \frac{I_{OH} = -100 \mu A}{I_{OH} = -4 mA} = \frac{1.65 V to 3.6 V}{I_{OH} = -4 mA} = \frac{1.65 V}{I_{OH} = -8 mA} = \frac{2.3 V}{2.7 V} = \frac{2.7 V}{3 \frac{2.3 V}{$ | 1.7 | | V | | | | VOH | I - 12 mA | 2.7 V | 2.2 | | V | | | | I <sub>OH</sub> = -12 IIIA | 3 V | 2.4 | | | | | | $I_{OH} = -24 \text{ mA}$ | 3 V | 2.2 | TYP(1) MAX 0.2 0.45 0.7 0.4 0.55 ±5 20 20 20 500 5 6.5 | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to 3.6 V | | 0.2 | | | | | $I_{OL} = 4 \text{ mA}$ | 1.65 V | | 0.45 | | | | $V_{OL}$ | $I_{OL} = 8 \text{ mA}$ | 2.3 V | | 0.7 | V | | | | I <sub>OL</sub> = 12 mA | 2.7 V | | 0.4 | | | | | I <sub>OL</sub> = 24 mA | 3 V | | 0.55 | | | | l <sub>l</sub> | $V_1 = 0 \text{ to } 5.5 \text{ V}$ | 3.6 V | | ±5 | μA | | | '' | $V_{I} = 0.58 \text{ V}$ | 1.65.\/ | See <sup>(2)</sup> | | μΑ | | | | V <sub>I</sub> = 1.07 V | 1.05 V | See <sup>(2)</sup> | | | | | | V <sub>I</sub> = 0.7 V | 221/ | 45 | | | | | $I_{I(hold)}$ | V <sub>I</sub> = 1.7 V | 2.3 V | -45 | | | | | | $V_1 = 0.8 \ V$ | 2.1/ | 75 | ±500<br>±10<br>20<br>500<br>5 | | | | | V <sub>I</sub> = 2 V | 3 V | <b>–</b> 75 | | | | | | $V_1 = 0 \text{ to } 3.6 \text{ V}^{(3)}$ | 3.6 V | | ±500 | | | | l <sub>off</sub> | $V_I$ or $V_O = 5.5 \text{ V}$ | 0 | | ±10 | μA | | | I <sub>OZ</sub> | V <sub>O</sub> = 0 to 5.5 V | 3.6 V | | ±10 | μA | | | | V <sub>I</sub> = V <sub>CC</sub> or GND | 201/ | | 20 | | | | ICC | $3.6 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}^{(4)}$ | 3.6 V | | 20 | μA | | | ΔI <sub>CC</sub> | One input at $V_{CC}$ – 0.6 V,<br>Other inputs at $V_{CC}$ or GND | 2.7 V to 3.6 V | | 500 | μΑ | | | C <sub>i</sub> | $V_I = V_{CC}$ or GND | 3.3 V | | 5 | pF | | | C <sub>o</sub> | $V_O = V_{CC} \text{ or GND}$ | 3.3 V | | 6.5 | pF | | # 7.6 Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | | | V <sub>CC</sub> = ± 0.1 | 1.8 V<br>5 V | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |--------------------|---------------------------------|-------------------------|--------------|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | f <sub>clock</sub> | Clock frequency | | 150 | | 150 | | 150 | | 150 | MHz | | t <sub>w</sub> | Pulse duration, CLK high or low | 3.3 | | 3.3 | | 3.3 | | 3.3 | | ns | | t <sub>su</sub> | Setup time, data before CLK↑ | 2.4 | | 1.6 | | 1.9 | | 1.9 | | ns | | t <sub>h</sub> | Hold time, data after CLK↑ | 0.8 | | 1 | | 1.1 | | 1.1 | | ns | All typical values are at V $_{CC}$ = 3.3 V, T $_{A}$ = 25°C. This information was not available at the time of publication. This is the bus-hold maximum dynamic current required to switch the input from one state to another. This applies in the disabled state only. SN74LVCH16374A SCAS757B - DECEMBER 2003 - REVISED SEPTEMBER 2014 # www.ti.com # 7.7 Switching Characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = ± 0.1 | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |--------------------|-----------------|----------------|-------------------------|------|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|------| | | (INPUT) | (001701) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | $f_{max}$ | | | 150 | | 150 | | 150 | | 150 | | MHz | | t <sub>pd</sub> | CLK | Q | 1 | 6.5 | 1 | 4.3 | 1 | 4.9 | 1.5 | 4.5 | ns | | t <sub>en</sub> | ŌĒ | Q | 1 | 6.7 | 1 | 4.7 | 1 | 5.3 | 1.5 | 4.6 | ns | | t <sub>dis</sub> | ŌĒ | Q | 1 | 10.7 | 1 | 5 | 1 | 6.1 | 1.5 | 5.5 | ns | | t <sub>sk(o)</sub> | | | | 1 | | 1 | | 1 | | 1 | ns | # 7.8 Operating Characteristics $T_A = 25^{\circ}C$ | | PARAMETER | | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT | |-----------------|-------------------------------|------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------| | 0 | Power dissipation capacitance | Outputs enabled | f 40 MH I- | 47 | 52 | 58 | , F | | C <sub>pd</sub> | per flip-flop | Outputs disabled | f = 10 MHz | 21 | 23 | 24 | pF | # 7.9 Typical Characteristics Copyright © 2003-2014, Texas Instruments Incorporated Submit Documentation Feedback Ç Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### SN74LVCH16374A SCAS757B - DECEMBER 2003 - REVISED SEPTEMBER 2014 www.ti.com # 8 Parameter Measurement Information | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | V | INPUTS | | V | V | | В | V | |-------------------|-----------------|--------------------------------|--------------------|-------------------|-------|----------------|--------------| | V <sub>CC</sub> | VI | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL | R <sub>L</sub> | $V_{\Delta}$ | | 1.8 V ± 0.15 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | 500 Ω | 0.15 V | | 2.7 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | | 3.3 V $\pm$ 0.3 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O}$ = 50 $\Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms Submit Documentation Feedback Copyright © 2003–2014, Texas Instruments Incorporated 10 Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com www.ti.com SN74LVCH16374A SCAS757B - DECEMBER 2003 - REVISED SEPTEMBER 2014 # **Detailed Description** #### Overview This 16-bit edge-triggered D-type flip-flop is designed for 1.65-V to 3.6-V $V_{CC}$ operation. A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pull-up components. OE does not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pull-up resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment. Active bus-hold circuitry holds unused or not driven inputs at a valid logic state. Use of pull-up or pull-down resistors with the bus-hold circuitry is not recommended. The SN74LVCH16374A is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. It can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock (CLK) input, the Q outputs of the flip-flop take on the logic levels set up at the data (D) inputs. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. ## 9.2 Functional Block Diagram Figure 4. Logic Diagram (Positive Logic) Product Folder Links: SN74LVCH16374A Copyright © 2003-2014. Texas Instruments Incorporated Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### SN74LVCH16374A SCAS757B - DECEMBER 2003 - REVISED SEPTEMBER 2014 www.ti.com # 9.3 Feature Description - Wide operating voltage range - Operates from 1.65 V to 3.6 V - Allows down voltage translation - Inputs accept voltages to 5.5 V - I<sub>off</sub> feature - Allows voltages on the inputs and outputs when V<sub>CC</sub> is 0 V - Bus Hold on data inputs eliminates the need for external pull-up or pull-down resistors #### 9.4 Device Functional Modes **Table 3. Function Table** (Each Flip-Flop) | | INPUTS | OUTPUT | | |----|------------|--------|-------| | ŌĒ | CLK | D | Q | | L | <b>↑</b> | Н | Н | | L | $\uparrow$ | L | L | | L | H or L | Χ | $Q_0$ | | Н | Χ | Χ | Z | Product Folder Links: SN74LVCH16374A 12 # Distributor of Texas Instruments: Excellent Integrated System Limited Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SN74LVCH16374A www.ti.com SCAS757B - DECEMBER 2003 - REVISED SEPTEMBER 2014 # 10 Application and Implementation ## **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 10.1 Application Information The SN74LVCH16374A device is a high-drive CMOS device that can be used for a multitude of bus-interface type applications where the data needs to be retained or latched. The SN74LVCH16374A device can produce 24 mA of drive current at 3.3 V; thus, making it ideal for driving multiple outputs and appropriate for high-speed applications up to 150 MHz. The inputs are 5.5-V tolerant allowing it to translate down to $V_{CC}$ . The $I_{off}$ feature allows voltages on the inputs and outputs when $V_{CC}$ is 0 V. The Bus Hold feature eliminates the need for external pull-up or pull-down resistors on unused or floating inputs. # 10.2 Typical Application Figure 5. Typical Application Schematic #### 10.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. #### 10.2.2 Detailed Design Procedure - 1. Recommended input conditions - Rise time and fall time specs: See ( $\Delta t/\Delta V$ ) in the *Recommended Operating Conditions* table. - Specified High and low levels: See (V<sub>IH</sub> and V<sub>IL</sub>) in the Recommended Operating Conditions table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Recommend output conditions Copyright © 2003-2014. Texas Instruments Incorporated - Load currents should not exceed 50 mA per output and 100 mA total for the part. - Outputs should not be pulled above V<sub>CC</sub>. Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### SN74LVCH16374A SCAS757B - DECEMBER 2003 - REVISED SEPTEMBER 2014 www.ti.com # Typical Application (continued) # 10.2.3 Application Curves # 11 Power Supply Recommendations The power supply can be any voltage between the MIN and MAX supply voltage rating located in the Recommended Operating Conditions table. Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 μF bypass capacitor is recommended. If there are multiple V<sub>CC</sub> pins, 0.01 μF or 0.022 μF is recommended for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1 µF and 1 µF are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. # 12 Layout # 12.1 Layout Guidelines When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 7 are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub>; whichever makes more sense or is more convenient. It is generally acceptable to float outputs unless the part is a transceiver unless the part has bus hold. # 12.2 Layout Example Figure 7. Layout Diagram Product Folder Links: SN74LVCH16374A Submit Documentation Feedback Copyright © 2003-2014. Texas Instruments Incorporated Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SN74LVCH16374A www.ti.com SCAS757B – DECEMBER 2003 – REVISED SEPTEMBER 2014 # 13 Device and Documentation Support #### 13.1 Trademarks Widebus is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. # 13.2 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # 13.3 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. # **Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com PACKAGE OPTION ADDENDUM 19-Oct-2014 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |--------------------|----------|----------------------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | 74LVCH16374ADGGG4 | ACTIVE | TSSOP | DGG | 48 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | LVCH16374A | Samples | | 74LVCH16374ADGGRG4 | ACTIVE | TSSOP | DGG | 48 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVCH16374A | Samples | | 74LVCH16374ADLRG4 | ACTIVE | SSOP | DL | 48 | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVCH16374A | Samples | | SN74LVCH16374ADGG | ACTIVE | TSSOP | DGG | 48 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | LVCH16374A | Samples | | SN74LVCH16374ADGGR | ACTIVE | TSSOP | DGG | 48 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVCH16374A | Samples | | SN74LVCH16374ADGVR | ACTIVE | TVSOP | DGV | 48 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LDH374A | Samples | | SN74LVCH16374ADL | ACTIVE | SSOP | DL | 48 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVCH16374A | Samples | | SN74LVCH16374ADLR | ACTIVE | SSOP | DL | 48 | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVCH16374A | Samples | | SN74LVCH16374AGQLR | OBSOLETE | BGA<br>MICROSTAR<br>JUNIOR | GQL | 56 | | TBD | Call TI | Call TI | -40 to 85 | | | | SN74LVCH16374AZQLR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQL | 56 | 1000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | LDH374A | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. Pb-Free (RoHS): Ti's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Addendum-Page 1 <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. # Distributor of Texas Instruments: Excellent Integrated System Limited Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com PACKAGE OPTION ADDENDUM www.ti.com 19-Oct-2014 Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): Tl defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information that may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # PACKAGE MATERIALS INFORMATION www.ti.com 9-Aug-2014 #### TAPE AND REEL INFORMATION # TAPE DIMENSIONS + K0 + P1 + B0 W Cavity - A0 + - A0 Dimension designed to accommodate the component width - B0 Dimension designed to accommodate the component length - K0 Dimension designed to accommodate the component thickness - W Overall width of the carrier tape - P1 Pitch between successive cavity centers #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVCH16374ADGGR | TSSOP | DGG | 48 | 2000 | 330.0 | 24.4 | 8.6 | 15.8 | 1.8 | 12.0 | 24.0 | Q1 | | SN74LVCH16374ADGVR | TVSOP | DGV | 48 | 2000 | 330.0 | 16.4 | 7.1 | 10.2 | 1.6 | 12.0 | 16.0 | Q1 | | SN74LVCH16374ADLR | SSOP | DL | 48 | 1000 | 330.0 | 32.4 | 11.35 | 16.2 | 3.1 | 16.0 | 32.0 | Q1 | | SN74LVCH16374AZQLR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQL | 56 | 1000 | 330.0 | 16.4 | 4.8 | 7.3 | 1.5 | 8.0 | 16.0 | Q1 | Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2014 # \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|-------------------------|-----------------|------|------|-------------|------------|-------------| | SN74LVCH16374ADGGR | TSSOP | DGG | 48 | 2000 | 367.0 | 367.0 | 45.0 | | SN74LVCH16374ADGVR | TVSOP | DGV | 48 | 2000 | 367.0 | 367.0 | 38.0 | | SN74LVCH16374ADLR | SSOP | DL | 48 | 1000 | 367.0 | 367.0 | 55.0 | | SN74LVCH16374AZQLR | BGA MICROSTAR<br>JUNIOR | ZQL | 56 | 1000 | 336.6 | 336.6 | 28.6 | # **MECHANICAL DATA** ZQL (R-PBGA-N56) PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-285 variation BA-2. - D. This package is Pb-free. Refer to the 56 GQL package (drawing 4200583) for tin-lead (SnPb). MicroStar Junior is a trademark of Texas Instruments # **MECHANICAL DATA** DL (R-PDSO-G48) PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MO-118 PowerPAD is a trademark of Texas Instruments. # **MECHANICAL DATA** # GQL (R-PBGA-N56) # PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-285 variation BA-2. - D. This package is tin-lead (SnPb). Refer to the 56 ZQL package (drawing 4204437) for lead-free. Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # MECHANICAL DATA MTSS003D - JANUARY 1995 - REVISED JANUARY 1998 # DGG (R-PDSO-G\*\*) # **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold protrusion not to exceed 0,15. - D. Falls within JEDEC MO-153 # Distributor of Texas Instruments: Excellent Integrated System Limited Datasheet of SN74LVCH16374ADGGR - IC D-TYPE POS TRG DUAL 48TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications www.ti.com/audio Audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals www.ti.com/computers **Data Converters** dataconverter.ti.com **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Industrial Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u> Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID <u>www.ti-rfid.com</u> OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://e2e.ti.com">e2e.ti.com</a> Wireless Connectivity www.ti.com/wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated