

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Cypress Semiconductor CY7C1020CV33-15ZC

For any questions, you can email us directly: sales@integrated-circuit.com

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



CY7C1020CV33

## 512K (32K x 16) Static RAM

#### **Features**

- Pin- and function-compatible with CY7C1020V33
- Temperature Ranges
  - Commercial: 0°C to 70°C - Industrial: -40°C to 85°C — Automotive: –40°C to 125°C
- · High speed  $- t_{AA} = 10 \text{ ns}$
- · CMOS for optimum speed/power
- Low active power
  - 325 mW (max.)
- Automatic power-down when deselected
- · Independent control of upper and lower bits
- Available in Pb-free and non Pb-free 44-pin TSOP II package

## **Functional Description**

The CY7C1020CV33 is a high-performance CMOS static RAM organized as 32,768 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>1</sub> through I/O<sub>8</sub>), is written into the location specified on the address pins (A0 through A<sub>14</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>9</sub> through I/O<sub>16</sub>) is written into the location specified on the address pins ( $A_0$  through  $A_{14}$ ).

Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>1</sub> to I/O<sub>8</sub>. If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O<sub>9</sub> to I/O<sub>16</sub>. See the truth table at the back of this data sheet for a complete description of read and write modes.

The input/output pins (I/O<sub>1</sub> through I/O<sub>16</sub>) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW).

The CY7C1020CV33 is available in standard 44-pin TSOP Type II package.

#### Logic Block Diagram



### PirConfiguration[1]



#### Note

1. NC pins are not connected on the die

**Cypress Semiconductor Corporation** Document #: 38-05133 Rev. \*E

198 Champion Court

San Jose, CA 95134-1709 408-943-2600 Revised August 3, 2006



Datasheet of CY7C1020CV33-15ZC - IC SRAM 512KBIT 15NS 44TSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## CY7C1020CV33

### **Selection Guide**

|                              |             | -10 | -12 | -15 | Unit |
|------------------------------|-------------|-----|-----|-----|------|
| Maximum Access Time          |             | 10  | 12  | 15  | ns   |
| Maximum Operating Current    | Com'l/Ind'l | 90  | 85  | 80  | mA   |
|                              | Automotive  | -   | -   | 85  | mA   |
| Maximum CMOS Standby Current | Com'l/Ind'l | 5   | 5   | 5   | mA   |
|                              | Automotive  | -   | -   | 10  | mA   |

### **Pin Definitions**

| Pin Name                            | TSOP - Pin Number                                         | I/O Type      | Description                                                                                                                                                                                            |
|-------------------------------------|-----------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> -A <sub>14</sub>     | 5, 4, 3, 2, 18, 44, 43, 42, 27,<br>26, 25, 24, 21, 20, 19 | Input         | Address Inputs used to select one of the address locations.                                                                                                                                            |
| I/O <sub>1</sub> –I/O <sub>16</sub> | 7-10, 13-16, 29-32, 35-38                                 | Input/Output  | <b>Bidirectional Data I/O lines</b> . Used as input or output lines depending on operation.                                                                                                            |
| NC                                  | 1, 22, 23, 28                                             | No Connect    | No Connects. Not connected to the die.                                                                                                                                                                 |
| WE                                  | 17                                                        | Input/Control | <b>Write Enable Input, active LOW</b> . When selected LOW, a Write is conducted. When deselected HIGH, a Read is conducted.                                                                            |
| CE                                  | 6                                                         | Input/Control | Chip Enable Input, active LOW. When LOW, selects the chip. When HIGH, deselects the chip.                                                                                                              |
| BHE, BLE                            | 40, 39                                                    | Input/Control | Byte Write Select Inputs, active LOW. $\overline{\rm BHE}$ controls I/O <sub>16</sub> –I/O <sub>9</sub> , BLE controls I/O <sub>8</sub> –I/O <sub>1</sub> .                                            |
| ŌĒ                                  | 41                                                        | Input/Control | Output Enable, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as input data pins. |
| V <sub>SS</sub>                     | 12, 34                                                    | Ground        | <b>Ground for the device</b> . Should be connected to ground of the system.                                                                                                                            |
| V <sub>CC</sub>                     | 11, 33                                                    | Power Supply  | Power Supply inputs to the device.                                                                                                                                                                     |

Document #: 38-05133 Rev. \*E Page 2 of 9



Datasheet of CY7C1020CV33-15ZC - IC SRAM 512KBIT 15NS 44TSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## CY7C1020CV33

#### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .......-65°C to +150°C Ambient Temperature with Power Applied .......-55°C to +125°C Supply Voltage on  $V_{CC}$  to Relative GND<sup>[1]</sup> .... -0.5V to +4.6V DC Voltage Applied to Outputs in High-Z State<sup>[2]</sup> ......-0.5V to  $V_{CC}$  + 0.5V DC Input Voltage<sup>[2]</sup> ......-0.5V to  $V_{CC}$  + 0.5V

| Current into Outputs (LOW)                             | 20 mA      |
|--------------------------------------------------------|------------|
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | > 2001V    |
| Latch-up Current                                       | . > 200 mA |

## **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |
|------------|---------------------|-----------------|
| Commercial | 0°C to +70°C        | $3.3V \pm 10\%$ |
| Industrial | -40°C to +85°C      | 3.3V ± 10%      |
| Automotive | -40°C to +125°C     | 3.3V ± 10%      |

### **Electrical Characteristics** Over the Operating Range

|                  |                                     |                                                                                            |             | -10  |                       | -12  |                       | -15  |                       |      |
|------------------|-------------------------------------|--------------------------------------------------------------------------------------------|-------------|------|-----------------------|------|-----------------------|------|-----------------------|------|
| Parameter        | Description                         | Test Conditi                                                                               | ons         | Min. | Max.                  | Min. | Max.                  | Min. | Max.                  | Unit |
| V <sub>OH</sub>  | Output HIGH<br>Voltage              | $V_{CC} = Min., I_{OH} = -4.$                                                              | 0 mA        | 2.4  |                       | 2.4  |                       | 2.4  |                       | V    |
| V <sub>OL</sub>  | Output LOW<br>Voltage               | $V_{CC} = Min., I_{OL} = 8.0$                                                              | mA          |      | 0.4                   |      | 0.4                   |      | 0.4                   | V    |
| V <sub>IH</sub>  | Input HIGH<br>Voltage               |                                                                                            |             | 2.0  | V <sub>CC</sub> + 0.3 | 2.0  | V <sub>CC</sub> + 0.3 | 2.0  | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub>  | Input LOW<br>Voltage <sup>[2]</sup> |                                                                                            |             | -0.3 | 0.8                   | -0.3 | 0.8                   | -0.3 | 0.8                   | V    |
| I <sub>IX</sub>  | Input Leakage                       |                                                                                            | Com'l/Ind'l | -1   | +1                    | -1   | +1                    | -1   | +1                    | μΑ   |
|                  | Current                             |                                                                                            | Auto        |      |                       |      |                       | -20  | +20                   | μΑ   |
| l <sub>OZ</sub>  | Output Leakage                      | $GND \leq V_{I} \leq V_{CC}$                                                               | Com'l/Ind'l | -1   | +1                    | -1   | +1                    | -1   | +1                    | μΑ   |
|                  | Current                             | Output Disabled                                                                            | Auto        |      |                       |      |                       | -20  | +20                   | μΑ   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating           | V <sub>CC</sub> = Max.,                                                                    | Com'l/Ind'l |      | 90                    |      | 85                    |      | 80                    | mA   |
|                  | Supply Current                      | $I_{OUT} = 0 \text{ mA},$<br>$f = f_{MAX} = 1/t_{RC}$                                      | Auto        |      |                       |      |                       |      | 85                    | mA   |
| I <sub>SB1</sub> | Automatic CE                        | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$                                                 | Com'l/Ind'l |      | 15                    |      | 15                    |      | 15                    | mA   |
|                  | Power-down Current —TTL Inputs      | $V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL},$<br>$f = f_{MAX}$                        | Auto        |      |                       |      |                       |      | 20                    | mA   |
| I <sub>SB2</sub> | Automatic CE                        | Max. V <sub>CC</sub> ,                                                                     | Com'l/Ind'l |      | 5                     |      | 5                     |      | 5                     | mA   |
|                  | Power-down Current —CMOS Inputs     | $CE \ge V_{CC} - 0.3V$ ,<br>$V_{IN} \ge V_{CC} - 0.3V$ ,<br>or $V_{IN} \le 0.3V$ , $f = 0$ | Auto        |      |                       |      |                       |      | 10                    | mA   |

### Capacitance<sup>[3]</sup>

| Parameter        | Description        | Test Conditions                    | Max. | Unit |
|------------------|--------------------|------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C$ , $f = 1$ MHz, | 8    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.3V$                    | 8    | pF   |

#### Thermal Resistance<sup>[3]</sup>

| Parameter     | Description                           | Test Conditions                                                           | 44-pin TSOP-II | Unit |
|---------------|---------------------------------------|---------------------------------------------------------------------------|----------------|------|
| $\Theta_{JA}$ | ,                                     | Test conditions follow standard test methods and procedures for measuring | 76.92          | °C/W |
| $\Theta_{JC}$ | Thermal Resistance (Junction to Case) | thermal impedance, per EIA/JESD51.                                        | 15.86          | °C/W |

#### Notes:

- 2.  $V_{IL}$  (min.) = -2.0V and  $V_{IH}$ (max) =  $V_{CC}$  + 0.5V for pulse durations of less than 20 ns.
- 3. Tested initially and after any design or process changes that may affect these parameters.

Document #: 38-05133 Rev. \*E Page 3 of 9



Datasheet of CY7C1020CV33-15ZC - IC SRAM 512KBIT 15NS 44TSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## CY7C1020CV33

#### AC Test Loads and Waveforms<sup>[4]</sup>



### Switching Characteristics Over the Operating Range<sup>[4]</sup>

|                                |                                     | -    | 10   |      | 12   | -15  |      |      |
|--------------------------------|-------------------------------------|------|------|------|------|------|------|------|
| Parameter                      | Description                         | Min. | Max. | Min. | Max. | Min. | Max. | Unit |
| Read Cycle                     |                                     | •    | •    | •    | •    | •    | •    |      |
| t <sub>RC</sub>                | Read Cycle Time                     | 10   |      | 12   |      | 15   |      | ns   |
| t <sub>AA</sub>                | Address to Data Valid               |      | 10   |      | 12   |      | 15   | ns   |
| t <sub>OHA</sub>               | Data Hold from Address Change       | 3    |      | 3    |      | 3    |      | ns   |
| t <sub>ACE</sub>               | CE LOW to Data Valid                |      | 10   |      | 12   |      | 15   | ns   |
| t <sub>DOE</sub>               | OE LOW to Data Valid                |      | 5    |      | 6    |      | 7    | ns   |
| t <sub>LZOE</sub>              | OE LOW to Low-Z <sup>[5]</sup>      | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>HZOE</sub>              | OE HIGH to High-Z <sup>[5, 6]</sup> |      | 5    |      | 6    |      | 7    | ns   |
| t <sub>LZCE</sub>              | CE LOW to Low-Z <sup>[5]</sup>      | 3    |      | 3    |      | 3    |      | ns   |
| t <sub>HZCE</sub>              | CE HIGH to High-Z <sup>[5, 6]</sup> |      | 5    |      | 6    |      | 7    | ns   |
| t <sub>PU</sub> <sup>[7]</sup> | CE LOW to Power-up                  | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>PD</sub> <sup>[7]</sup> | CE HIGH to Power-down               |      | 10   |      | 12   |      | 15   | ns   |
| t <sub>DBE</sub>               | Byte Enable to Data Valid           |      | 5    |      | 6    |      | 7    | ns   |
| t <sub>LZBE</sub>              | Byte Enable to Low-Z                | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>HZBE</sub>              | Byte Disable to High-Z              |      | 5    |      | 6    |      | 7    | ns   |
| Write Cycle <sup>[8]</sup>     |                                     |      |      |      |      |      |      |      |
| t <sub>WC</sub>                | Write Cycle Time                    | 10   |      | 12   |      | 15   |      | ns   |
| t <sub>SCE</sub>               | CE LOW to Write End                 | 8    |      | 9    |      | 10   |      | ns   |
| t <sub>AW</sub>                | Address Set-up to Write End         | 7    |      | 8    |      | 10   |      | ns   |
| t <sub>HA</sub>                | Address Hold from Write End         | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>SA</sub>                | Address Set-up to Write Start       | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>PWE</sub>               | WE Pulse Width                      | 7    |      | 8    |      | 10   |      | ns   |
| t <sub>SD</sub>                | Data Set-up to Write End            | 5    |      | 6    |      | 8    |      | ns   |
| t <sub>HD</sub>                | Data Hold from Write End            | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>LZWE</sub>              | WE HIGH to Low-Z <sup>[5]</sup>     | 3    |      | 3    |      | 3    |      | ns   |
| t <sub>HZWE</sub>              | WE LOW to High-Z <sup>[5, 6]</sup>  |      | 5    |      | 6    |      | 7    | ns   |
| t <sub>BW</sub>                | Byte Enable to End of Write         | 7    |      | 8    |      | 9    |      | ns   |

#### Notes:

- 4. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V.
- 5. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZDE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.
  6. t<sub>HZDE</sub>, t<sub>HZBE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (c) of AC Test Loads. Transition is measured ± 500 mV from steady-state voltage.
- This parameter is guaranteed by design and is not tested.
   The internal Write time of the memory is defined by the overlap of CE LOW, WE LOW and BHE/BLE LOW. CE, WE and BHE/BLE must be LOW to initiate a Write, and the transition of these signals can terminate the Write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the Write.

Document #: 38-05133 Rev. \*E

Page 4 of 9

Datasheet of CY7C1020CV33-15ZC - IC SRAM 512KBIT 15NS 44TSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## CY7C1020CV33

## **Switching Waveforms**

Read Cycle No. 1<sup>[9, 10]</sup>



## Read Cycle No. 2 (OE Controlled)[10, 11]



#### Notes:

- 9. <u>Device</u> is continuously selected. <u>OE</u>, <u>CE</u>, <u>BHE</u> and/or <u>BHE</u> = V<sub>IL</sub>. 10. <u>WE</u> is HIGH for Read cycle.
- 11. Address valid prior to or coincident with  $\overline{\text{CE}}$  transition LOW.

Document #: 38-05133 Rev. \*E

Datasheet of CY7C1020CV33-15ZC - IC SRAM 512KBIT 15NS 44TSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## CY7C1020CV33

### Switching Waveforms (continued)

Write Cycle No. 1 (CE Controlled)[12, 13]



### Write Cycle No. 2 (BLE or BHE Controlled)



12. Data I/O is high impedance if  $\overline{OE}$  or  $\overline{BHE}$  and/or  $\overline{BLE} = V_{|H}$ .

13. If  $\overline{CE}$  goes HIGH simultaneously with  $\overline{WE}$  going HIGH, the output remains in a high-impedance state.

Document #: 38-05133 Rev. \*E

Datasheet of CY7C1020CV33-15ZC - IC SRAM 512KBIT 15NS 44TSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## CY7C1020CV33

### Switching Waveforms (continued)

Write Cycle No. 3 (WE Controlled, OE LOW)



#### **Truth Table**

| CE | OE | WE | BLE | BHE | I/O <sub>1</sub> –I/O <sub>8</sub> | I/O <sub>9</sub> -I/O <sub>16</sub> | Mode                       | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | Χ   | Χ   | High-Z                             | High-Z                              | Power-down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | L   | L   | Data Out                           | Data Out                            | Read—All bits              | Active (I <sub>CC</sub> )  |
|    |    |    | L   | Н   | Data Out                           | High-Z                              | Read—Lower bits only       | Active (I <sub>CC</sub> )  |
|    |    |    | Н   | L   | High-Z                             | Data Out                            | Read—Upper bits only       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | L   | Data In                            | Data In                             | Write—All bits             | Active (I <sub>CC</sub> )  |
|    |    |    | L   | Н   | Data In                            | High-Z                              | Write—Lower bits only      | Active (I <sub>CC</sub> )  |
|    |    |    | Н   | L   | High-Z                             | Data In                             | Write—Upper bits only      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Х   | Х   | High-Z                             | High-Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |
| L  | Х  | Х  | Н   | Н   | High-Z                             | High-Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

### **Ordering Information**

| Speed<br>(ns) | Ordering Code       | Package<br>Diagram | Package Type                  | Operating<br>Range |
|---------------|---------------------|--------------------|-------------------------------|--------------------|
| 10            | CY7C1020CV33-10ZC   | 51-85087           | 44-pin TSOP Type II           | Commercial         |
|               | CY7C1020CV33-10ZXC  |                    | 44-pin TSOP Type II (Pb-Free) |                    |
| 12            | CY7C1020CV33-12ZC   |                    | 44-pin TSOP Type II           | Commercial         |
| 15            | CY7C1020CV33-15ZC   | 1                  | 44-pin TSOP Type II           | Commercial         |
|               | CY7C1020CV33-15ZE   | 1                  | 44-pin TSOP Type II           | Automotive         |
|               | CY7C1020CV33-15ZSXE |                    | 44-pin TSOP Type II (Pb-Free) |                    |

Document #: 38-05133 Rev. \*E Page 7 of 9

Datasheet of CY7C1020CV33-15ZC - IC SRAM 512KBIT 15NS 44TSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



### CY7C1020CV33

#### **Package Diagrams**



All products and company names mentioned in this document may be the trademarks of their respective holders.

Document #: 38-05133 Rev. \*E

Page 8 of 9



Datasheet of CY7C1020CV33-15ZC - IC SRAM 512KBIT 15NS 44TSOP





## CY7C1020CV33

### **Document History Page**

| REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                     |
|------|---------|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 109428  | 12/16/01   | HGK                | New Data Sheet                                                                                                                                                                                                                                                            |
| *A   | 115045  | 05/30/02   | HGK                | I <sub>CC</sub> and I <sub>SB1</sub> data modified                                                                                                                                                                                                                        |
| *B   | 117615  | 08/14/02   | DFP                | Pin 1= NC Pin 18 = A4; remove SOJ package option; remove 8ns option.                                                                                                                                                                                                      |
| *C   | 262949  | See ECN    | RKF                | Added Automotive Specs to Data sheet                                                                                                                                                                                                                                      |
| *D   | 334398  | See ECN    | SYT                | Added Lead-Free Product Information                                                                                                                                                                                                                                       |
| *E   | 493543  | See ECN    | NXR                | Added note #1 on page #1 Changed the description of I <sub>IX</sub> from Input Load Current to Input Leakage Current in DC Electrical Characteristics table Removed I <sub>OS</sub> parameter from DC Electrical Characteristics table Updated Ordering Information Table |

Document #: 38-05133 Rev. \*E Page 9 of 9