

## **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

<u>Texas Instruments</u> <u>CY74FCT2574ATQCT</u>

For any questions, you can email us directly: sales@integrated-circuit.com



Datasheet of CY74FCT2574ATQCT - IC D-TYPE POS TRG SNGL 20QSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

CY74FCT2574T 8-BIT REGISTER WITH 3-STATE OUTPUTS

SCCS076 - OCTOBER 2001

Function and Pinout Compatible With FCT and F Logic

- 25-Ω Output Series Resistors to Reduce Transmission-Line Reflection Noise
- Reduced V<sub>OH</sub> (Typically = 3.3 V) Version of Equivalent FCT Functions
- Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Matched Rise and Fall Times
- Fully Compatible With TTL Input and Output Logic Levels
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)
- 3-State Outputs
- 12-mA Output Sink Current
   15-mA Output Source Current
- Edge-Triggered D-Type Inputs
- 250-MHz Typical Switching Rate

#### (TOP VIEW) 20 N V<sub>CC</sub> OE [ $D_0$ 2 19 O<sub>0</sub> 18 O<sub>1</sub> D<sub>1</sub> [] 3 17 O<sub>2</sub> D<sub>2</sub> [] 4 16 O<sub>3</sub> $D_3$ 5 $D_4$ 6 15 O<sub>4</sub> 7 14 O<sub>5</sub> D<sub>5</sub> [ 13 🛮 O<sub>6</sub> 8 $D_6$ D<sub>7</sub> [] 9 12 O<sub>7</sub> GND 10 11 **∏** CP

Q OR SO PACKAGE

## description

The CY74FCT2574T is a high-speed, low-power, octal D-type flip-flop featuring separate D-type inputs for each flip-flop. On-chip termination resistors at the outputs reduce system noise caused by reflections. The CY74FCT2574T can replace the CY74FCT574T to reduce noise in an existing design. This device has 3-state outputs for bus-oriented applications. A buffered clock (CP) and output-enable  $(\overline{OE})$  inputs are common to all flip-flops. The CY74FCT2574T is identical to the CY74FCT2374T, except that on the CY74FCT2574T all outputs are on one side of the package and all inputs are on the other side. The flip-flops in the CY74FCT2574T store the state of their individual D inputs that meet the setup-time and hold-time requirements on the low-to-high CP transition. When  $\overline{OE}$  is low, the contents of the flip-flops are available at the outputs. When  $\overline{OE}$  is high, the outputs are in the high-impedance state. The state of  $\overline{OE}$  does not affect the state of the flip-flops.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.



testing of all parameters.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## CY74FCT2574T 8-BIT REGISTER WITH 3-STATE OUTPUTS

SCCS076 - OCTOBER 2001

#### **ORDERING INFORMATION**

| TA            | PACI           | (AGE†                | SPEED<br>(ns) | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|---------------|----------------|----------------------|---------------|--------------------------|---------------------|
|               | QSOP - Q       | Tape and reel        | 5.2           | CY74FCT2574CTQCT         | FCT2574C            |
| –40°C to 85°C | SOIC – SO Tube |                      | 5.2           | CY74FCT2574CTSOC         | FCT2574C            |
|               | 30IC - 30      | Tape and reel        | 5.2           | CY74FCT2574CTSOCT        | FC12574C            |
| -40 C to 65 C | QSOP - Q       | OP – Q Tape and reel |               | CY74FCT2574ATQCT         | FCT2574A            |
|               | SOIC - SO      | Tube                 | 10            | CY74FCT2574TSOC          | FCT2574             |
|               | 3010 - 30      | Tape and reel        | 10            | CY74FCT2574TSOCT         | FG12374             |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

#### **FUNCTION TABLE**

|   | INPUTS     | OUTPUT |   |
|---|------------|--------|---|
| D | СР         | 0      |   |
| Н | 1          | L      | Н |
| L | $\uparrow$ | L      | L |
| Х | X          | Н      | Z |

H = High logic level, L = Low logic level, X = Don't care, Z = High-impedance state, ↑ = Low-to-high clock transition

#### logic diagram (positive logic)





Datasheet of CY74FCT2574ATQCT - IC D-TYPE POS TRG SNGL 20QSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

CY74FCT2574T 8-BIT REGISTER WITH 3-STATE OUTPUTS SCCS076 - OCTOBER 2001

#### absolute maximum rating over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range to ground potential                           | 0.5 V to 7 V   |
|--------------------------------------------------------------------|----------------|
| DC input voltage range                                             | 0.5 V to 7 V   |
| DC output voltage range                                            | 0.5 V to 7 V   |
| DC output current (maximum sink current/pin)                       | 120 mA         |
| Package thermal impedance, θ <sub>JA</sub> (see Note 1): Q package | 68°C/W         |
| SO package                                                         | 58°C/W         |
| Ambient temperature range with power applied, T <sub>A</sub>       | –65°C to 135°C |
| Storage temperature range, T <sub>stg</sub>                        | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions (see Note 2)

|                 |                                | MIN  | NOM | MAX  | UNIT |
|-----------------|--------------------------------|------|-----|------|------|
| Vcc             | Supply voltage                 | 4.75 | 5   | 5.25 | ٧    |
| VIH             | High-level input voltage       | 2    |     |      | V    |
| V <sub>IL</sub> | Low-level input voltage        |      |     | 0.8  | V    |
| IOH             | High-level output current      |      |     | -15  | mA   |
| loL             | Low-level output current       |      |     | 12   | mA   |
| TA              | Operating free-air temperature | -40  |     | 85   | °C   |

NOTE 2: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation.



NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7.

Datasheet of CY74FCT2574ATQCT - IC D-TYPE POS TRG SNGL 20QSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

## CY74FCT2574T 8-BIT REGISTER WITH 3-STATE OUTPUTS

SCCS076 - OCTOBER 2001

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        |                                                                                        | TEST CONDITIONS                                                 |                                                                      | MIN | TYP <sup>†</sup> | MAX  | UNIT       |
|------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------|-----|------------------|------|------------|
| V <sub>IK</sub>  | $V_{CC} = 4.75 \text{ V},$                                                             | $I_{IN} = -18 \text{ mA}$                                       |                                                                      |     | -0.7             | -1.2 | V          |
| Voн              | $V_{CC} = 4.75 \text{ V},$                                                             | I <sub>OH</sub> = -15 mA                                        |                                                                      | 2.4 | 3.3              |      | V          |
| V <sub>OL</sub>  | $V_{CC} = 4.75 \text{ V},$                                                             | I <sub>OL</sub> = 12 mA                                         |                                                                      | 0.3 | 0.55             | V    |            |
| ROUT             | $V_{CC} = 4.75 \text{ V},$                                                             | I <sub>OL</sub> = 12 mA                                         |                                                                      | 20  | 25               | 40   | Ω          |
| $V_{hys}$        | All inputs                                                                             |                                                                 |                                                                      |     | 0.2              |      | V          |
| lį               | $V_{CC} = 5.25 \text{ V},$                                                             | $V_{IN} = V_{CC}$                                               |                                                                      |     |                  | 5    | μΑ         |
| liH              | $V_{CC} = 5.25 \text{ V},$                                                             | $V_{IN} = 2.7 \text{ V}$                                        |                                                                      |     |                  | ±1   | μΑ         |
| Ι <sub>Ι</sub> Γ | $V_{CC} = 5.25 \text{ V},$                                                             | V <sub>IN</sub> = 0.5 V                                         |                                                                      |     |                  | ±1   | μΑ         |
| lozh             | $V_{CC} = 5.25 \text{ V},$                                                             | V <sub>OUT</sub> = 2.7 V                                        |                                                                      |     |                  | 10   | μΑ         |
| lozL             | $V_{CC} = 5.25 \text{ V},$                                                             | V <sub>OUT</sub> = 0.5 V                                        |                                                                      |     |                  | -10  | μΑ         |
| los <sup>‡</sup> | $V_{CC} = 5.25 \text{ V},$                                                             | V <sub>OUT</sub> = 0 V                                          |                                                                      | -60 | -120             | -225 | mA         |
| l <sub>off</sub> | $V_{CC} = 0 V$ ,                                                                       | V <sub>OUT</sub> = 4.5 V                                        |                                                                      |     | ±1               | μΑ   |            |
| ICC              | $V_{CC} = 5.25 \text{ V},$                                                             | $V_{IN} \le 0.2 V$                                              | $V_{IN} \ge V_{CC} - 0.2 V$                                          |     | 0.1              | 0.2  | mA         |
| ΔlCC             | $V_{CC} = 5.25 \text{ V}, V_{IN} = 3.$                                                 | 4 V§, f <sub>1</sub> = 0, Outputs ορε                           | en                                                                   |     | 0.5              | 2    | mA         |
| ICCD¶            | $\frac{V_{CC}}{OE}$ = 5.25 V, Outputs<br>$\frac{V_{CC}}{OE}$ = GND, $V_{IN} \le 0.2$ V | open, One input switchin or $V_{IN} \ge V_{CC} - 0.2 \text{ V}$ | ng at 50% duty cycle,                                                |     | 0.06             | 0.12 | mA/<br>MHz |
|                  | V <sub>CC</sub> = 5.25 V,                                                              | One bit switching at f <sub>1</sub> = 5 MHz                     | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{V}$  |     | 0.7              | 1.4  |            |
| IC#              | Outputs open,                                                                          | at 50% duty cycle                                               | $V_{IN} = 3.4 \text{ V or GND}$                                      |     | 1.2              | 3.4  | mA         |
| iG.,             | <u>f</u> <sub>0</sub> = 10 MHz,<br>OE = GND                                            | Eight bits switching at f <sub>1</sub> = 2.5 MHz                | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ |     | 1.6              | 3.2  | ''''       |
|                  |                                                                                        | at 50% duty cycle                                               | V <sub>IN</sub> = 3.4 V or GND                                       |     | 3.9              | 12.2 |            |
| Ci               |                                                                                        |                                                                 |                                                                      |     | 5                | 10   | pF         |
| Co               |                                                                                        |                                                                 |                                                                      |     | 9                | 12   | pF         |

<sup>†</sup> Typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

Where:

IC = Total supply current

ICC = Power-supply current with CMOS input levels

 $\Delta I_{CC}$  = Power-supply current for a TTL high input (V<sub>IN</sub> = 3.4 V)

D<sub>H</sub> = Duty cycle for TTL inputs high N<sub>T</sub> = Number of TTL inputs at D<sub>H</sub>

I<sub>CCD</sub> = Dynamic current caused by an input transition pair (HLH or LHL)

f<sub>0</sub> = Clock frequency for registered devices, otherwise zero

f<sub>1</sub> = Input signal frequency

N<sub>1</sub> = Number of inputs changing at f<sub>1</sub>

All currents are in milliamperes and all frequencies are in megahertz.

 $\parallel$  Values for these conditions are examples of the I<sub>CC</sub> formula.



Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample-and-hold techniques are preferable to minimize internal chip heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output can raise the chip temperature well above normal and cause invalid readings in other parametric tests. In any sequence of parameter tests, Ios tests should be performed last.

 $<sup>\</sup>$  Per TTL-driven input (V<sub>IN</sub> = 3.4 V); all other inputs at V<sub>CC</sub> or GND

<sup>¶</sup> This parameter is derived for use in total power-supply calculations.

 $<sup>^{\#}</sup>I_{C}$  =  $I_{CC} + \Delta I_{CC} \times D_{H} \times N_{T} + I_{CCD} (f_{0}/2 + f_{1} \times N_{1})$ 



Datasheet of CY74FCT2574ATQCT - IC D-TYPE POS TRG SNGL 20QSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

CY74FCT2574T 8-BIT REGISTER WITH 3-STATE OUTPUTS SCCS076 - OCTOBER 2001

# timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|                 |                             | CY74FCT2574T |     | CY74FCT | 2574AT | CY74FCT2 | UNIT |      |
|-----------------|-----------------------------|--------------|-----|---------|--------|----------|------|------|
|                 |                             | MIN          | MAX | MIN     | MAX    | MIN      | MAX  | ONIT |
| t <sub>W</sub>  | Pulse duration, CP          | 7            |     | 5       |        | 4        |      | ns   |
| t <sub>su</sub> | Setup time, data before CP↑ | 2            |     | 2       |        | 1.5      |      | ns   |
| t <sub>h</sub>  | Hold time, data after CP↑   | 1.5          |     | 1.5     |        | 1        |      | ns   |

#### switching characteristics over operating free-air temperature range (see Figure 1)

| PARAMETER        | FROM      | то       | CY74FC | Г2574Т | CY74FCT | 2574AT | CY74FCT | 2574CT | UNIT |  |
|------------------|-----------|----------|--------|--------|---------|--------|---------|--------|------|--|
| PARAMETER        | (INPUT)   | (OUTPUT) | MIN    | MAX    | MIN     | MAX    | MIN     | MAX    | UNIT |  |
| t <sub>PLH</sub> | СР        | 0        | 2      | 10     | 2       | 6.5    | 2       | 5.2    | ns   |  |
| t <sub>PHL</sub> | GF        | 0        | 2      | 10     | 2       | 6.5    | 2       | 5.2    | 115  |  |
| <sup>t</sup> PZH | <u> -</u> | 0        | 0      | 1.5    | 12.5    | 1.5    | 6.5     | 1.5    | 6.2  |  |
| t <sub>PZL</sub> | ŌĒ        |          | 1.5    | 12.5   | 1.5     | 6.5    | 1.5     | 6.2    | ns   |  |
| t <sub>PHZ</sub> | ŌĒ        | 0        | 1.5    | 8      | 1.5     | 5.5    | 1.5     | 5      |      |  |
| t <sub>PLZ</sub> | OE .      | U        | 1.5    | 8      | 1.5     | 5.5    | 1.5     | 5      | ns   |  |



Datasheet of CY74FCT2574ATQCT - IC D-TYPE POS TRG SNGL 20QSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

### CY74FCT2574T 8-BIT REGISTER WITH 3-STATE OUTPUTS

SCCS076 - OCTOBER 2001

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms





Datasheet of CY74FCT2574ATQCT - IC D-TYPE POS TRG SNGL 20QSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

24-Apr-2015

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| CY74FCT2574ATQCT | ACTIVE | SSOP         | DBQ     | 20   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | FCT2574A       | Samples |
| CY74FCT2574ATSOC | ACTIVE | SOIC         | DW      | 20   | 25   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | FCT2574A       | Samples |
| CY74FCT2574CTQCT | ACTIVE | SSOP         | DBQ     | 20   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | FCT2574C       | Samples |
| CY74FCT2574CTSOC | ACTIVE | SOIC         | DW      | 20   | 25   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | FCT2574C       | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

OBSOLETE: Tl has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "--" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Addendum-Page 1



Datasheet of CY74FCT2574ATQCT - IC D-TYPE POS TRG SNGL 20QSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

www.ti.com 24-Apr-2015

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information that may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

| Alleda Pour     |  |
|-----------------|--|
| Addendum-Page 2 |  |

Datasheet of CY74FCT2574ATQCT - IC D-TYPE POS TRG SNGL 20QSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Aug-2014

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 + P1 + B0 W Cavity - A0 +

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CY74FCT2574ATQCT | SSOP            | DBQ                | 20 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CY74FCT2574CTQCT | SSOP            | DBQ                | 20 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

Datasheet of CY74FCT2574ATQCT - IC D-TYPE POS TRG SNGL 20QSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Aug-2014



#### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CY74FCT2574ATQCT | SSOP         | DBQ             | 20   | 2500 | 367.0       | 367.0      | 38.0        |
| CY74FCT2574CTQCT | SSOP         | DBQ             | 20   | 2500 | 367.0       | 367.0      | 38.0        |



**DW0020A** 

# in the second

#### **PACKAGE OUTLINE**

## SOIC - 2.65 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.





#### **EXAMPLE BOARD LAYOUT**

## **DW0020A**

SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





#### **EXAMPLE STENCIL DESIGN**

## **DW0020A**

SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





#### **MECHANICAL DATA**

DBQ (R-PDSO-G20)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AD.





#### **LAND PATTERN DATA**

DBQ (R-PDSO-G20)

#### PLASTIC SMALL OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.





# **Distributor of Texas Instruments: Excellent Integrated System Limited**Datasheet of CY74FCT2574ATQCT - IC D-TYPE POS TRG SNGL 20QSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Applications

logic.ti.com

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals **Data Converters** dataconverter.ti.com www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical

Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense

Security

www.ti.com/security

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

**Products** 

Logic

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated