# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments
UC28025DW

For any questions, you can email us directly: <a href="mailto:sales@integrated-circuit.com">sales@integrated-circuit.com</a>

Datasheet of UC28025DW - IC REG CTRLR BST FLYBK 16-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com





UC28023 UC28025

SLUS557F - MARCH 2003 - REVISED AUGUST 2010

### **ECONOMY HIGH-SPEED PWM CONTROLLER**

#### **FEATURES**

- Peak Current Mode, Average Current Mode, or Voltage Mode (with Feed-Forward) Control Methods
- Practical Operation Up to 1 MHz
- 50-ns Propagation Delay to Output
- ±1.5-A Peak Totem Pole Outputs
- 9-V to 30-V Nominal Operational Voltage Range
- Wide Bandwidth Error Amplifier
- Fully Latched Logic with Double Pulse Suppression
- Pulse-by-Pulse Current Limiting
- Programmable Maximum Duty Cycle Control
- Under-Voltage Lockout with Hysteresis
- Trimmed 5.1-V Reference with UVLO
- Same Functionality as UC3823 and UC3825

#### **APPLICATIONS**

- Off-Line and DC/DC Power Supplies
- Converters Using Voltage Mode, Peak Current Mode, or Average Current Mode Control Methods
- Single-Ended or Two-Switch Topology Designs

#### DESCRIPTION

The UC28023 and UC28025 are fixed-frequency PWM controllers optimized for high-frequency switched-mode power supply applications. The UC28023 is a single output PWM for single-ended topologies while the UC28025 offers dual alternating outputs for double-ended and full bridge topologies.

Targeted for cost effective solutions with minimal external components, UC2802x include an oscillator, a temperature compensated reference, a wide band width error amplifier, a high-speed current-sense comparator and high-current active-high totem-pole outputs to directly drive external MOSFETs.

Protection circuitry includes a current limit comparator with a 1-V threshold, a TTL compatible shutdown port, and a soft-start pin which will double as a maximum duty cycle clamp. The logic is fully latched to provide jitter free operation and prohibit multiple pulses at an output. An undervoltage lockout section with 800 mV of hysteresis assures low start-up current. During undervoltage lockout, the outputs are high impedance. Particular care was given to minimizing propagation delays through the comparators and logic circuitry while maximizing bandwidth and slew rate of the error amplifier.

Devices are available in the industrial temperature range of -40°C to 105°C. Package offerings are 16-pin SOICW (DW), or 16-pin PDIP (N) packages.

### ORDERING INFORMATION

| <b>.</b> .      | OUTPUT           | EXTERNAL CURRENT | PACKAGED DEVICES |               |  |
|-----------------|------------------|------------------|------------------|---------------|--|
| $T_{A} = T_{J}$ | CONFIGURATION    | LIMIT REFERENCE  | PDIP-16 (N)      | SOICW-16 (DW) |  |
| 4000 +- 40500   | Single           | Yes              | UC28023N         | UC28023DW     |  |
| -40°C to 105°C  | Dual Alternating | No               | UC28025N         | UC28025DW     |  |

(1) The DW package are also available taped and reeled. Add an R suffix to the device type (i.e., UC28023DWR (2,000 devices per reel).





Datasheet of UC28025DW - IC REG CTRLR BST FLYBK 16-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# UC28023 UC28025

SLUS557F - MARCH 2003 - REVISED AUGUST 2010



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                                                                                | UC28023                          | UC28025                         | RATING                              | UNIT |  |  |
|--------------------------------------------------------------------------------|----------------------------------|---------------------------------|-------------------------------------|------|--|--|
| Input voltage range,                                                           | V <sub>C</sub> , V <sub>CC</sub> | V <sub>C</sub> , V <sub>C</sub> | 30                                  | V    |  |  |
| Output current, I <sub>OUT(DC)</sub>                                           | OUT                              | OUTA, OUTB                      | ±0.5                                | Α    |  |  |
| Peak output current, pulsed 0.5 ms I <sub>OUT(pulsed)</sub>                    | OUT                              | OUTA, OUTB                      | ±2.0                                | Α    |  |  |
| Capacitive load, C <sub>LOAD</sub>                                             |                                  |                                 | 200                                 | pF   |  |  |
|                                                                                | INV, NI, RAMP                    | INV, NI, RAM                    | -0.3 V to 7 V                       |      |  |  |
| Analog inputs                                                                  | SS, ILIM/SD                      | SS, ILIM/SD                     | V <sub>REF</sub> + 0.3 V,<br>-0.3 V | V    |  |  |
| Output current, I <sub>REF</sub>                                               | VREF                             | VREF                            | 10                                  |      |  |  |
| Output current, I <sub>CLOCK</sub>                                             | CLOCK                            | CLOCK                           | -5                                  |      |  |  |
| Soft-start sink current, I <sub>SINK_SS</sub>                                  | SS                               | SS                              | 5                                   | mA   |  |  |
| Output current, I <sub>OUT(EA)</sub>                                           | EAOUT                            | EAOUT                           | 20                                  |      |  |  |
| Oscillator charging current, IOSC_CHG                                          | RT                               | RT                              | -5                                  |      |  |  |
| Power Dissipation at T <sub>A</sub> = 25°C (all packages)                      |                                  |                                 | 1                                   | W    |  |  |
| Operating junction temperature range, T <sub>J</sub>                           | -55 to 150                       |                                 |                                     |      |  |  |
| Storage temperature, T <sub>stg</sub>                                          | -65 to 150                       | °C                              |                                     |      |  |  |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds, T <sub>sol</sub> |                                  |                                 | 300                                 |      |  |  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltages are with respect to GND. All currents are positive into and negative out of the specified terminal.





Datasheet of UC28025DW - IC REG CTRLR BST FLYBK 16-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

UC28023 UC28025

SLUS557F - MARCH 2003 - REVISED AUGUST 2010





Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

Datasheet of UC28025DW - IC REG CTRLR BST FLYBK 16-SOIC

UC28023 UC28025

SLUS557F - MARCH 2003 - REVISED AUGUST 2010

## **ELECTRICAL CHARACTERISTICS**

 $T_A$  = -40°C to 105°C ,  $T_J$  =  $T_{A_1}$   $R_T$  = 3.65 kΩ,  $C_T$  = 1 nF,  $V_{CC}$  = 15 V (unless otherwise noted)

|                        | PARAMETER                                  |         | TEST                         | CONDITIONS              | MIN  | TYP  | MAX  | UNIT  |
|------------------------|--------------------------------------------|---------|------------------------------|-------------------------|------|------|------|-------|
| REFERENC               | CE                                         |         |                              |                         |      |      |      |       |
| V <sub>REF</sub>       | Reference voltage                          |         | T <sub>J</sub> = 25°C,       | I <sub>REF</sub> = 1 mA | 5.05 | 5.10 | 5.15 | V     |
|                        | Line regulation voltage                    |         | 10 V ≤ V <sub>CC</sub> ≤ 30  | ) V                     |      | 2    | 15   |       |
|                        | Load regulation voltage                    |         | 1 mA ≤ I <sub>REF</sub> ≤ 1  | 0 mA                    |      | 5    | 15   | mV    |
|                        | Temperature stability <sup>(1)</sup>       |         | $T_{(min)} < T_A < T_{(n)}$  | nax)                    |      | 0.2  | 0.4  | mV/°C |
|                        | Total output voltage variation(            | )       | Line, load, temp             | •                       | 4.95 |      | 5.25 | V     |
|                        | Output noise voltage <sup>(1)</sup>        |         | 10 Hz < f < 10 k             | Hz                      |      | 50   |      | μV    |
|                        | Long term stability voltage <sup>(1)</sup> |         | T <sub>J</sub> = 125°C,      | 1000 hours              |      | 5    | 25   | mV    |
| I <sub>SS</sub>        | Short circuit current                      |         | V <sub>REF</sub> = 0 V       |                         | -20  | -50  | -100 | mA    |
| OSCILLATO              | OR                                         |         | •                            |                         | •    |      |      |       |
| fosc                   | Initial accuracy <sup>(1)</sup>            |         | T <sub>J</sub> = 25°C        |                         | 360  | 400  | 440  | kHz   |
|                        | Voltage stability <sup>(1)</sup>           |         | 10 V ≤ V <sub>CC</sub> ≤ 30  | ) V                     |      | 0.2% | 2.0% |       |
|                        | Temperature stability <sup>(1)</sup>       |         | $T_{(min)} < T_A < T_{(n)}$  | nax)                    |      | 5%   |      |       |
|                        | Total voltage variation <sup>(1)</sup>     |         | Line, temperatu              |                         | 340  |      | 460  | kHz   |
| V <sub>CLOCK</sub> H   | High-level clock output voltage            | 9       |                              |                         | 3.9  | 4.5  |      |       |
| V <sub>CLOCK</sub> L   | Low-level clock output voltage             | 1       |                              |                         |      | 2.3  | 2.9  |       |
| V <sub>RAMP(p)</sub>   | Ramp peak voltage <sup>(1)</sup>           |         |                              |                         | 2.6  | 2.8  | 3.0  | V     |
| V <sub>RAMP(v)</sub>   | Ramp valley voltage <sup>(1)</sup>         |         |                              |                         | 0.70 | 1.00 | 1.25 |       |
| V <sub>RAMP(v-p)</sub> | Ramp vally-to-peak voltage <sup>(1)</sup>  |         |                              |                         | 1.6  | 1.8  | 2.0  |       |
| ERROR AN               | /IPLIFIER                                  |         | •                            |                         | •    |      |      |       |
| V <sub>IN</sub>        | Input offset voltage                       |         |                              |                         |      |      | 15   | mV    |
| I <sub>BIAS</sub>      | Input bias current                         |         |                              |                         |      | 0.6  | 3.0  |       |
| I <sub>IN</sub>        | Input offset current                       |         |                              |                         |      | 0.1  | 1.0  | μΑ    |
| A <sub>VOL</sub>       | Open loop gain                             |         | 1 V ≤ V <sub>OUT</sub> ≤ 4 ' | V                       | 60   | 95   |      |       |
| CMRR                   | Common mode rejection ratio                |         | 1.5 V ≤ V <sub>CM</sub> ≤ 5  | .5 V                    | 75   | 95   |      | dB    |
| PSRR                   | Power supply rejection ratio               |         | 10 V ≤ V <sub>CC</sub> ≤ 30  | ) V                     | 85   | 110  |      |       |
| I <sub>OUT(sink)</sub> | Output sink current                        |         | V <sub>(EAOUT)</sub> = 1 V   |                         | 1.0  | 2.5  |      |       |
| IOUT(src)              | Output source current                      |         | V <sub>(EAOUT)</sub> = 4 V   |                         | -0.5 | -1.3 |      | mA    |
| V <sub>OH</sub>        | High-level output voltage                  |         | I <sub>(EAOUT)</sub> = -0.5  | mA                      | 4.0  | 4.7  | 5.0  |       |
| V <sub>OL</sub>        | Low-level output voltage                   |         | I <sub>(EAOUT)</sub> = 1 mA  | A .                     | 0    | 0.5  | 1.0  | V     |
|                        | Unity gain bandwidth <sup>(1)</sup>        |         |                              |                         | 3.0  | 5.5  |      | MHz   |
|                        | Slew rate <sup>(1)</sup>                   |         |                              |                         | 6    | 12   |      | V/μs  |
| PWM COM                | PARATOR                                    |         |                              |                         |      |      |      |       |
| I <sub>BIAS</sub>      | RAMP bias current                          |         | V <sub>RAMP</sub> = 0 V      |                         |      | -1   | -5   | μΑ    |
|                        |                                            | UC28023 |                              |                         | 80%  | 90%  |      |       |
|                        | Maximum duty cycle                         | UC28025 | (2)                          |                         | 40%  | 45%  |      |       |
|                        |                                            | UC28023 |                              |                         |      |      | 0%   |       |
|                        | Minimum duty cycle                         | UC28025 |                              |                         |      |      | 0%   |       |
|                        | EAOUT zero DC threshold                    | •       | V <sub>RAMP</sub> = 0 V      |                         | 1.10 | 1.25 | 1.40 | V     |
| t <sub>DELAY</sub>     | Delay to output time <sup>(1)</sup>        |         |                              |                         |      | 50   | 100  | ns    |

<sup>(1)</sup> Ensured by design. Not production tested.



<sup>(2)</sup> Tested as 80% minimum for the oscillator which is the equivalent of 40% for UC28025.



Datasheet of UC28025DW - IC REG CTRLR BST FLYBK 16-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

UC28023 UC28025

SLUS557F - MARCH 2003 - REVISED AUGUST 2010

#### **ELECTRICAL CHARACTERISTICS**

 $T_A$  = -40°C to 105°C ,  $T_J$  =  $T_{A_1}$   $R_T$  = 3.65 k $\Omega$ ,  $C_T$  = 1 nF,  $V_{CC}$  = 15 V (unless otherwise noted)

|                     | PARAMETER                            |         | TEST CONDITIONS                                                                       | MIN  | TYP  | MAX  | UNIT |
|---------------------|--------------------------------------|---------|---------------------------------------------------------------------------------------|------|------|------|------|
| SOFT-ST             | ART                                  |         |                                                                                       |      |      |      |      |
| I <sub>CHG</sub>    | Charge current                       |         | V <sub>SS</sub> = 0.5 V                                                               | 3    | 9    | 20   | μΑ   |
| I <sub>DISCHG</sub> | Discharge current                    |         | V <sub>SS</sub> = 1.0 V                                                               | 1.0  | 7.5  |      | mA   |
| CURREN              | T LIMIT/SHUTDOWN                     |         |                                                                                       |      |      |      |      |
| I <sub>LIMIT</sub>  | Current limit bias current           |         | 0 V < V <sub>(ILIM/SD)</sub> < 4 V                                                    |      |      | ±10  | μΑ   |
| ILIMIT              | Offset voltage                       | UC28023 | , ,                                                                                   |      |      | 15   | mV   |
| I <sub>LIMREF</sub> | Common mode range <sup>(1)</sup>     | UC28023 |                                                                                       | 1.00 |      | 1.25 |      |
|                     | Current limit threshold voltage      | UC28025 |                                                                                       | 0.9  | 1.0  | 1.1  | V    |
|                     | Shutdown threshold voltage           |         |                                                                                       | 1.25 | 1.40 | 1.55 |      |
| t <sub>DELAY</sub>  | Delay to output time <sup>(1)</sup>  |         |                                                                                       |      | 50   | 80   | ns   |
| OUTPUT              |                                      |         |                                                                                       |      |      |      |      |
|                     |                                      |         | I <sub>OUT</sub> = 20 mA                                                              |      | 0.25 | 0.40 |      |
| $V_{OL}$            | Low-level output voltage             |         | I <sub>OUT</sub> = 200 mA                                                             |      | 1.2  | 2.2  |      |
|                     |                                      |         | I <sub>OUT</sub> = -20 mA                                                             | 13.0 | 13.5 |      | V    |
| $V_{OH}$            | High-level output voltage            |         | I <sub>OUT</sub> = -200 mA                                                            | 12   | 13   |      |      |
|                     | Collector leakage                    |         | V <sub>C</sub> = 30 V                                                                 | 100  | 500  |      | μΑ   |
|                     | Rise time / Fall time <sup>(1)</sup> |         | C <sub>LOAD</sub> = 1 nF                                                              | 30   | 60   |      | ns   |
| UNDERV              | OLTAGE LOCKOUT (UVLO)                |         |                                                                                       |      |      |      |      |
|                     | Start threshold voltage              |         |                                                                                       | 8.8  | 9.2  | 9.6  |      |
|                     | Hysteresis                           |         |                                                                                       | 0.4  | 0.8  | 1.2  | V    |
| SUPPLY              | CURRENT                              |         |                                                                                       |      |      |      |      |
|                     | Start-up current                     |         | V <sub>CC</sub> = 8 V                                                                 |      | 1.1  | 2.0  |      |
| I <sub>CC</sub>     | Operating current                    |         | V <sub>INV</sub> = V <sub>RAMP</sub> = V <sub>ILIM</sub> = 0 V V <sub>INV</sub> = 1 V |      | 25   | 35   | mA   |

<sup>(1)</sup> Ensured by design. Not production tested.

# THERMAL RESISTANCE

| PACKAGE           | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|-------------------|------------------------|------------------------|
| N <sup>(2)</sup>  | 90(2)                  | 45                     |
| DW <sup>(2)</sup> | 50-100 <sup>(2)</sup>  | 27                     |

 $^{(2)}$  Specified  $\theta_{JA}$  (junction-to-ambient) is for devices mountied to 5-square-inch FR4 PC board with one ounce copper where noted. When resistance range is given, lower values are for 5-square-inch aluminum PC board. Test PWB is 0.062 inches thick and typically uses 0.635 mm trace width for power packages and 1.3 mm trace widths for non-power packages with a 100x100 mil probe land area at the end of each trace.



Datasheet of UC28025DW - IC REG CTRLR BST FLYBK 16-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

UC28023 UC28025

SLUS557F - MARCH 2003 - REVISED AUGUST 2010

## **FUNCTIONAL BLOCK DIAGRAM**







Datasheet of UC28025DW - IC REG CTRLR BST FLYBK 16-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

UC28023 UC28025

SLUS557F - MARCH 2003 - REVISED AUGUST 2010

# **TERMINAL FUNCTIONS**

| TERMINAL |         | IINAL   |     | DECODIDATION                                                                                                                                                                                                                                                     |  |  |  |  |
|----------|---------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME     | UC28023 | UC28025 | I/O | DESCRIPTION                                                                                                                                                                                                                                                      |  |  |  |  |
| CLOCK    | 4       | 4       | 0   | Output of the internal oscillator                                                                                                                                                                                                                                |  |  |  |  |
| СТ       | 6       | 6       | I   | Timing capacitor connection pin for oscillator frequency programming. The timing capacitor should be connected to the device ground using minimal trace length.                                                                                                  |  |  |  |  |
| EAOUT    | 3       | 3       | 0   | Output of the error amplifier for compensation                                                                                                                                                                                                                   |  |  |  |  |
| GND      | 10      | 10      | -   | Analog ground return pin.                                                                                                                                                                                                                                        |  |  |  |  |
| ILIM/SD  | 9       | 9       | I   | Input to the current limit comparator and the shutdown comparator.                                                                                                                                                                                               |  |  |  |  |
| ILIMREF  | 11      | -       | I   | Pin to set the current limit threshold externally.                                                                                                                                                                                                               |  |  |  |  |
| INV      | 1       | 1       | I   | Inverting input to the error amplifier                                                                                                                                                                                                                           |  |  |  |  |
| NI       | 2       | 2       | 1   | Non-inverting input to the error amplifier                                                                                                                                                                                                                       |  |  |  |  |
| OUT      | 14      | -       | 0   | High current totem pole output of the on-chip drive stage.                                                                                                                                                                                                       |  |  |  |  |
| OUTA     | -       | 11      | 0   | High current totem pole output A of the on-chip drive stage.                                                                                                                                                                                                     |  |  |  |  |
| OUTB     | -       | 14      | 0   | High current totem pole output B of the on-chip drive stage.                                                                                                                                                                                                     |  |  |  |  |
| PGND     | 12      | 12      | -   | Ground return pin for the output driver stage                                                                                                                                                                                                                    |  |  |  |  |
| RAMP     | 7       | 7       | I   | Non-inverting input to the PWM comparator with 1.25-V internal input offset. In voltage mode operation this serves as the input voltage feed-forward function by using the CT ramp. In peak current mode operation, this serves as the slope compensation input. |  |  |  |  |
| RT       | 5       | 5       | 1   | Timing resistor connection pin for oscillator frequency programming                                                                                                                                                                                              |  |  |  |  |
| SS       | 8       | 8       | I   | Soft-start input pin.                                                                                                                                                                                                                                            |  |  |  |  |
| VC       | 13      | 13      | -   | Power supply pin for the output stage. This pin should be bypassed with a $0.1$ - $\mu F$ monolithic ceramic low ESL capacitor with minimal trace lengths.                                                                                                       |  |  |  |  |
| VCC      | 15      | 15      | -   | Power supply pin for the device. This pin should be bypassed with a 0.1- $\mu$ F monolithic ceramic low ESL capacitor with minimal trace lengths                                                                                                                 |  |  |  |  |
| VREF     | 16      | 16      | 0   | 5.1-V reference. For stability, the reference should be bypassed with a 0.1- $\mu$ F monolithic ceramic low ESL capacitor and minimal trace length to the ground plane.                                                                                          |  |  |  |  |



UC28025

SLUS557F - MARCH 2003 - REVISED AUGUST 2010

# **APPLICATION INFORMATION**



Figure 1. Typical Application: 1.5 MHz, 48-V to 5-V DC/DC Push-Pull Converter Using UC28025



**UC28023** 

SLUS557F - MARCH 2003 - REVISED AUGUST 2010

#### **APPLICATION INFORMATION**

#### **PCB LAYOUT CONSIDERATIONS**

High speed circuits demand careful attention to layout and component placement. To assure proper performance of the UC2802x follow these rules:

- 1. Use a ground plane.
- 2. Damp or clamp parasitic inductive kick energy from the gate of driven MOSFETs. Do not allow the output pins to ring below ground. A series gate resistor or a shunt 1-A Schottky diode at the output pin serves this purpose.
- 3. Bypass VCC, VC, and VREF. Use 0.1-µF monolithic ceramic capacitors with low equivalent series inductance. Allow less than 1-cm of total lead length for each capacitor between the bypassed pin and the ground plane.
- 4. Treat the timing capacitor, C<sub>T</sub>, as a bypass capacitor.

## **ERROR AMPLIFIER**

Figure 2 shows a simplified schematic of the UC2802x error amplifier and Figures 3 and 4 show its characteristics.



Figure 2. Simplified Error Amplifier Schematic

UDG-03049



Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

SLUS557F - MARCH 2003 - REVISED AUGUST 2010

#### **APPLICATION INFORMATION**



Figure 3. Open Loop Frequency Response



Figure 4. Unity Gain Slew Rate

## **CONTROL METHODS**



Figure 5. Voltage Mode Control



Figure 6. Peak Current Mode Control



UDG-03050

**UC28023 UC28025** 

SLUS557F - MARCH 2003 - REVISED AUGUST 2010

## **APPLICATION INFORMATION**

## **OSCILLATOR**



**DEAD TIME** vs **TIMING CAPACITANCE** 10.0 3 k $\Omega \leq R_T \leq 100 \text{ k}\Omega$ 4.70 2.20  $T_D$  - Dead Time -  $\mu s$ 1.00 0.47 0.22 0.10 0.047 1.0 10.0 22.0 100 0.47 C<sub>T</sub> - Timing Capacitance - nF Figure 8.

Figure 7. Oscillator Circuit





**INSTRUMENTS** www.ti.com



UC28025

SLUS557F - MARCH 2003 - REVISED AUGUST 2010

### **APPLICATION INFORMATION**

## **SYNCHRONIZATION**

Figure 11 shows a generalized synchronization. Figure 12 shows a synchronozed operation of two units in close proximity.



Figure 11. Generalized Synchronization



Figure 12. Synchronization of Two Units In Close **Proximity** 



Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

**UC28023** 

SLUS557F - MARCH 2003 - REVISED AUGUST 2010

#### **APPLICATION INFORMATION**

#### **FEEDFORWARD CIRCUIT**



UDG-03050

Figure 13. Feedforward Technique for Off-Line Voltage-Mode Applications

#### CONSTANT VOLT-SECOND CLAMP CIRCUIT

The circuit for the UC28023 shown in Figure 14 describes achievement a constant volt-second product clamp over varying input voltages. The ramp generator components,  $R_T$  and  $C_R$  are chosen so that the ramp at Pin 9 (ILIM/SD) crosses the 1-V threshold at the same time the desired maximum volt-second product is reached. The delay through the functional inverter block must be such that the ramp capacitor can be completely discharged during the minimum deadtime.



UDG-03050

Figure 14. Achieving Constant Volt-Second Product Clamp with the UC28023



Datasheet of UC28025DW - IC REG CTRLR BST FLYBK 16-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# UC28023 UC28025

SLUS557F - MARCH 2003 - REVISED AUGUST 2010

The circuit for the UC28025 shown in Figure 15 describes achievement a constant volt-second product clamp over varying input voltages. The ramp generator components,  $R_T$  and  $C_R$  are chosen so that the ramp at Pin 9 (ILIM/SD) crosses the 1-V threshold at the same time the desired maximum volt-second product is reached. The delay through the functional inverter block must be such that the ramp capacitor can be completely discharged during the minimum deadtime.



Figure 15. Achieving Constant Volt-Second Product Clamp with the UC28025



## **APPLICATION INFORMATION**

## **OUTPUTS**

UC28023 has one output and UC28025 has dual alternating outputs.



Figure 16. Simplified Schematic









Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

SLUS557F - MARCH 2003 - REVISED AUGUST 2010

### **APPLICATION INFORMATION**

# **Open Loop Laboratory Test Fixture**

The following test fixture is useful for exercising many of the UC28025's functions and measuring their specifications. As with any wideband circuit, careful ground and by-pass procedures should be followed. The use of a ground plane is highly recommended.



Figure 20. Laboratory Test Fixture

#### References

- 1. 1.5-MHz Current Mode IC Controlled 50-Watt Power Supply, Texas Instruments Application Note Literature No. SLUA053.
- 2. The UC3823A,B and UC3825A,B Enhanced Generation of PWM Controllers, Texas Instruments Application Note Literature No. SLUA125.

# **Revision History Rev E to Rev F**

1. Updated Typical Application Diagram, Figure 1, page 8.





Datasheet of UC28025DW - IC REG CTRLR BST FLYBK 16-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

26-Mar-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty |                                   | Lead/Ball Finish | MSL Peak Temp              | Op Temp (°C) | Device Marking     | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------------------------|------------------|----------------------------|--------------|--------------------|---------|
| UC28023DW        | ACTIVE | SOIC         | DW                 | 16   | 40             | (2)<br>Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | (3)<br>Level-2-260C-1 YEAR | -40 to 105   | (4/5)<br>UC28023DW | Samples |
| UC28023DWG4      | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 105   | UC28023DW          | Samples |
| UC28023DWR       | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 105   | UC28023DW          | Samples |
| UC28023DWRG4     | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 105   | UC28023DW          | Samples |
| UC28025DW        | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 105   | UC28025DW          | Samples |
| UC28025DWG4      | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 105   | UC28025DW          | Samples |
| UC28025DWR       | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 105   | UC28025DW          | Samples |
| UC28025DWRG4     | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 105   | UC28025DW          | Samples |
| UC28025N         | ACTIVE | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | N / A for Pkg Type         | -40 to 105   | UC28025N           | Samples |
| UC28025NG4       | ACTIVE | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | N / A for Pkg Type         | -40 to 105   | UC28025N           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): This terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flieber between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS Compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight

Addendum-Page 1



# Distributor of Texas Instruments: Excellent Integrated System Limited Datasheet of UC28025DW - IC REG CTRLR BST FLYBK 16-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

www.ti.com 26-Mar-2016

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Datasheet of UC28025DW - IC REG CTRLR BST FLYBK 16-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals **Data Converters** dataconverter.ti.com www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial

 Clocks and Timers
 www.ti.com/clocks
 Industrial
 www.ti.com/industrial

 Interface
 interface.ti.com
 Medical
 www.ti.com/medical

 Logic
 logic.ti.com
 Security
 www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

**Products** 

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated