

#### **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Fairchild Semiconductor 74LVTH322245G

For any questions, you can email us directly: <a href="mailto:sales@integrated-circuit.com">sales@integrated-circuit.com</a>





May 2002 Revised May 2002

### 74LVT322245 • 74LVTH322245 Low Voltage 32-Bit Transceiver with 3-STATE Outputs and 25 $\Omega$ Series Resistors in A Port Outputs

#### **General Description**

The LVT322245 and LVTH322245 contain thirty-two non-inverting bidirectional buffers with 3-STATE outputs and are intended for bus oriented applications. The device is byte controlled. Each byte has separate control inputs which can be shorted together for full 32-bit operation. The  $T/\overline{R}$  inputs determine the direction of data flow through the device. The  $\overline{OE}$  inputs disable both the A and B ports by placing them in a high impedance state.

The LVT322245 and LVTH322245 are designed with equivalent  $25\Omega$  series resistance in both the HIGH and LOW states on the A Port outputs. This design reduces line noise in applications such as memory address drivers, clock drivers, and bus transceivers/transmitters.

The LVTH322245 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs

These non-inverting transceivers are designed for low-voltage (3.3V)  $V_{CC}$  applications, but with the capability to provide a TTL interface to a 5V environment. The LVT322245 and LVTH322245 are fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation.

#### **Features**

- $\blacksquare$  Input and output interface capability to systems at 5V  $\rm V_{CC}$
- Bushold data inputs eliminate the need for external pull-up resistors to hold unused inputs (74LVTH322245)
- Also available without bushold feature (74LVT322245)
- Live insertion/extraction permitted
- Power Up/Power Down high impedance provides glitch-free bus loading
- A Port outputs include equivalent series resistance of 25Ω making external termination resistors unnecessary and reducing overshoot and undershoot
- A Port outputs source/sink ±12 mA

  B Port outputs source/sink -32 mA/+64 mA
- ESD performance:

Human-body model > 2000V

Machine model > 200V

Charged-device model > 1000V

■ Packaged in plastic Fine-Pitch Ball Grid Array (FBGA)

#### **Ordering Code:**

| Order Number                       | Package Number          | Package Description                                                 |
|------------------------------------|-------------------------|---------------------------------------------------------------------|
| 74LVT322245G<br>(Note 1) (Note 2)  | BGA96A<br>(Preliminary) | 96-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide |
| 74LVTH322245G<br>(Note 1) (Note 2) | BGA96A                  | 96-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide |

Note 1: Ordering code "G" indicates TRAYS.

Note 2: Devices also available in TAPE and REEL. Specify by appending the suffix letter "X" to the ordering code

#### Logic Symbol



## 74LVT322245 • 74LVTH322245

#### **Connection Diagram**

(Top Thru View)

#### **FBGA Pin Descriptions**

| Pin Names                                                          | Description                      |
|--------------------------------------------------------------------|----------------------------------|
| OE <sub>n</sub>                                                    | Output Enable Input (Active LOW) |
| $T/\overline{R}_n$                                                 | Transmit/Receive Input           |
| A <sub>0</sub> -A <sub>31</sub><br>B <sub>0</sub> -B <sub>31</sub> | Side A Inputs/3-STATE Outputs    |
| B <sub>0</sub> -B <sub>31</sub>                                    | Side B Inputs/3-STATE Outputs    |

#### Pin Assignments for FBGA

|   | 1               | 2               | 3                  | 4                | 5               | 6               |
|---|-----------------|-----------------|--------------------|------------------|-----------------|-----------------|
| Α | B <sub>1</sub>  | B <sub>0</sub>  | T/R <sub>1</sub>   | OE <sub>1</sub>  | A <sub>0</sub>  | A <sub>1</sub>  |
| В | B <sub>3</sub>  | B <sub>2</sub>  | GND                | GND              | A <sub>2</sub>  | A <sub>3</sub>  |
| С | B <sub>5</sub>  | B <sub>4</sub>  | V <sub>CC1</sub>   | V <sub>CC1</sub> | A <sub>4</sub>  | A <sub>5</sub>  |
| D | B <sub>7</sub>  | В <sub>6</sub>  | GND                | GND              | A <sub>6</sub>  | A <sub>7</sub>  |
| E | B <sub>9</sub>  | B <sub>8</sub>  | GND                | GND              | A <sub>8</sub>  | A <sub>9</sub>  |
| F | B <sub>11</sub> | B <sub>10</sub> | V <sub>CC1</sub>   | V <sub>CC1</sub> | A <sub>10</sub> | A <sub>11</sub> |
| G | B <sub>13</sub> | B <sub>12</sub> | GND                | GND              | A <sub>12</sub> | A <sub>13</sub> |
| Н | B <sub>14</sub> | B <sub>15</sub> | $T/\overline{R}_2$ | OE <sub>2</sub>  | A <sub>15</sub> | A <sub>14</sub> |
| J | B <sub>17</sub> | B <sub>16</sub> | T/R <sub>3</sub>   | OE <sub>3</sub>  | A <sub>16</sub> | A <sub>17</sub> |
| K | B <sub>19</sub> | B <sub>18</sub> | GND                | GND              | A <sub>18</sub> | A <sub>19</sub> |
| L | B <sub>21</sub> | B <sub>20</sub> | $V_{CC2}$          | $V_{CC2}$        | A <sub>20</sub> | A <sub>21</sub> |
| M | B <sub>23</sub> | B <sub>22</sub> | GND                | GND              | A <sub>22</sub> | A <sub>23</sub> |
| N | B <sub>25</sub> | B <sub>24</sub> | GND                | GND              | A <sub>24</sub> | A <sub>25</sub> |
| Р | B <sub>27</sub> | B <sub>26</sub> | $V_{CC2}$          | V <sub>CC2</sub> | A <sub>26</sub> | A <sub>27</sub> |
| R | B <sub>29</sub> | B <sub>28</sub> | GND                | GND              | A <sub>28</sub> | A <sub>29</sub> |
| T | B <sub>30</sub> | B <sub>31</sub> | T/R <sub>4</sub>   | OE <sub>4</sub>  | A <sub>31</sub> | A <sub>30</sub> |

#### **Truth Tables**

| Inp             | uts              | Outrot                                                                          |
|-----------------|------------------|---------------------------------------------------------------------------------|
| OE <sub>1</sub> | T/R <sub>1</sub> | Outputs                                                                         |
| L               | L                | Bus B <sub>0</sub> –B <sub>7</sub> Data to Bus A <sub>0</sub> –A <sub>7</sub>   |
| L               | Н                | Bus A <sub>0</sub> -A <sub>7</sub> Data to Bus B <sub>0</sub> -B <sub>7</sub>   |
| Н               | Х                | HIGH-Z State on A <sub>0</sub> -A <sub>7</sub> , B <sub>0</sub> -B <sub>7</sub> |

| Inp             | uts              | Outrots                                                                           |
|-----------------|------------------|-----------------------------------------------------------------------------------|
| OE <sub>2</sub> | T/R <sub>2</sub> | Outputs                                                                           |
| L               | L                | Bus B <sub>8</sub> -B <sub>15</sub> Data to Bus A <sub>8</sub> -A <sub>15</sub>   |
| L               | Н                | Bus A <sub>8</sub> -A <sub>15</sub> Data to Bus B <sub>8</sub> -B <sub>15</sub>   |
| Н               | Х                | HIGH-Z State on A <sub>8</sub> -A <sub>15</sub> , B <sub>8</sub> -B <sub>15</sub> |

H = HIGH Voltage Level L = LOW Voltage Level

| Inp             | uts              | Out with                                                                            |  |  |  |
|-----------------|------------------|-------------------------------------------------------------------------------------|--|--|--|
| OE <sub>3</sub> | T/R <sub>3</sub> | Outputs                                                                             |  |  |  |
| L               | L                | Bus B <sub>16</sub> –B <sub>23</sub> Data to Bus A <sub>16</sub> –A <sub>23</sub>   |  |  |  |
| L               | Н                | Bus A <sub>16</sub> –A <sub>23</sub> Data to Bus B <sub>16</sub> –B <sub>23</sub>   |  |  |  |
| Н               | Х                | HIGH-Z State on A <sub>16</sub> -A <sub>23</sub> , B <sub>16</sub> -B <sub>23</sub> |  |  |  |

| Inp             | uts              | Outrote                                                                             |
|-----------------|------------------|-------------------------------------------------------------------------------------|
| OE <sub>4</sub> | T/R <sub>4</sub> | Outputs                                                                             |
| L               | L                | Bus B <sub>24</sub> –B <sub>31</sub> Data to Bus A <sub>24</sub> –A <sub>31</sub>   |
| L               | Н                | Bus A <sub>24</sub> –A <sub>31</sub> Data to Bus B <sub>24</sub> –B <sub>31</sub>   |
| Н               | Х                | HIGH-Z State on A <sub>24</sub> –A <sub>31</sub> , B <sub>24</sub> –B <sub>31</sub> |

X = Immaterial Z = High Impedance

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### **Functional Description**

The LVT322245 and LVTH322245 contain thirty-two non-inverting bidirectional buffers with 3-STATE outputs. The device is byte controlled with each byte functioning identically, but independent of the other. The control pins can be shorted together to obtain 16-bit or full 32-bit operation.

#### **Logic Diagrams**









 $\rm V_{\rm CC1}$  is associated with Bytes 1 and 2.

 $\rm V_{\rm CC2}$  is associated with Bytes 3 and 4.

Note: Please note that these diagrams are provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### Distributor of Fairchild Semiconductor: Excellent Integrated System Limited

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

| Symbol           | Parameter                        | Value        | Conditions                                            | Units |
|------------------|----------------------------------|--------------|-------------------------------------------------------|-------|
| V <sub>CC</sub>  | Supply Voltage                   | -0.5 to +4.6 |                                                       | V     |
| V <sub>I</sub>   | DC Input Voltage                 | -0.5 to +7.0 |                                                       | V     |
| Vo               | Output Voltage                   | -0.5 to +7.0 | Output in 3-STATE                                     | V     |
|                  |                                  | -0.5 to +7.0 | Output in HIGH or LOW State (Note 4)                  | _ v   |
| I <sub>IK</sub>  | DC Input Diode Current           | -50          | V <sub>I</sub> < GND                                  | mA    |
| l <sub>ok</sub>  | DC Output Diode Current          | -50          | V <sub>O</sub> < GND                                  | mA    |
| I <sub>O</sub>   | DC Output Current                | 64           | V <sub>O</sub> > V <sub>CC</sub> Output at HIGH State | mA    |
|                  |                                  | 128          | V <sub>O</sub> > V <sub>CC</sub> Output at LOW State  | IIIA  |
| I <sub>cc</sub>  | DC Supply Current per Supply Pin | ±64          |                                                       | mA    |
| I <sub>GND</sub> | DC Ground Current per Ground Pin | ±128         |                                                       | mA    |
| T <sub>STG</sub> | Storage Temperature              | -65 to +150  |                                                       | °C    |

#### **Recommended Operating Conditions**

| Symbol          | Parameter                                                            | Min    | Max | Units |      |
|-----------------|----------------------------------------------------------------------|--------|-----|-------|------|
| V <sub>CC</sub> | Supply Voltage                                                       |        | 2.7 | 3.6   | V    |
| V <sub>I</sub>  | Input Voltage                                                        |        | 0   | 5.5   | V    |
| I <sub>OH</sub> | HIGH Level Output Current                                            | B Port |     | -32   | mA   |
|                 |                                                                      | A Port |     | -12   | IIIA |
| I <sub>OL</sub> | LOW Level Output Current                                             | B Port |     | 64    | mA   |
|                 |                                                                      | A Port |     | 12    | IIIA |
| T <sub>A</sub>  | Free Air Operating Temperature                                       |        | -40 | +85   | °C   |
| Δt/ΔV           | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V |        | 0   | 10    | ns/V |

Note 3: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions is not implied.

Note 4: Io Absolute Maximum Rating must be observed.

#### **DC Electrical Characteristics**

| Symbol               | Param                                | otor         | V <sub>CC</sub> | $T_A = -40^{\circ}C$  | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |       | Conditions                             |
|----------------------|--------------------------------------|--------------|-----------------|-----------------------|-----------------------------------------------|-------|----------------------------------------|
| Syllibol             | i didilicio                          |              | (V)             | Min                   | Max                                           | Units |                                        |
| V <sub>IK</sub>      | Input Clamp Diode Voltage            |              | 2.7             |                       | -1.2                                          | V     | I <sub>I</sub> = -18 mA                |
| V <sub>IH</sub>      | Input HIGH Voltage Input LOW Voltage |              | 2.7-3.6         | 2.0                   |                                               | V     | $V_{\Omega} \le 0.1 \text{V or}$       |
| V <sub>IL</sub>      |                                      |              | 2.7-3.6         |                       | 0.8                                           | V     | $V_O \ge V_{CC} - 0.1V$                |
| V <sub>OH</sub>      | Output HIGH Voltage                  | A Port       | 3.0             | 2.0                   |                                               | V     | I <sub>OH</sub> = -12 mA               |
|                      |                                      | A POIT       | 2.7-3.6         | V <sub>CC</sub> - 0.2 |                                               | V     | $I_{OH} = -100 \mu A$                  |
|                      |                                      | B Port       | 2.7             | 2.4                   |                                               | V     | $I_{OH} = -8 \text{ mA}$               |
|                      |                                      | B POIL       | 3.0             | 2.0                   |                                               | V     | $I_{OH} = -32 \text{ mA}$              |
| V <sub>OL</sub>      | Output LOW Voltage                   | A Port       | 3.0             |                       | 0.8                                           | V     | I <sub>OL</sub> = 12 mA                |
|                      |                                      | A POIL       | 2.7             |                       | 0.2                                           | V     | $I_{OL} = 100 \mu A$                   |
|                      |                                      |              | 2.7             |                       | 0.5                                           | V     | I <sub>OL</sub> = 24 mA                |
|                      |                                      | B Port       | 3.0             |                       | 0.4                                           |       | I <sub>OL</sub> = 16 mA                |
|                      |                                      | B FOIL       | 3.0             |                       | 0.5                                           |       | I <sub>OL</sub> = 32 mA                |
|                      |                                      |              | 3.0             |                       | 0.55                                          |       | I <sub>OL</sub> = 64 mA                |
| I <sub>I(HOLD)</sub> | Bushold Input Minimum Drive          |              | 3.0             | 75                    |                                               | μА    | $V_{I} = 0.8V$                         |
| (Note 5)             |                                      |              | 3.0             | -75                   |                                               | μΑ    | V <sub>I</sub> = 2.0V                  |
| I <sub>I(OD)</sub>   | Bushold Input Over-Drive             |              | 3.0             | 500                   |                                               | μА    | (Note 6)                               |
| (Note 5)             | Current to Change State              |              |                 | -500                  |                                               | μΑ    | (Note 7)                               |
| l <sub>l</sub>       | Input Current                        |              | 3.6             |                       | 10                                            |       | V <sub>I</sub> = 5.5V                  |
|                      |                                      | Control Pins | 3.6             |                       | ±1                                            | μА    | V <sub>I</sub> = 0V or V <sub>CC</sub> |
|                      |                                      | Data Pins    | 3.6             |                       | -5                                            | μΛ    | $V_I = 0V$                             |
|                      | Data Pins                            |              | 3.0             |                       | 1                                             |       | $V_I = V_{CC}$                         |
| I <sub>OFF</sub>     | Power Off Leakage Current            | •            | 0               |                       | ±100                                          | μΑ    | $0V \le V_I \text{ or } V_O \le 5.5V$  |



#### DC Electrical Characteristics (Continued)

| Symbol                       | Parameter                                 |                                      | V <sub>CC</sub> | T <sub>A</sub> = -40° | C to +85°C | Units | Conditions                                                                    |
|------------------------------|-------------------------------------------|--------------------------------------|-----------------|-----------------------|------------|-------|-------------------------------------------------------------------------------|
| Cymbol                       | T didilictor                              |                                      | (V)             | Min                   | Max        | Onno  | Conditions                                                                    |
| I <sub>PU/PD</sub>           | Power Up/Down<br>3-STATE Current          |                                      | 0-1.5V          |                       | ±100       | μА    | $V_O = 0.5V$ to 3.0V<br>$V_I = GND$ to $V_{CC}$                               |
| I <sub>OZL</sub>             | 3-STATE Output Leakage Current            |                                      | 3.6             |                       | -5         | μΑ    | V <sub>O</sub> = 0.5V                                                         |
| I <sub>OZL</sub><br>(Note 5) | 3-STATE Output Leakage Current            |                                      | 3.6             |                       | -5         | μА    | V <sub>O</sub> = 0.0V                                                         |
| l <sub>OZH</sub>             | 3-STATE Output Leakage Current            |                                      | 3.6             |                       | 5          | μΑ    | V <sub>O</sub> = 3.0V                                                         |
| I <sub>OZH</sub><br>(Note 5) | 3-STATE Output Leakage Current            |                                      | 3.6             |                       | 5          | μА    | V <sub>O</sub> = 3.6V                                                         |
| I <sub>OZH</sub> +           | 3-STATE Output Leakage Current            |                                      | 3.6             |                       | 10         | μΑ    | $V_{CC} < V_O \le 5.5V$                                                       |
| I <sub>CCH</sub>             | Power Supply Current                      | V <sub>CC1</sub> or V <sub>CC2</sub> | 3.6             |                       | 0.19       | mA    | Outputs HIGH                                                                  |
| I <sub>CCL</sub>             | Power Supply Current                      | V <sub>CC1</sub> or V <sub>CC2</sub> | 3.6             |                       | 5          | mA    | Outputs LOW                                                                   |
| I <sub>CCZ</sub>             | Power Supply Current                      | V <sub>CC1</sub> or V <sub>CC2</sub> | 3.6             |                       | 0.19       | mA    | Outputs Disabled                                                              |
| I <sub>CCZ</sub> +           | Power Supply Current                      | V <sub>CC1</sub> or V <sub>CC2</sub> | 3.6             |                       | 0.19       | mA    | V <sub>CC</sub> ≤ V <sub>O</sub> ≤ 5.5V,<br>Outputs Disabled                  |
| Δl <sub>CC</sub>             | Increase in Power Supply Current (Note 8) | V <sub>CC1</sub> or V <sub>CC2</sub> | 3.6             |                       | 0.2        | mA    | One Input at V <sub>CC</sub> – 0.6V<br>Other Inputs at V <sub>CC</sub> or GND |

Note 5: Applies to bushold versions only (74LVTH322245).

Note 6: An external driver must source at least the specified current to switch from LOW-to-HIGH.

Note 7: An external driver must sink at least the specified current to switch from HIGH-to-LOW.

Note 8: This is the increase in supply current for each input that is at the specified voltage level rather than  $V_{CC}$  or GND.

#### **Dynamic Switching Characteristics** (Note 9)

| Symbol           | Parameter                                    | v <sub>cc</sub> | T <sub>A</sub> = 25°C |      | Units | Conditions |                                                                                                |
|------------------|----------------------------------------------|-----------------|-----------------------|------|-------|------------|------------------------------------------------------------------------------------------------|
| Oymboi           | i di difecci                                 | (V)             | Min                   | Тур  | Max   | Oilles     | $\textbf{C}_{\textbf{L}} = \textbf{50}~\text{pF}~\textbf{R}_{\textbf{L}} = \textbf{500}\Omega$ |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3             |                       | 0.8  |       | V          | (Note 10)                                                                                      |
| Volv             | Quiet Output Minimum Dynamic Vol             | 3.3             |                       | -0.8 |       | V          | (Note 10)                                                                                      |

Note 9: Characterized in SSOP package. Guaranteed parameter, but not tested.

Note 10: Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. Output under test held LOW.

#### **AC Electrical Characteristics**

| Symbol           | Parameter                               | $T_A = -40$ °C to +85°C $C_L = 50$ pF, $R_L = 500\Omega$ |     |                        |     |       |
|------------------|-----------------------------------------|----------------------------------------------------------|-----|------------------------|-----|-------|
|                  |                                         | $V_{CC} = 3.3V \pm 0.3V$                                 |     | V <sub>CC</sub> = 2.7V |     | Units |
|                  |                                         | Min                                                      | Max | Min                    | Max | 1     |
| t <sub>PLH</sub> | Propagation Delay Data to A Port Output | 1.0                                                      | 4.0 | 1.0                    | 4.6 |       |
| t <sub>PHL</sub> |                                         | 1.0                                                      | 3.7 | 1.0                    | 4.1 | ns    |
| t <sub>PLH</sub> | Propagation Delay Data to B Port Output | 1.0                                                      | 3.5 | 1.0                    | 3.9 |       |
| t <sub>PHL</sub> |                                         | 1.0                                                      | 3.5 | 1.0                    | 3.9 | ns    |
| t <sub>PZH</sub> | Output Enable Time for A Port Output    | 1.0                                                      | 5.3 | 1.0                    | 6.3 |       |
| t <sub>PZL</sub> |                                         | 1.0                                                      | 5.6 | 1.0                    | 7.2 | ns    |
| t <sub>PZH</sub> | Output Enable Time for B Port Output    | 1.0                                                      | 4.6 | 1.0                    | 5.4 |       |
| t <sub>PZL</sub> |                                         | 1.0                                                      | 5.3 | 1.0                    | 6.9 | ns    |
| t <sub>PHZ</sub> | Output Disable Time for A Port Output   | 1.5                                                      | 5.6 | 1.5                    | 6.3 |       |
| t <sub>PLZ</sub> |                                         | 1.5                                                      | 5.5 | 1.5                    | 5.5 | ns    |
| t <sub>PHZ</sub> | Output Disable Time for B Port Output   | 1.5                                                      | 5.4 | 1.5                    | 6.1 |       |
| t <sub>PLZ</sub> |                                         | 1.5                                                      | 5.1 | 1.5                    | 5.4 | ns    |

#### Capacitance (Note 11)

| Symbol           | Parameter                | Conditions                                 | Typical | Units |
|------------------|--------------------------|--------------------------------------------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance        | $V_{CC} = 0V$ , $V_I = 0V$ or $V_{CC}$     | 4       | pF    |
| C <sub>I/O</sub> | Input/Output Capacitance | $V_{CC} = 3.0V$ , $V_{O} = 0V$ or $V_{CC}$ | 8       | pF    |

Note 11: Capacitance is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012.

A Port Outputs

# 74LVT322245 • 74LVTH322245 Low Voltage 32-Bit Transceiver with 3-STATE Outputs and 25\alpha Series Resistors in

#### $\label{physical Dimensions} \textbf{Physical Dimensions} \ \ \textbf{inches} \ \ \textbf{(millimeters)} \ \ \textbf{unless otherwise noted}$



- A. THIS FACKAGE COMPONING TO SEDEC MID-209

  B. ALL DIMENSIONS IN MILLIMETERS

  C. LAND PATTERN RECOMMENDATION: NSMD (Non Solder Mask Defined)

  35MM DIA PADS WITH A SOLDERMASK OPENING OF .45MM CONCENTRIC TO PADS

  D. DRAWING CONFORMS TO ASME Y11.5M-1994

BGA96ArevE

96-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide Package Number BGA96A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com