## Wideband Switched-Input OPERATIONAL AMPLIFIER

## FEATURES

- FAST SETTLING: 9ns (1\%)
- WIDE BANDWIDTH: 185MHz ( $\mathrm{A}_{\mathrm{v}}=10$ )
- LOW OFFSET VOLTAGE: $\pm 250 \mu \mathrm{~V}$
- TWO LOGIC SELECTABLE INPUTS
- FAST INPUT SWITCHING: 8ns (TTL)
- 16-PIN DIP PACKAGE


## DESCRIPTION

The OPA675 and OPA676 are wideband monolithic operational amplifiers with two independent differential inputs. Either input can be selected by an external logic signal. The OPA675 is compatible with ECL logic while the OPA676 is TTL compatible. Both amplifiers are externally compensated and feature very fast input selection speed: $\mathrm{ECL}=4 \mathrm{~ns}$, $\mathrm{TTL}=6 \mathrm{~ns}$. This amplifier features fully symmetrical differential inputs due to its

## APPLICATIONS

- PROGRAMMABLE-GAIN AMPLIFIER
- FAST 2-INPUT MULTIPLEXER
- SYNCHRONOUS DEMODULATOR
- PULSE/RF AMPLIFIERS
- VIDEO AMPLIFIERS
- ACTIVE FILTERS
"classical" operational amplifier circuit architecture. Unlike "current-feedback" amplifier designs, the OPA675/676 may be used in all op amp applications requiring high speed and precision.
Low distortion and crosstalk make these amplifiers suitable for RF and video applications.
The OPA675 and OPA676 are available in $\mathrm{KG}\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$ and $\mathrm{SG}\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ grades. All grades are packaged in a 16 -pin DIP.


International Airport Industrial Park - Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. - Tucson, AZ 85706 Tel: (520) 746-1111 • Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

## SPECIFICATIONS

## ELECTRICAL

At $\mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=150 \Omega$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER | CONDITIONS | OPA675/676JG, SG |  |  | OPA675/676KG |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT NOISE ${ }^{(1)}$ <br> Voltage: $\begin{aligned} & \mathrm{f}_{\mathrm{O}}=10 \mathrm{~Hz} \\ & \mathrm{f}_{\mathrm{O}}=100 \mathrm{~Hz} \\ & \mathrm{f}_{\mathrm{O}}=1 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{O}}=10 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{O}}=100 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{B}}=10 \mathrm{~Hz} \text { to } 10 \mathrm{MHz} \end{aligned}$ <br> Current: $\mathrm{f}_{\mathrm{O}}=10 \mathrm{~Hz}$ to 1 MHz | $\mathrm{R}_{\mathrm{S}}=0 \Omega$ |  | $\begin{aligned} & 27 \\ & 10 \\ & 3.8 \\ & 2.6 \\ & 2.4 \\ & 7.9 \\ & 2.7 \end{aligned}$ |  |  |  |  |  |
| OFFSET VOLTAGE ${ }^{(1)}$ <br> Input Offset Voltage Average Drift Supply Rejection | $\begin{gathered} \mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC} \\ \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}} \text { to } \mathrm{T}_{\mathrm{MAX}} \\ \pm \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{gathered}$ | 65 | $\begin{gathered} \pm 500 \\ \pm 3 \\ 86 \end{gathered}$ | $\begin{gathered} \pm 2 \mathrm{mV} \\ \pm 10 \end{gathered}$ | 70 | $\begin{gathered} \pm 250 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \mathrm{mV} \\ \pm 5 \end{gathered}$ | $\begin{gathered} \mu \mathrm{V} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{~dB} \end{gathered}$ |
| BIAS CURRENT ${ }^{(1)}$ Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC}$ |  | 23 | 35 |  | * | 30 | $\mu \mathrm{A}$ |
| OFFSET CURRENT ${ }^{(1)}$ <br> Input Offset Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC}$ |  | 0.8 | 5 |  | * | * | $\mu \mathrm{A}$ |
| INPUT IMPEDANCE ${ }^{(1)}$ <br> Differential <br> Common-Mode |  |  | $\begin{gathered} 4 \mathrm{k} \\| 2 \\ 10^{5} \\| 5 \end{gathered}$ |  |  | * |  | $\begin{aligned} & \Omega \\| \mathrm{pF} \\ & \Omega \\| \mathrm{pF} \end{aligned}$ |
| INPUT VOLTAGE RANGE ${ }^{(1)}$ Common-Mode Input Range Common-Mode Rejection | $\mathrm{V}_{\mathrm{IN}}= \pm 0.5 \mathrm{VDC}, \mathrm{V}_{\mathrm{O}}= \pm 1.25 \mathrm{~V}$ | $\begin{gathered} \pm 1.25 \\ 75 \end{gathered}$ | $\begin{gathered} \pm 2.5 \\ 100 \end{gathered}$ |  | 85 | * |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~dB} \end{gathered}$ |
| OPEN LOOP GAIN, DC ${ }^{(1)}$ Open-Loop Voltage Gain |  | 65 | 70 |  | * | * |  | dB |
| FREQUENCY RESPONSE <br> Closed-Loop Bandwidth <br> Crosstalk <br> Harmonic Distortion: 10MHz <br> Full Power Response <br> Slew Rate <br> Settling Time: 1\% <br> 0.1\% <br> 0.01\% | $\begin{gathered} \text { Gain }=+2 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+5 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+10 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+50 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+10 \mathrm{~V} / \mathrm{V}, \mathrm{f}=100 \mathrm{kHz} \\ \mathrm{f}=1 \mathrm{MHz} \\ \mathrm{f}=10 \mathrm{MHz} \\ \mathrm{f}=100 \mathrm{MHz} \\ \mathrm{G}=+10 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{Vp}-\mathrm{p} \\ \text { Second Harmonic } \\ \text { Third Harmonic } \\ \mathrm{V}=2.5 \mathrm{Vp}-\mathrm{p}, \text { Gain }=+10 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+10 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+10 \mathrm{~V} / \mathrm{V} \\ 0.625 \mathrm{~V} \text { Output Step } \end{gathered}$ | $\begin{gathered} 25 \\ 200 \end{gathered}$ | $\begin{gathered} 100 \\ 145 \\ 185 \\ 60 \\ -100 \\ -80 \\ -68 \\ -35 \\ \\ -61 \\ -73 \\ 44 \\ 350 \\ 9 \\ 15 \\ 25 \end{gathered}$ |  | $\begin{gathered} 30 \\ 240 \end{gathered}$ |  |  | MHz <br> MHz <br> MHz <br> MHz <br> $\mathrm{dBC}{ }^{(2)}$ <br> dBC <br> dBC <br> dBC <br> dBC <br> dBC <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns <br> ns <br> ns |
| INPUT SELECTION ${ }^{(3)}$ <br> Transition Time $50 \%$ In to $50 \%$ Out | ECL: OPA675 <br> TTL: OPA676 |  | $\begin{gathered} 5 \\ 7.5 \end{gathered}$ |  |  | * |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| DIGITAL INPUT <br> TTL Logic Levels: $\mathrm{V}_{\mathrm{IL}}$ $\mathrm{V}_{\mathrm{IH}}$ <br> IIL $I_{I H}$ <br> ECL Logic Levels: $\mathrm{V}_{\mathrm{IL}}$ <br> $\mathrm{V}_{\mathrm{IH}}$ <br> IIL <br> $\mathrm{I}_{\mathrm{H}}$ | Logic "LO" <br> Logic "HI" <br> Logic "LO", $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ <br> Logic "HI", $\mathrm{V}_{\mathrm{IH}}=+2.7 \mathrm{~V}$ <br> Logic "LO" <br> Logic "HI" <br> Logic "LO", $\mathrm{V}_{\mathrm{IL}}=-1.6 \mathrm{~V}$ <br> Logic "HI", $\mathrm{V}_{\mathrm{IH}}=-1.0 \mathrm{~V}$ | $\begin{gathered} 0 \\ +2.0 \\ \\ -1.81 \\ -1.15 \end{gathered}$ | $\begin{gathered} -0.05 \\ 1 \\ \\ -50 \\ -50 \end{gathered}$ | $\begin{gathered} +0.8 \\ +5 \\ -0.2 \\ 20 \\ -1.475 \\ -0.88 \\ -100 \\ -100 \end{gathered}$ |  |  |  | V <br> V mA $\mu \mathrm{A}$ <br> V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| RATED OUTPUT <br> Voltage Output <br> Current Output <br> Output Resistance <br> Load Capacitance Stability <br> Short Circuit Current | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=150 \Omega \\ \mathrm{R}_{\mathrm{L}}=50 \Omega \end{gathered}$ <br> 1 MHz , Open-Loop, $\mathrm{C}_{\mathrm{C}}=5 \mathrm{pF}$ $\text { Gain }=+2 \mathrm{~V} / \mathrm{V}$ <br> Continuous to Gnd | $\begin{gathered} \pm 2.1 \\ +1.25 \\ -0.95 \end{gathered}$ | $\begin{gathered} \pm 2.6 \\ +1.8 \\ -1.1 \\ \pm 30 \\ 5 \\ 50 \\ +45 \\ -25 \end{gathered}$ |  | $\stackrel{*}{*}$ |  |  | V <br> V <br> V <br> mA <br> $\Omega$ <br> pF <br> mA <br> mA |

[^0]
## SPECIFICATIONS (CONT)

## ELECTRICAL

At $\mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=150 \Omega$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER | CONDITIONS | OPA675/676JG, SG |  |  | OPA675/676KG |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| POWER SUPPLY <br> Rated Voltage Derated Performance Current, Quiescent | $\begin{gathered} \pm \mathrm{V}_{\mathrm{CC}} \\ \pm \mathrm{V}_{\mathrm{CC}} \\ \mathrm{I}_{\mathrm{O}}=0 \mathrm{mADC} \end{gathered}$ | 4.5 | $\begin{gathered} 5 \\ 22 \end{gathered}$ | $\begin{aligned} & 6.5 \\ & 30 \end{aligned}$ | * |  | * | $\begin{gathered} \text { VDC } \\ \text { VDC } \\ \mathrm{mA} \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> Operating: $\theta_{\mathrm{JA}}$ | $\begin{gathered} \text { Ambient Temp JG, KG } \\ \text { SG } \\ \text { Ambient Temp JG, KG, SG } \end{gathered}$ | $\begin{gathered} 0 \\ -55 \\ -55 \end{gathered}$ | 125 | $\begin{gathered} +70 \\ +125 \\ +125 \end{gathered}$ | * | * | * | $\begin{gathered} { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \end{gathered}$ |

* Same specifications as for JG.


## ELECTRICAL (FULL TEMPERATURE RANGE SPECIFICATIONS)

At $V_{C C}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=150 \Omega$, and $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted.

| PARAMETER | CONDITIONS | OPA675/676JG, SG |  |  | OPA675/676KG |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| TEMPERATURE RANGE Specification | Ambient Temp JG, KG SG | $\begin{gathered} 0 \\ -55 \end{gathered}$ |  | $\begin{gathered} +70 \\ +125 \end{gathered}$ | * |  | * | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| OFFSET VOLTAGE <br> Average Drift Supply Rejection | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \\ \pm \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{gathered}$ | 60 | $\begin{aligned} & \pm 3 \\ & 85 \end{aligned}$ | $\pm 10$ | 65 | $\pm{ }_{*}$ | $\pm 5$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ dB |
| BIAS CURRENT Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC}$ |  | 29 | 50 |  | * | * | $\mu \mathrm{A}$ |
| OFFSET CURRENT Input Offset Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC}$ |  | 0.8 | 10 |  | * | * | $\mu \mathrm{A}$ |
| INPUT VOLTAGE RANGE Common-Mode Input Range Common-Mode Rejection | $\mathrm{V}_{\text {IN }}= \pm 0.5 \mathrm{VDC}, \mathrm{V}_{\mathrm{O}}= \pm 1.25 \mathrm{~V}$ | $\begin{gathered} \pm 2.0 \\ 60 \end{gathered}$ | $\begin{gathered} \pm 2.3 \\ 80 \end{gathered}$ |  | $65$ | * |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~dB} \end{gathered}$ |
| OPEN LOOP GAIN, DC Open-Loop Voltage Gain |  | 60 | 68 |  | 63 | 69 |  | dB |
| DIGITAL INPUT <br> TTL Logic Levels: $\mathrm{V}_{\mathrm{IL}}$ | $\begin{gathered} \text { Logic "LO" } \\ \text { Logic "HI" } \\ \text { Logic "LO", } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V} \\ \text { Logic "HI", } \mathrm{V}_{\mathrm{IH}}=+2.7 \mathrm{~V} \\ \text { Logic "LO" } \\ \text { Logic "HI" } \\ \text { Logic "LO", } \mathrm{V}_{\mathrm{IL}}=-1.6 \mathrm{~V} \\ \text { Logic "HI", } \mathrm{V}_{\mathrm{IH}}=-1.0 \mathrm{~V} \\ \hline \end{gathered}$ | $\begin{gathered} 0 \\ +2.0 \\ \\ -1.81 \\ -1.15 \end{gathered}$ | $\begin{gathered} -0.08 \\ 5 \\ \\ -50 \\ -50 \\ \hline \end{gathered}$ | $\begin{gathered} +0.8 \\ +5 \\ -0.4 \\ 50 \\ -1.475 \\ -0.88 \end{gathered}$ |  |  |  | V <br> V mA $\mu \mathrm{A}$ <br> V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| RATED OUTPUT <br> Voltage Output | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=150 \Omega \\ \mathrm{R}_{\mathrm{L}}=50 \Omega \end{gathered}$ | $\begin{gathered} \pm 2.0 \\ +1.25 \\ -0.8 \end{gathered}$ | $\begin{array}{r}  \pm 2.5 \\ +1.6 \\ -1.0 \\ \hline \end{array}$ |  | $\stackrel{*}{*}$ | * |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| POWER SUPPLY <br> Current, Quiescent | $\mathrm{I}_{0}=0 \mathrm{mADC}$ |  | 25 | 35 |  | * | * | mA |

* Same specifications as for JG.

NOTES: (1) Specifications are for both inputs (A and B). (2) dBC = Level referred to carrier-input signal. (3) Switching time from application of digital logic signal to input signal selection.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

PIN CONFIGURATIONS


PIN ASSIGNMENTS: OPA675

| 1 | $+\ln \mathrm{A}$ | 16 | $+\ln \mathrm{B}$ |
| :--- | :--- | :--- | :--- |
| 2 | $-\ln \mathrm{A}$ | 15 | $-\ln \mathrm{B}$ |
| 3 | Offset Trim | 14 | DNC |
| 4 | Offset Trim | 13 | $\mathrm{CHA}(\mathrm{ECL})$ |
| 5 | Compensation Capacitor | 12 | $\mathrm{CHA}(\mathrm{ECL})$ |
| 6 | NC | 11 | Common |
| 7 | $+\mathrm{V}_{\mathrm{CC}}$ | 10 | $-\mathrm{V}_{\mathrm{CC}}$ |
| 8 | Output | 9 | NC |

DNC $=$ Do Not Connect
NC = No Internal Connection

## ABSOLUTE MAXIMUM RATINGS



PIN ASSIGNMENTS: OPA676

| 1 | $+\ln \mathrm{A}$ | 16 | $+\ln \mathrm{B}$ |
| :--- | :--- | :--- | :--- |
| 2 | $-\ln \mathrm{A}$ | 15 | $-\ln \mathrm{B}$ |
| 3 | Offset Trim | 14 | DNC |
| 4 | Offset Trim | 13 | DNC |
| 5 | Compensation Capacitor | 12 | $\overline{\mathrm{CHA}}(\mathrm{TTL})$ |
| 6 | NC | 11 | Common |
| 7 | $+\mathrm{V}_{\mathrm{CC}}$ | 10 | $-\mathrm{V}_{\mathrm{CC}}$ |
| 8 | Output | 9 | NC |

DNC = Do Not Connect
NC = No Internal Connection

## ORDERING INFORMATION

|  | $\underline{\text { OPA675 ( ) ( ) }}$ |
| :---: | :---: |
|  | OPA676 ( ) ( ) |
| Basic Model Number <br> Performance Grade Code |  |
|  |  |
| $\mathrm{J}, \mathrm{K}: 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |
| $\mathrm{S}:-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
| Package Code |  |
| G: 16-pin Ceramic DIP |  |

PACKAGE INFORMATION

| MODEL | PACKAGE | PACKAGE DRAWING <br> NUMBER |
| :--- | :---: | :---: |
| OPA675/76JG | 16-Pin Hermetic DIP | 109 |
| OPA675/76SG | 16-Pin Hermetic DIP | 109 |
| OPA675/76KG | 16-Pin Hermetic DIP | 109 |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book.


## TYPICAL PERFORMANCE CURVES


$A_{V}=+50 \mathrm{~V} / \mathrm{V}$ CLOSED-LOOP
SMALL SIGNAL BANDWIDTH


LARGE SIGNAL
HARMONIC DISTORTION vs FREQUENCY

$A_{V}=+10 \mathrm{~V} / \mathrm{V}$ CLOSED-LOOP
SMALL SIGNAL BANDWIDTH


## TYPICAL PERFORMANCE CURVES (CONT)








## TYPICAL PERFORMANCE CURVES (CONT)




## THEORY OF OPERATION

An OPA675 simplified circuit is shown in Figure 1. It is a "classical" high-speed op-amp architecture with one important exception - the amplifier has two ECL logic selectable differential input stages. An appropriate differential ECL logic signal on A and $\bar{A}$ (labeled B Select) will turn on either Q5 or Q6, steering operating (tail) current to either differential input pair Q1 and Q2 or Q3 and Q4. The input pair receiving the tail current operates as a conventional op-amp input stage while the de-selected input pair receiving no tail current appears as an open circuit. The de-selected inputs have only a few pF parasitic capacitance and in the off condition exhibit only a very low leakage (bias) current of about 100 pA . Two feedback networks can be connected to


each input separately allowing a wide range of circuit applications. The feedback network connected to the selected input operates in a normal op amp fashion while the feedback network connected to the de-selected input is totally inactive, appearing only as an additional load to the amplifier's output stage.
The switched-input op amp (SWOP AMP) circuit of the OPA676 is basically the same as the OPA675 but a TTL compatible level shifter (Figure 2) has been added to its input selection logic circuit.

Standard TTL (OPA676) and ECL (OPA675) logic levels may be applied to each input selection circuit but only


FIGURE 1. OPA675 Simplified Circuit Diagram.

350 mV is typically required to switch between inputs. This logic input sensitivity allows simpler high-speed logic driver circuitry and it minimizes digital noise coupling into adjacent wideband analog circuitry and allows single ended ECL inputs to be used with $\mathrm{V}_{\mathrm{BB}}$ applied to the other input.

The OPA675 and OPA676 are designed to be frequency compensated by a single capacitor connected from pin 5 to ground. Recommended compensation is shown in Typical Performance Curves. A small variable capacitor may be trimmed for best bandwidth, settling time, and gain peaking. This amplifier is designed for optimum performance in gains of $5 \mathrm{~V} / \mathrm{V}$ to $20 \mathrm{~V} / \mathrm{V}$, but it can also be used over a far wider


FIGURE 2. Internal OPA676 TTL Logic Level Shifter.
range of gains with excellent results. Closed-loop gain/phase (Bode) plots are shown in the Typical Performance Curves.

## OFFSET TRIM

Input offset voltage is low enough for many video applications. If desired, offset voltage can be trimmed with a $1 \mathrm{k} \Omega$ potentiometer connected to $+\mathrm{V}_{\mathrm{CC}}$. Trimming offset voltage in this manner will effect both input A and input B ; independent control of input offset will require that trim adjust current be summed into one or both inputs. This technique is shown in a few applications circuits on the pages to follow.


FIGURE 3. 1\% Settling Time.


FIGURE 4. OPA675/676 Settling Time Test Circuit.

## APPLICATION TIPS

Wideband amplifier circuits require good layout techniques to be successful. The use of short, direct signal paths and heavy ( 2 oz . copper recommended) ground planes are absolutely necessary to achieve the performance level inherent in the OPA675/676. Oscillation, ringing, poor bandwidth and settling, gain peaking, and instability are typical problems that plague all high-speed amplifiers when they are used in poor layouts. The OPA675 and OPA676 are no different in this respect-any amplifier with a gain bandwidth product of a few GHz requires some care be taken in its application.

Points to remember:

1. Use a heavy copper ground plane on the component side of your PC board. This provides a low inductance ground and it also conducts heat from active circuit package pins into ambient air by convection.
2. Bypass power supply pins directly at the active device. The use of tantalum capacitors ( 1 to $10 \mu \mathrm{~F} / 10 \mathrm{~V}$ ) with very short leads is highly recommended. Supply pins should not be left unbypassed.
3. Signal paths should be short and direct. Feedback resistors, compensation capacitors, termination resistors, etc., should have lead lengths no longer than $1 / 4$ inch ( 6 cm ).
4. Surface-mount components (chip resistors, capacitors, etc.) have low inductance and are therefore recommended. Parasitic inductance and capacitance should be avoided if best performance is to be achieved.
5. Resistors used in feedback networks should have values of a few hundred ohms for best performance. Shunt capacitance problems limit the acceptable range to about $1 \mathrm{k} \Omega$ or on the high resistance end and to a value that is within the amplifier's output drive limits on the low end. Metal film and carbon compensation resistors will be satisfactory.


FIGURE 5. OPA676 Input Selection Transition Time Test Circuit.
6. Wirewound resistors (even "non-inductive" types) are absolutely unacceptable in high frequency circuits.
7. Avoid overloading the output. Remember that output current must be provided by the amplifier to drive its own feedback network as well as to drive its "load." Lowest distortion is achieved with high impedance loads.
8. PC board traces for signal and power lines should be wide to reduce impedance or inductance.
9. Don't forget that these amplifiers use $\pm 5 \mathrm{~V}$ supplies. Although they will operate perfectly well with +5 V and -5.2 V , the use of $\pm 15 \mathrm{~V}$ supplies will result in destruction.
10. Standard commercial test equipment has not been designed to test devices in the OPA675/676 speed range. Benchtop op amp testers and ATE systems will require a special test head to successfully test these amplifiers.
11. High-speed amplifiers can drive only a limited amount of capacitance. If the load exceeds 10 to 20 pF consider using a fast buffer or a small resistor to isolate the capacitance from the amplifier's output. Capacitive loads will cause loop instability if not compensated for.
12. Terminate transmission line loads. Unterminated lines, such as coaxial cable, can appear to the amplifier to be a capacitive or inductive load. By terminating a transmission line with its characteristic impedance, the amplifier's load then appears as a purely resistive impedance.
13. For clean, fast input selection the logic input pins should be terminated with appropriate resistors. Resistors should be connected from input selection pins to ground plane with short leads. Failure to terminate long lines will result in ringing and poor high frequency switching.
14. Plug-in prototype boards and wire-wrap boards will not be satisfactory. A clean layout using RF techniques is required; there is no shortcut.


FIGURE 6. OPA675 Input Selection Transition Time Test Circuit.


FIGURE 7. OPA676 Carrier Feedthrough and Switching Transient Test Circuit.


FIGURE 8. OPA676 Switching Transient. Top Trace: TTL Input ( $2 \mathrm{~V} / \mathrm{cm}$ ). Bottom Trace: Amplifier Output ( $2 \mathrm{mV} / \mathrm{cm}$ ). Input B Offset Voltage has been Trimmed to Match Input A Offset Voltage.


FIGURE 9. Carrier Feedthrough from 1 MHz TTL Logic. Offset Trimmed for Maximum Carrier Rejection


FIGURE 10. OPA676 Used as a Conventional Op Amp: A 10dB Gain Wideband Video Amplifier with $50 \Omega$ Input/Output Impedance.


FIGURE 11. Very Fast Programmable Gain Amplifier with Voltage Gains of $+1 \mathrm{~V} / \mathrm{V}$ and $+16 \mathrm{~V} / \mathrm{V}$ ( 0 dB and 24 dB ).


FIGURE 12. Programmable-Gain $+2 \mathrm{~V} / \mathrm{V}(6 \mathrm{~dB})$ or $+8 \mathrm{~V} / \mathrm{V}$ (18dB) Buffer Amplifier for Floating-Point Conversion.


FIGURE 13. High Input Impedance Differential Input Multiplexer with Gain of 30V/V (30dB).


FIGURE 14. Synchronous Modulator/Demodulator with Carrier Balance Trim (Gain $= \pm 5 \mathrm{~V} / \mathrm{V})$.


FIGURE 15. Multiplexed Input + 16V/V Gain (24dB) Buffer Amplifier.


FIGURE 16. Receiver Noise Blanker: A Wideband Gated Video Amplifier.


FIGURE 17. Differential Input Multiplexer with Gain of $10 \mathrm{~V} / \mathrm{V}$ (20dB).


FIGURE 18. Programmable-Gain Amplifier.


FIGURE 19. Single Sideband Suppressed Carrier Generator.


FIGURE 20. Two-Input Multiplexer (with gain).


FIGURE 21. Synchronous Modulator/Demodulator (with gain).


[^0]:    Same specifications as for JG.

