

## Excellent Integrated System Limited

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

[NXP Semiconductors](#)

[MR2A16ATS35C](#)

For any questions, you can email us directly:

[sales@integrated-circuit.com](mailto:sales@integrated-circuit.com)

## Technical Guide

# MRAM

### Overview

Freescale's magnetoresistive random access memory (MRAM) technology combines a magnetic device with standard silicon-based microelectronics to obtain the collective attributes of non-volatility, high-speed operation and unlimited read and write endurance, a combination not found in any other existing memory technology. The MR2A16A is a 4 Mbit MRAM device based on a 1-transistor, 1-magnetic tunnel junction (1T1MTJ) memory cell that employs a novel bit structure and approach for operation (see Figure 1). The MR2A16A is fabricated with a 0.18 micron CMOS process using five levels of metal, including program current lines clad with highly permeable material



Figure 1. Schematic of a 1-transistor, 1-MTJ memory cell showing the write lines above and below the bit and the read current path.





Figure 2. A memory array consisting of many MRAM cells with digit and bit lines for cross-point writing and isolation transistors controlled by word lines.



Figure 4. Schematic of a toggle MRAM bit with the field sequence used to switch the free layer from one state to the other. The fields,  $H_1$ ,  $H_1+H_2$  and  $H_2$  are produced by passing currents,  $i_1$  and  $i_2$ , through the write lines.

for magnetic flux concentration. The cell architecture, bit structure and toggle switching mode are combined to provide significantly improved operational performance and manufacturability as compared to MRAM based on conventional switching.

#### MRAM Description

MRAM is based on magnetic memory elements integrated with CMOS processing. Each memory element uses a magnetic tunnel junction (MTJ) device for data storage. The MTJ is composed of a fixed magnetic layer, a thin dielectric tunnel barrier and a free magnetic layer. When a bias is applied to the MTJ, electrons that are spin-polarized by the magnetic layers traverse the dielectric barrier through a process known as tunneling. The MTJ device has a low resistance when the magnetic moment of the free layer is parallel to the fixed layer and a high resistance when the free layer moment is oriented antiparallel to the fixed layer moment. This change in resistance with the magnetic state of the device is an effect known as magnetoresistance, hence the name "magnetoresistive" RAM.

Unlike most other semiconductor memory technologies, the data is stored as a magnetic state rather than a charge and sensed by measuring the resistance without disturbing the magnetic state. Using a magnetic state for storage has two main benefits. First, the magnetic polarization does not leak away with time like charge does, so the information is stored even when the power is turned off. And second, switching the magnetic polarization

between the two states does not involve actual movement of electrons or atoms and thus no known wear-out mechanism exists. The magnetoresistive device used in MRAM is very similar to the device used for the reader in hard disk drives.

To make a high-density memory, the MRAM cells shown in Figure 1 on the previous page are arranged in a matrix with each write line spanning hundreds or thousands of bits, as shown in Figure 2. During the write operation, current pulses are passed through a digit line and a bit line, writing only the bit at the cross point of those two lines. During the read operation, the target bit's isolation transistor is turned on to bias the MTJ and the resulting current is compared to a reference to determine if the resistance state is low or high.

#### MRAM Toggle Bit

Freescale's toggle approach to bit programming effectively eliminates the single-line disturb phenomenon that exists in previous approaches to MRAM switching. Through the use of a new free layer structure, bit orientation and current pulse sequence, the MRAM bit state can be programmed via a "Savtchenko switching toggle" mode, named after its late inventor. "Toggle" means that the exact same pulse sequence is used to write from the "0" state to the "1" state and for "1" to "0." Each time the sequence is executed the device changes from its current magnetic state to the opposite state. This type of switching is significantly different from the simple type of switching where the free layer's magnetic

moment simply follows the applied field. Because the switching mode is fundamentally different, the selectivity is greatly enhanced as described below.

Savtchenko switching relies on the unique behavior of a synthetic antiferromagnet (SAF) free layer that is formed from two ferromagnetic layers separated by a non-magnetic coupling spacer layer. This is shown schematically in Figure 3.



Figure 3. The magnetic tunnel junction (MTJ) material stack used for Toggle MRAM. The free SAF magnetic moments switch between two states when the proper magnetic field sequence is applied. Electrons tunnel across the alumina (AlOx) tunnel barrier, resulting in a magnetoresistance that is sensitive to the magnetic moment direction of the sense layer.

The moment-balanced SAF freilayer responds to an applied magnetic field differently than the single ferromagnetic layer of conventional MRAM. Rather than following an applied magnetic field, the two antiparallel layer magnetizations will rotate to be approximately orthogonal to the applied field. A current pulse sequence is used to generate a rotating magnetic field that moves the free-layer moments through the 180-degree switch from one state to the other, as shown in Figure 4.



Figure 5. The current pulse sequence used to produce the sequence of magnetic fields used for toggle switching.



Figure 6. Measured toggling characteristic map of an entire 4 Mbit die showing the large operating region.



To exploit the unique field response of this free layer, a two-phase programming pulse sequence, shown in Figure 5, is applied to effectively rotate the magnetic moments of the SAF by 180 degrees. Because of the inherent symmetry, this sequence toggles the bit to the opposite state regardless of existing state. A pre-read is therefore used to determine if a write is required. Because of the way a SAF responds to applied fields, a single line alone can not switch the bit, providing greatly enhanced selectivity over the previous approaches to MRAM switching.

Figure 6 is a switching characteristic map versus current for an entire 4 Mbit memory. In the region below the switching threshold, no bits changed state and there are no disturbs from half-selects. A large operating region is observed above the threshold consistent with the

single bit characteristic presented above. The contours in the transition region just at the threshold are a measure of the bit-to-bit switching distribution. Note that there are no disturbs all the way up to the highest currents, displaying the remarkable resistance to single-line disturbs with this approach.

#### **Integration of Magnetic Devices with CMOS**

A schematic cross-sectional view of Freescale's integrated MRAM cell for a 1T1MTJ cell architecture is shown in Figure 7 on the following page. In this case, the MRAM process module is integrated between the last two layers of metal in an otherwise standard semiconductor process flow. The MRAM module is termed a "back-end" module because it is inserted after all of the associated CMOS circuitry has been fabricated. This integration scheme requires no alteration to the front-end CMOS process flow. This back-end approach separates the specialized magnetic materials processing from the standard CMOS process.

This integration scheme lends itself to embedded application where the memory core is part of a non-memory circuit such as a processor or controller. For example, a processor may need to have some fast memory and some non-volatile memory on board—MRAM can provide both capabilities. Because the MRAM module is independent of the

front-end CMOS, the MRAM capability can be added without perturbing the CMOS logic process. This approach provides cost and performance advantages in many system-on-chip applications.

#### **External Magnetic Fields and MRAM**

The MR2A16A's specification for the magnitude of an applied external field to the surface of the device is 15 Gauss (Oersted). As a comparison, the earth's magnetic field at its surface is less than 0.5 Gauss and the Occupational Safety and Health Administration (OSHA) require a posted warning for areas around instruments that exceed 5 Gauss. As is evident, the specification for MR2A16A exceeds these values by a wide margin.

There are two main sources of magnetic fields—current-carrying wires and permanent magnetic materials. In each case, the source's geometry determines the extent of the magnetic field and its magnitude, which decays rapidly with increasing distance from the source. In practice, it is difficult to generate a large magnetic field at considerable distances from the field's source. The following is designed to familiarize the reader with examples of these sources and the resultant magnetic field profiles.



Figure 7. A schematic cross-sectional view of Freescale's integrated MRAM cell for a 1T1MTJ cell architecture. The MRAM module is inserted after the front-end CMOS (above the horizontal red line).

| Distance from center of a wire in cm. | Magnetic field in Gauss (Oersted) |
|---------------------------------------|-----------------------------------|
| 2                                     | 20.0                              |
| 3                                     | 13.3                              |
| 4                                     | 10.0                              |
| 5                                     | 8.0                               |
| 6                                     | 6.7                               |
| 7                                     | 5.7                               |
| 8                                     | 5.0                               |
| 9                                     | 4.4                               |
| 10                                    | 4.0                               |

Table 1. Magnetic field strength as a function of distance.

The first example is a straight wire carrying 200 Amps, such as a starter cable for an engine with a cross-section of 1.5 centimeters. As is shown in Table 1, the field's magnitude decays rapidly with distance and only exceeds the spec for MR2A16A within approximately 2 centimeters of the wire surface. For currents more realistic to circuit boards, such as 1 amp, this data can be scaled to produce fields less than 10 Gauss at distances greater than 0.2 millimeters from the conductor. Magnetic fields greater than the MR2A16A's 15 Gauss specification are unusual and can be further enhanced by system design.

The second example is a hard permanent magnet, such as a refrigerator magnet or one found in a cellular phone speaker. For example, in a tested cellular phone the highest magnitude of measured magnetic field was 90 Gauss directly at the surface of the speaker. However, within 5 millimeters of the surface the field was less than 10 Gauss and negligible beyond 1 centimeter.

The MR2A16A's applied external magnetic field specification is 15 Gauss (Oersted). This magnitude should not require special design consideration in most applications and minimal

physical layout optimization in special cases. Gaussmeters are commercially available that can verify that the specification is met for specific applications.

### Conclusion

Freescale's MRAM is a revolutionary memory technology that can replace many of today's semiconductor memory technologies. MRAM combines the speed of SRAM and the non-volatility of flash onto a single chip. MRAM uses magnetic moments, rather than an electric charge, to determine the on-off state of the memory bit cell. It allows a single memory solution to replace multiple memory options within one chip, helping to enable faster, more cost-effective solutions for next-generation memory-intensive products.

### Comparison with Other Memory Technologies

Freescale's MRAM is competitive with other memory technologies in overall performance. Since MRAM is nonvolatile, it retains data when completely turned off. Since background refreshing is not required, MRAM can be shut down when inactive, significantly reducing system power consumption when compared to DRAM. The straightforward integration scheme used for MRAM also makes it easier to embed.

Compared to SRAM, MRAM is more cost effective due to its smaller cell size. Additionally, it is nonvolatile, a feature only available for SRAM in more complex and expensive battery backup solutions.

Compared with flash, MRAM achieves much better write performance since no high-voltage tunneling mode is required. The MRAM write cycle is much faster and consumes much less energy than flash because the energy per bit is several orders of magnitude lower. For instance, MRAM has unlimited endurance with no known deterioration mechanism, while typical flash endurance is  $10^5$  read/write cycles.

Learn More: For more information about Freescale's MRAM, please visit [www.freescale.com/MRAM](http://www.freescale.com/MRAM).

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2006

Document Number: BRMRAMTECHGUIDE  
 REV 0