

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

<u>Texas Instruments</u> <u>SN65HVD1050MDREP</u>

For any questions, you can email us directly: sales@integrated-circuit.com

www.ti.com

# Distributor of Texas Instruments: Excellent Integrated System Limited

Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



SN65HVD1050-EP

SLLS772A - DECEMBER 2006-REVISED OCTOBER 2009

# **EMC OPTIMIZED CAN TRANSCEIVER**

Check for Samples :SN65HVD1050-EP

#### **FEATURES**

- **Controlled Baseline** 
  - One Assembly/Test Site, One Fabrication
- **Enhanced Diminishing Manufacturing Sources** (DMS) Support
- **Enhanced Product-Change Notification**
- Qualification Pedigree (1)
- Improved Replacement for the TJA1050
- **High Electromagnetic Immunity (EMI)**
- **Very Low Electromagnetic Emissions (EME)**
- Meets or Exceeds the Requirements of ISO 11898-2
- Bus-Fault Protection of -27 V to 40 V
- **Dominant Time-Out Function**
- **Thermal Shutdown Protection**
- Power-Up/Down Glitch-Free Bus Inputs and **Outputs** 
  - High Input Impedance With Low V<sub>CC</sub>
  - **Monotonic Outputs During Power Cycling**

#### **APPLICATIONS**

- **Industrial Automation** 
  - DeviceNET<sup>™</sup> Data Buses (Vendor ID #806)
- SAE J2284 High-Speed CAN for Automotive **Applications**
- SAE J1939 Standard Data Bus Interface
- ISO 11783 Standard Data Bus Interface
- NMEA 2000 Standard Data Bus Interface
- Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

#### D PACKAGE (TOP VIEW) TXD [ 8 GND [ 7 ☐ CANH 2 V<sub>CC</sub> [ 6 CANL RXD [T 5 $\coprod$ $\mathsf{V}_{\mathsf{ref}}$

# DESCRIPTION/ ORDERING INFORMATION

SN65HVD1050 meets ٥r exceeds specifications of the ISO 11898 standard for use in applications employing a controller area network (CAN). The device is also qualified for use in automotive applications in accordance AEC-Q100.(2)

As a CAN transceiver, this device provides differential transmit capability to the bus and differential receive capability to a CAN controller at signaling rates up to 1 megabit per second (Mbps)(3).

Designed for operation in especially harsh environments. the SN65HVD1050 features cross-wire, overvoltage, and loss of ground protection from -27 V to 40 V, overtemperature protection, a -12-V to 12-V common-mode range, and withstands voltage transients from -200 V to 200 V, according to ISO 7637.

Pin 8 provides for two different modes of operation: high-speed or silent mode. The high-speed mode of operation is selected by connecting S (pin 8) to ground.

- (2) The device is available with Q100 qualification as the SN65HVD1050Q (Product Preview).
- The signaling rate of a line is the number of voltage transitions that are made, per second, expressed in the units bps (bits per second).

#### ORDERING INFORMATION

| PART NUMBER  | PACKAGE | MARKED AS | ORDERING NUMBER         |
|--------------|---------|-----------|-------------------------|
| SN65HVD1050M | SOIC-8  | 1050EP    | SN65HVD1050MDREP (reel) |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

DeviceNET is a trademark of Open Devicenet Vendors Association, Inc.

Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# SN65HVD1050-EP

SLLS772A - DECEMBER 2006-REVISED OCTOBER 2009

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

If a high logic level is applied to the S pin of the SN65HVD1050, the device enters a listen-only silent mode, during which the driver is switched off while the receiver remains fully functional.

In silent mode, all bus activity is passed by the receiver output to the local protocol controller. When data transmission is required, the local protocol controller reverses this low-current silent mode by placing a logic low on the S pin to resume full operation.

A dominant-time-out circuit in the SN65HVD1050 prevents the driver from blocking network communication with a hardware or software failure. The time-out circuit is triggered by a falling edge on TXD (pin 1). If no rising edge is seen before the time-out constant of the circuit expires, the driver is disabled. The circuit is then reset by the next rising edge on TXD.

V<sub>ref</sub> (pin 5) is available as a V<sub>CC</sub>/2 voltage reference.

The SN65HVD1050M is characterized for operation from -55°C to 125°C.

#### **FUNCTION BLOCK DIAGRAM**



#### Absolute Maximum Ratings(1)

|          | <u>-</u>                                                          | 1               |
|----------|-------------------------------------------------------------------|-----------------|
|          |                                                                   | UNIT            |
| $V_{CC}$ | Supply voltage <sup>(2)</sup>                                     | -0.3 V to 7 V   |
|          | Voltage range at any bus terminal (CANH, CANL, V <sub>ref</sub> ) | –27 V to 40 V   |
| Io       | Receiver output current                                           | 20 mA           |
| $V_{I}$  | Voltage input, transient pulse (3) (CANH, CANL)                   | –200 V to 200 V |
| $V_{I}$  | Voltage input range (TXD, S)                                      | -0.5 V to 6 V   |
| $T_{J}$  | Junction temperature                                              | −55°C to 170°C  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

Tested in accordance with ISO 7637, test pulses 1, 2, 3a, 3b, 5, 6, and 7

Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



**SN65HVD1050-EP** 

SLLS772A - DECEMBER 2006-REVISED OCTOBER 2009

#### www.ti.com

#### **Electrostatic Discharge Protection**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                              |                                 | TEST CONDITIONS       |         |  |
|----------------------------------------|---------------------------------|-----------------------|---------|--|
|                                        | Lluman Dady Madal(2)            | Bus terminals and GND | ±8 kV   |  |
|                                        | Human-Body Model <sup>(2)</sup> | All pins              | ±4 kV   |  |
| Electrostatic discharge <sup>(1)</sup> | Charged-Device Model (3)        | All pins              | ±1.5 kV |  |
|                                        | Machine Model                   |                       | ±200 V  |  |

- (1) All typical values at 25°C
- (2) Tested in accordance with JEDEC Standard 22, Test Method A114-A
- (3) Tested in accordance with JEDEC Standard 22, Test Method C101

**Recommended Operating Conditions** 

|                                        |                             |                                                                                           | MIN  | MAX  | UNIT |
|----------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------|------|------|------|
| V <sub>CC</sub>                        | Supply voltage              |                                                                                           | 4.75 | 5.25 | V    |
| V <sub>I</sub> or V <sub>IC</sub>      | Voltage at any bus terminal | (separately or common mode)                                                               | -12  | 12   | V    |
| V <sub>IH</sub>                        | High-level input voltage    | TXD, S                                                                                    | 2    | 5.25 | V    |
| V <sub>IL</sub>                        | Low-level input voltage     | TXD, S                                                                                    | 0    | 0.8  | V    |
| $V_{ID}$                               | Differential input voltage  |                                                                                           | -6   | 6    | V    |
|                                        | Lligh lovel evitout eviront | Driver                                                                                    | -70  |      | A    |
| I <sub>OH</sub>                        | High-level output current   | Receiver                                                                                  | -2   |      | mA   |
|                                        | Laurelaurelauren            | Driver                                                                                    |      | 70   | A    |
| I <sub>OL</sub> Low-level output curre |                             | Receiver                                                                                  |      | 2    | mA   |
| TJ                                     | Junction temperature        | See Thermal Characteristics table, 1-Mbps minimum signaling rate with $R_L$ = 54 $\Omega$ |      | 150  | °C   |

#### **Supply Current**

over recommended operating conditions (unless otherwise noted)

|                                    | PARAM    | IETED                                             | TEST CONDITIONS                                      | MIN    | TYP | MAX   | UNIT  |
|------------------------------------|----------|---------------------------------------------------|------------------------------------------------------|--------|-----|-------|-------|
|                                    | FAINAII  |                                                   | TEST CONDITIONS                                      | IAIIIA | 111 | INITA | OIVII |
|                                    |          | Silent mode                                       | S at $V_{CC}$ , $V_I = V_{CC}$                       |        | 6   | 10    |       |
| I <sub>CC</sub> 5-V supply current | Dominant | $V_I = 0 \text{ V}$ , 60- $\Omega$ load, S at 0 V |                                                      | 50     | 70  | mΑ    |       |
|                                    |          | Recessive                                         | V <sub>I</sub> = V <sub>CC</sub> , No load, S at 0 V |        | 6   | 10    |       |

#### **Device Switching Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                                                | TEST CONDITIONS        | MIN | MAX | UNIT |
|-----------------------|--------------------------------------------------------------------------|------------------------|-----|-----|------|
| t <sub>d(LOOP1)</sub> | Total loop delay, driver input to receiver output, recessive to dominant | S at 0 V. Saa Figure 0 | 90  | 230 |      |
| t <sub>d(LOOP2)</sub> | Total loop delay, driver input to receiver output, dominant to recessive | S at 0 V, See Figure 9 | 90  | 230 | ns   |

Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# SN65HVD1050-EP

SLLS772A - DECEMBER 2006-REVISED OCTOBER 2009

www.ti.com

#### **Driver Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                    |             | TEST CONDITIONS                                                                                          | MIN    | TYP  | MAX   | UNIT |
|---------------------|----------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------|--------|------|-------|------|
| 17                  | Due autout valta es (dessis aut)             | CANH        | $V_1 = 0 \text{ V}, \text{ S at } 0 \text{ V}, R_1 = 60 \Omega,$                                         | 2.9    | 3.4  | 4.5   | V    |
| $V_{O(D)}$          | Bus output voltage (dominant)                | CANL        | See Figure 1 and Figure 2                                                                                | 0.8    |      | 1.5   | V    |
| V <sub>O(R)</sub>   | Bus output voltage (recessive)               |             | $V_I$ = 3 V, S at 0 V, $R_L$ = 60 $\Omega$ ,<br>See Figure 1 and Figure 2                                | 2      | 2.3  | 3     | V    |
| V                   | Differential output valtage (demir           | ont)        | $V_I = 0 \text{ V}, R_L = 60 \Omega, S \text{ at } 0 \text{ V},$<br>See Figure 1, Figure 2, and Figure 3 | 1.5    |      | 3     | V    |
| $V_{OD(D)}$         | Differential output voltage (domir           | iarit)      | $V_I = 0 \text{ V}, R_L = 45 \Omega, S \text{ at } 0 \text{ V},$<br>See Figure 1, Figure 2, and Figure 3 | 1.4    |      | 3     | V    |
| V <sub>OD(R)</sub>  | Differential output voltage (reces           | sive)       | V <sub>I</sub> = 3 V, S at 0 V,<br>See Figure 1 and Figure 2                                             | -0.012 |      | 0.012 | V    |
| - (- 1)             | , -                                          | ·           | $V_I = 3 V$ , S at 0 V, No load                                                                          | -0.5   |      | 0.05  |      |
| $V_{OC(ss)}$        | Steady-state common-mode outp                | out voltage |                                                                                                          | 2      | 2.3  | 3     | V    |
| $\Delta V_{OC(ss)}$ | Change in steady-state common output voltage | -mode       | S at 0 V, See Figure 8                                                                                   |        | 30   |       | mV   |
| I <sub>IH</sub>     | High-level input current, TXD inp            | ut          | V <sub>I</sub> at V <sub>CC</sub>                                                                        | -2     |      | 2     |      |
| I <sub>IL</sub>     | Low-level input current, TXD input           | ut          | V <sub>I</sub> at 0 V                                                                                    | -50    |      | -10   | μΑ   |
| I <sub>O(off)</sub> | Power-off TXD output current                 |             | V <sub>CC</sub> at 0 V, TXD at 5 V                                                                       |        |      | 1     |      |
|                     |                                              |             | V <sub>CANH</sub> = -12 V, CANL open, See Figure 11                                                      | -105   | -72  |       |      |
|                     | Chart aircuit ataady atata autaut            | ourront     | V <sub>CANH</sub> = 12 V, CANL open, SeeFigure 11                                                        |        | 0.36 | 1     | mA   |
| I <sub>OS(ss)</sub> | Short-circuit steady-state output            | current     | V <sub>CANL</sub> = -12 V, CANH open, See Figure 11                                                      | -1     | -0.5 |       |      |
|                     |                                              |             | V <sub>CANL</sub> = 12 V, CANH open, See Figure 11                                                       |        | 71   | 105   |      |
| Co                  | Output capacitance                           |             | See receiver input capacitance                                                                           |        |      |       |      |

<sup>(1)</sup> All typical values are at 25°C, with a 5-V supply.

#### **Driver Switching Characteristics**

over recommended operating conditions (unless otherwise noted)

|                                                     | PARAMETER                                         | TEST CONDITIONS                 | MIN | TYP | MAX | UNIT |
|-----------------------------------------------------|---------------------------------------------------|---------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>                                    | Propagation delay time, low- to high-level output | S at 0 V, See Figure 4          | 25  | 65  | 120 | 20   |
| t <sub>PHL</sub>                                    | Propagation delay time, high- to low-level output | S at 0 V, See Figure 4          | 25  | 45  | 120 | ns   |
| t <sub>r</sub> Differential output signal rise time |                                                   | S at 0 V Saa Figure 4           |     | 25  |     |      |
| t <sub>f</sub>                                      | Differential output signal fall time              | S at 0 V, See Figure 4          |     | 50  |     | ns   |
| t <sub>en</sub>                                     | Enable time from silent mode to dominant          | See Figure 7                    |     |     | 1   | μs   |
| t <sub>(dom)</sub>                                  | Dominant time-out                                 | ↓V <sub>I</sub> , See Figure 10 | 300 | 450 | 700 | μs   |

Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



SN65HVD1050-EP

SLLS772A - DECEMBER 2006-REVISED OCTOBER 2009

#### www.ti.com

#### **Receiver Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                                                | TEST CONDITIONS                                                                | MIN | TYP (1) | MAX | UNIT |
|---------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----|---------|-----|------|
| V <sub>IT+</sub>    | Positive-going input threshold voltage                                                   | S at 0 V, See Table 3                                                          |     | 800     | 900 | mV   |
| V <sub>IT</sub> _   | Negative-going input threshold voltage                                                   | S at 0 V, See Table 3                                                          | 500 | 650     |     | mV   |
| V <sub>hys</sub>    | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> )                                |                                                                                | 100 | 125     |     | mV   |
| V <sub>OH</sub>     | High-level output voltage                                                                | I <sub>O</sub> = −2 mA, See Figure 6                                           | 4   | 4.6     |     | V    |
| V <sub>OL</sub>     | Low-level output voltage                                                                 | I <sub>O</sub> = 2 mA, See Figure 6                                            |     | 0.2     | 0.4 | V    |
| I <sub>I(off)</sub> | Power-off bus input current                                                              | CANH or CANL = 5 V,<br>Other pin at 0 V,<br>V <sub>CC</sub> at 0 V, TXD at 0 V |     | 165     | 250 | μA   |
| I <sub>O(off)</sub> | Power-off RXD leakage current                                                            | V <sub>CC</sub> at 0 V, RXD at 5 V                                             |     |         | 20  | μΑ   |
| Cı                  | Input capacitance to ground (CANH or CANL)                                               | TXD at 3 V,<br>V <sub>I</sub> = 0.4 sin (4E6πt) + 2.5 V                        |     | 13      |     | pF   |
| $C_{ID}$            | Differential input capacitance                                                           | TXD at 3 V, $V_1 = 0.4 \sin (4E6\pi t)$                                        |     | 5       |     | pF   |
| R <sub>ID</sub>     | Differential input resistance                                                            | TXD at 3 V, S at 0 V                                                           | 30  |         | 80  | kΩ   |
| R <sub>IN</sub>     | Input resistance (CANH or CANL)                                                          | TXD at 3 V, S at 0 V                                                           | 15  | 30      | 40  | kΩ   |
| R <sub>I(m)</sub>   | Input resistance matching [1 – (R <sub>IN (CANH)</sub> / R <sub>IN (CANL)</sub> )] ×100% | $V_{O(CANH)} = V_{O(CANL)}$                                                    | -3% | 0%      | 3%  |      |

<sup>(1)</sup> All typical values are at 25 C with a 5-V supply.

# **Receiver Switching Characteristics**

over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                                         | TEST CONDITIONS                            | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------------|--------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | Propagation delay time, low- to high-level output | S et 0 V er V See Figure 6                 | 60  | 100 | 130 | 20   |
| t <sub>PHL</sub> | Propagation delay time, high- to low-level output | S at 0 V or V <sub>CC</sub> , See Figure 6 | 45  | 70  | 130 | ns   |
| t <sub>r</sub>   | Output signal rise time                           | S at 0 V at V San Figure 6                 |     | 8   |     |      |
| t <sub>f</sub>   | Output signal fall time                           | S at 0 V or V <sub>CC</sub> , See Figure 6 |     | 8   |     | ns   |

#### **S-Pin Characteristics**

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------|--------------------------|-----------------|-----|-----|-----|------|
| $I_{IH}$        | High-level input current | S at 2 V        | 20  | 40  | 70  | μA   |
| I <sub>IL</sub> | Low-level input current  | S at 0.8 V      | 5   | 20  | 30  | μA   |

#### **V**<sub>ref</sub>-PIN Characteristics

over operating free-air temperature range (unless otherwise noted)

|    | PARAMETER                | TEST CONDITIONS                 | MIN                 | TYP                 | MAX                 | UNIT |
|----|--------------------------|---------------------------------|---------------------|---------------------|---------------------|------|
| Vo | Reference output voltage | –50 μA < I <sub>O</sub> < 50 μA | 0.4 V <sub>CC</sub> | 0.5 V <sub>CC</sub> | 0.6 V <sub>CC</sub> | V    |

#### **Thermal Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                               | PARAMETER                            | TEST CONDITIONS                         | MIN | TYP | MAX | UNIT   |
|-------------------------------|--------------------------------------|-----------------------------------------|-----|-----|-----|--------|
| θ <sub>JA</sub> Junction to A | lunction to Air                      | Low-K thermal resistance <sup>(1)</sup> |     |     |     | °C/W   |
|                               | Junction to Air                      | High-K thermal resistance               | 131 |     |     | - 0/00 |
| $\theta_{JB}$                 | Junction-to-board thermal resistance |                                         |     | 53  |     | °C/W   |
| $\theta_{\text{JC}}$          | Junction-to-case thermal resistance  |                                         |     | 79  |     | °C/W   |

(1) Tested in accordance with the Low-K or High-K thermal metric definitions of EIA/JESD51-3 for leaded surface-mount packages

Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## SN65HVD1050-EP

SLLS772A - DECEMBER 2006-REVISED OCTOBER 2009

www.ti.com

# **Thermal Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                | PARAMETER                    | TEST CONDITIONS                                                                                                                                             | MIN | TYP | MAX | UNIT  |
|----------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| P <sub>D</sub> | Average power discipation    | $V_{CC}$ = 5 V, $T_J$ = 27°C, $R_L$ = 60 $\Omega$ , S at 0 V, Input to TXD a 500-kHz, 50% duty-cycle square wave, $C_L$ at RXD = 15 pF                      |     | 112 |     | mW    |
|                | Average power dissipation    | $V_{CC}$ = 5.5 V, $T_{\rm j}$ = 130°C, $R_{\rm L}$ = 45 $\Omega$ , S at 0 V, Input to TXD a 500-kHz, 50% duty-cycle square wave, $C_{\rm L}$ at RXD = 15 pF |     |     | 170 | TTIVV |
|                | Thermal shutdown temperature |                                                                                                                                                             |     | 190 |     | °C    |

## **FUNCTION TABLES**

**Table 1. DRIVER** 

| INP                | UTS              | OUTF     | BUS STATE |           |  |
|--------------------|------------------|----------|-----------|-----------|--|
| TXD <sup>(1)</sup> | s <sup>(1)</sup> | CANH (1) | CANL (1)  | DUSSIAIE  |  |
| L                  | L or Open        | Н        | L         | Dominant  |  |
| Н                  | Χ                | Z        | Z         | Recessive |  |
| Open               | X                | Z        | Z         | Recessive |  |
| X                  | Н                | Z        | Z         | Recessive |  |

(1) H = high level, L = low level, X = irrelevant, Z = high impedance

#### **Table 2. RECEIVER**

| DIFFERENTIAL INPUTS V <sub>ID</sub> = V <sub>(CANH)</sub> - V <sub>(CANL)</sub> | OUTPUT RXD <sup>(1)</sup> | BUS STATE |
|---------------------------------------------------------------------------------|---------------------------|-----------|
| V <sub>ID</sub> ≥ 0.9 V                                                         | L                         | Dominant  |
| 0.5 V < V <sub>ID</sub> < 0.9 V                                                 | ?                         | ?         |
| V <sub>ID</sub> ≤ 0.5 V                                                         | Н                         | Recessive |
| Open                                                                            | Н                         | Recessive |

(1) H = high level, L = low level, X = irrelevant, ? = indeterminate

SN65HVD1050-EP

SLLS772A - DECEMBER 2006-REVISED OCTOBER 2009

#### www.ti.com

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Voltage, Current, and Test Definition



Figure 2. Bus Logic State Voltage Definitions



Figure 3. Driver V<sub>OD</sub> Test Circuit



Figure 4. Driver Test Circuit and Voltage Waveforms

Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com





SLLS772A - DECEMBER 2006-REVISED OCTOBER 2009

www.ti.com

## PARAMETER MEASUREMENT INFORMATION (continued)



Figure 5. Receiver Voltage and Current Definitions



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  125 kHz, 50% duty cycle,  $t_f \leq$  6 ns,  $t_f \leq$  6 ns,  $t_G \leq$  50  $\Omega$ .
- B. C<sub>L</sub> includes instrumentation and fixture capacitance within ±20%.

Figure 6. Receiver Test Circuit and Voltage Waveforms

INPUT OUTPUT R VCANL  $|V_{ID}|$  $V_{CANH}$ -11.1 V -12 V 900 mV L 12 V 11.1 V 900 mV L  $V_{OL}$ -6 V –12 V 6 V L 12 V 6 V 6 V L -11.5 V -12 V 500 mV Н 12 V 11.5 V 500 mV Н  $V_{\mathsf{OH}}$ –12 V -6 V Н 6 V 6 V 12 V 6 V Н Open Open Χ Н



SN65HVD1050-EP

www.ti.com

SLLS772A - DECEMBER 2006-REVISED OCTOBER 2009



Figure 7. ten Test Circuit and Waveforms



NOTE: All  $V_1$  input pulses are from 0 V to  $V_{CC}$  and supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Pulse Repetition Rate (PRR) = 125 kHz, 50% duty cycle.

Figure 8. Common-Mode Output Voltage Test and Waveform



A. All  $V_1$  input pulses are from 0 V to  $V_{CC}$  and supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Pulse Repetition Rate (PRR) = 125 kHz, 50% duty cycle.

Figure 9. t<sub>(LOOP)</sub> Test Circuit and Waveform

Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### SN65HVD1050-EP

SLLS772A - DECEMBER 2006-REVISED OCTOBER 2009

www.ti.com



- A. All  $V_1$  input pulses are from 0 V to  $V_{CC}$  and supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Pulse Repetition Rate (PRR) = 500 Hz, 50% duty cycle.
- B.  $C_L = 100$  pF includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 10. Dominant Time-Out Test Circuit and Waveforms



Figure 11. Driver Short-Circuit Current Test and Waveforms

Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



www.ti.com

# SN65HVD1050-EP

SLLS772A - DECEMBER 2006-REVISED OCTOBER 2009

#### **DEVICE INFORMATION**

#### Table 4. Parametric Cross-Reference With the TJA1050

| TJA1050 <sup>(1)</sup>        | PARAMETER                                               | HVD1050                                                  |
|-------------------------------|---------------------------------------------------------|----------------------------------------------------------|
| Transmitter S                 | ection                                                  | 4                                                        |
| V <sub>IH</sub>               | High-level input voltage                                | Recommended V <sub>IH</sub>                              |
| V <sub>IL</sub>               | Low-level input voltage                                 | Recommended V <sub>IL</sub>                              |
| I <sub>IH</sub>               | High-level input current                                | Driver I <sub>IH</sub>                                   |
| I <sub>IL</sub>               | Low-level input current                                 | Driver I <sub>IL</sub>                                   |
| Bus Section                   | -                                                       |                                                          |
| I <sub>LI</sub>               | Power-off bus input current                             | Receiver I <sub>I(off)</sub>                             |
| I <sub>O(SC)</sub>            | Short-circuit output current                            | Driver I <sub>OS(SS)</sub>                               |
| $V_{O(dom)}$                  | Dominant output voltage                                 | Driver V <sub>O(D)</sub>                                 |
| V <sub>i(dif)(th)</sub>       | Differential input voltage                              | Receiver V <sub>IT</sub> and recommended V <sub>ID</sub> |
| V <sub>i(dif)(hys)</sub>      | Differential input hysteresis                           | Receiver V <sub>hys</sub>                                |
| V <sub>O(reces)</sub>         | Recessive output voltage                                | Driver V <sub>O(R)</sub>                                 |
| V <sub>O(dif)(bus)</sub>      | Differential bus voltage                                | Driver V <sub>OD(D)</sub> and V <sub>OD(R)</sub>         |
| R <sub>i(cm)</sub>            | CANH, CANL input resistance                             | Receiver R <sub>IN</sub>                                 |
| R <sub>i(dif)</sub>           | Differential input resistance                           | Receiver R <sub>ID</sub>                                 |
| R <sub>i(cm) (m)</sub>        | Input resistance matching                               | Receiver R <sub>I (m)</sub>                              |
| Cı                            | Input capacitance to ground                             | Receiver C <sub>I</sub>                                  |
| C <sub>i(dif)</sub>           | Differential input capacitance                          | Receiver C <sub>ID</sub>                                 |
| Receiver Sect                 | ion                                                     |                                                          |
| I <sub>ОН</sub>               | High-level output current                               | Recommended I <sub>OH</sub>                              |
| I <sub>OL</sub>               | Low-level output current                                | Recommended I <sub>OL</sub>                              |
| V <sub>ref</sub> -Pin Section | on                                                      |                                                          |
| V <sub>ref</sub>              | Reference output voltage                                | Vo                                                       |
| Timing Section                | n                                                       |                                                          |
| t <sub>d(TXD-BUSon)</sub>     | Delay TXD to bus active                                 | Driver t <sub>PLH</sub>                                  |
| t <sub>d(TXD-BUSoff)</sub>    | Delay TXD to bus inactive                               | Driver t <sub>PHL</sub>                                  |
| t <sub>d(BUSon-RXD)</sub>     | Delay bus active to RXD                                 | Receiver t <sub>PHL</sub>                                |
| t <sub>d(BUSoff-RXD)</sub>    | Delay bus inactive to RXD                               | Receiver t <sub>PLH</sub>                                |
|                               | t <sub>d</sub> (TXD-BUSon) + t <sub>d</sub> (BUSon-RXD) | Device t <sub>LOOP1</sub>                                |
|                               | $t_{d(TXD-BUSoff)} + t_{d(BUSoff-RXD)}$                 | Device t <sub>LOOP2</sub>                                |
| t <sub>dom(TXD)</sub>         | Dominant time-out                                       | Driver t <sub>(dom)</sub>                                |
| S-Pin Section                 |                                                         |                                                          |
| V <sub>IH</sub>               | High-level input voltage                                | Recommended V <sub>IH</sub>                              |
| V <sub>IL</sub>               | Low-level input voltage                                 | Recommended V <sub>IL</sub>                              |
| I <sub>IH</sub>               | High-level input current                                | Iн                                                       |
| I <sub>IL</sub>               | Low-level input current                                 | I <sub>IL</sub>                                          |

(1) From TJA1050 Product Specification, Philips Semiconductors, 2002 May 16

Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# SN65HVD1050-EP

SLLS772A - DECEMBER 2006-REVISED OCTOBER 2009

www.ti.com

# **Equivalent Input and Output Schematic Diagrams**



www.ti.com



SN65HVD1050-EP

SLLS772A - DECEMBER 2006-REVISED OCTOBER 2009

#### TYPICAL CHARACTERISTICS

# RECESSIVE-TO-DOMINANT LOOP TIME FREE-AIR TEMPERATURE (Across V<sub>CC</sub>)



# t LOOP2 - Dominant-to-Recessive Loop Time - ns $R_L = 60 \Omega$ $C_{L}^{-} = 100 \text{ pF}$ 165 Air Flow at 7 cf/m TXD Input is a 125-kHz 50% Duty Cycle Pulse 160 155

170

S at 0 V



DOMINANT-TO-RECESSIVE LOOP TIME FREE-AIR TEMPERATURE (Across V<sub>CC</sub>)

# **SUPPLY CURRENT (RMS)** vs SIGNALING RATE



DRIVER LOW-LEVEL OUTPUT VOLTAGE vs LOW-LEVEL OUTPUT CURRENT

Figure 13.



Figure 15.

Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



SN65HVD1050-EP
SLLS772A – DECEMBER 2006 – REVISED OCTOBER 2009

www.ti.com

#### TYPICAL CHARACTERISTICS (continued)





Figure 16.



Figure 18.

# DRIVER DIFFERENTIAL OUTPUT VOLTAGE vs FREE-AIR TEMPERATURE (Across V<sub>CC</sub>)



# RECEIVER OUTPUT VOLTAGE VS DIFFERENTIAL INPUT VOLTAGE



Figure 19.

Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



www.ti.com

# **SN65HVD1050-EP**

SLLS772A - DECEMBER 2006-REVISED OCTOBER 2009

# TYPICAL CHARACTERISTICS (continued)





Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device   | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|--------------------|---------------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
| SN65HVD1050MDREP   | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | 1050EP            | Samples |
| SN65HVD1050MDREPG4 | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | 1050EP            | Samples |
| V62/07608-01XE     | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | 1050EP            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): Til defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight

in homogeneous material)

(9) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

11-Apr-2013

| TC | HER | QUALIFIED | VERSIONS | OF SN | 65HVD1050-EP: |  |
|----|-----|-----------|----------|-------|---------------|--|
|    |     |           |          |       |               |  |

Catalog: SN65HVD1050

Automotive: SN65HVD1050-Q1

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

Addendum-Page 2

Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# PACKAGE MATERIALS INFORMATION

www.ti.com 17-Feb-2016

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 + P1 + B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD1050MDREP | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Feb-2016



#### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD1050MDREP | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |



# **MECHANICAL DATA**

# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





# **LAND PATTERN DATA**

# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





## **Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of SN65HVD1050MDREP - IC EMC CAN TRANSCEIVER 8-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Applications**

logic.ti.com

**Products** Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals **Data Converters** dataconverter.ti.com www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Security www.ti.com/security

Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

Logic

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

www.ti.com/wirelessconnectivity Wireless Connectivity

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated