

## Excellent Integrated System Limited

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

[Texas Instruments](#)  
[DS42BR400TSQ/NOPB](#)

For any questions, you can email us directly:

[sales@integrated-circuit.com](mailto:sales@integrated-circuit.com)

## DS42BR400 Quad 4.25 Gbps CML Transceiver with Transmit De-Emphasis and Receive Equalization

Check for Samples: [DS42BR400](#)

### FEATURES

- 250 Mbps – 4.25 Gbps Fully Differential Data Paths
- Optional Fixed Input Equalization
- Selectable Output De-emphasis
- Individual Loopback Controls
- On-Chip Termination
- Lead-less WQFN-60 Pin Package (9 mm x 9 mm x 0.8 mm, 0.5 mm Pitch)
- -40°C to +85°C Industrial Temperature Range
- 6 kV ESD Rating, HBM

### APPLICATIONS

- Backplane Driver or Cable Driver
- Signal Repeating, Buffering and Conditioning Applications

### DESCRIPTION

The DS42BR400 is a quad 250 Mbps – 4.25 Gbps CML transceiver, or 8-channel buffer, for use in backplane and cable applications. With operation down to 250 Mbps, the DS42BR400 can be used in applications requiring both low and high frequency data rates. Each input stage has a fixed equalizer to reduce ISI distortion from board traces. The equalizers are grouped in fours and are enabled through two control pins. These control pins provide customers flexibility where ISI distortion may vary from one direction to another.

All output drivers have four selectable steps of de-emphasis to compensate against transmission loss across long FR4 backplanes. The de-emphasis blocks are also grouped in fours. In addition, the DS42BR400 also has loopback control capability on four channels. All CML drivers have 50Ω termination to V<sub>CC</sub>. All receivers are internally terminated with differential 100Ω.

### Simplified Application Diagram



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.

## Functional Block Diagram



## Connection Diagram



**Figure 1. Leadless WQFN-60 Pin Package  
(9 mm x 9 mm x 0.8 mm, 0.5 mm pitch)  
See Package Number NKA0060A**

**PIN DESCRIPTIONS**

| Pin Name                      | Pin Number | I/O <sup>(1)</sup> | Description                                                                                                                                                                                                   |
|-------------------------------|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>DIFFERENTIAL I/O</b>       |            |                    |                                                                                                                                                                                                               |
| IB_0+                         | 51         | I                  | Inverting and non-inverting differential inputs of port_0. IB_0+ and IB_0- are internally connected to a reference voltage through a 50Ω resistor. Refer to <a href="#">Figure 8</a> .                        |
| IB_0-                         | 52         |                    |                                                                                                                                                                                                               |
| OA_0+                         | 48         | O                  | Inverting and non-inverting differential outputs of port_0. OA_0+ and OA_0- are connected to V <sub>CC</sub> through a 50Ω resistor.                                                                          |
| OA_0-                         | 49         |                    |                                                                                                                                                                                                               |
| IB_1+                         | 43         | I                  | Inverting and non-inverting differential inputs of port_1. IB_1+ and IB_1- are internally connected to a reference voltage through a 50Ω resistor. Refer to <a href="#">Figure 8</a> .                        |
| IB_1-                         | 42         |                    |                                                                                                                                                                                                               |
| OA_1+                         | 40         | O                  | Inverting and non-inverting differential outputs of port_1. OA_1+ and OA_1- are connected to V <sub>CC</sub> through a 50Ω resistor.                                                                          |
| OA_1-                         | 39         |                    |                                                                                                                                                                                                               |
| IB_2+                         | 33         | I                  | Inverting and non-inverting differential inputs of port_2. IB_2+ and IB_2- are internally connected to a reference voltage through a 50Ω resistor. Refer to <a href="#">Figure 8</a> .                        |
| IB_2-                         | 34         |                    |                                                                                                                                                                                                               |
| OA_2+                         | 36         | O                  | Inverting and non-inverting differential outputs of port_2. OA_2+ and OA_2- are connected to V <sub>CC</sub> through a 50Ω resistor.                                                                          |
| OA_2-                         | 37         |                    |                                                                                                                                                                                                               |
| IB_3+                         | 25         | I                  | Inverting and non-inverting differential inputs of port_3. IB_3+ and IB_3- are internally connected to a reference voltage through a 50Ω resistor. Refer to <a href="#">Figure 8</a> .                        |
| IB_3-                         | 24         |                    |                                                                                                                                                                                                               |
| OA_3+                         | 28         | O                  | Inverting and non-inverting differential outputs of port_3. OA_3+ and OA_3- are connected to V <sub>CC</sub> through a 50Ω resistor.                                                                          |
| OA_3-                         | 27         |                    |                                                                                                                                                                                                               |
| IA_0+                         | 58         | I                  | Inverting and non-inverting differential inputs of port_0. IA_0+ and IA_0- are internally connected to a reference voltage through a 50Ω resistor. Refer to <a href="#">Figure 8</a> .                        |
| IA_0-                         | 57         |                    |                                                                                                                                                                                                               |
| OB_0+                         | 55         | O                  | Inverting and non-inverting differential outputs of port_0. OB_0+ and OB_0- are connected to V <sub>CC</sub> through a 50Ω resistor.                                                                          |
| OB_0-                         | 54         |                    |                                                                                                                                                                                                               |
| IA_1+                         | 6          | I                  | Inverting and non-inverting differential inputs of port_1. IA_1+ and IA_1- are internally connected to a reference voltage through a 50Ω resistor. Refer to <a href="#">Figure 8</a> .                        |
| IA_1-                         | 7          |                    |                                                                                                                                                                                                               |
| OB_1+                         | 3          | O                  | Inverting and non-inverting differential outputs of port_1. OB_1+ and OB_1- are connected to V <sub>CC</sub> through a 50Ω resistor.                                                                          |
| OB_1-                         | 4          |                    |                                                                                                                                                                                                               |
| IA_2+                         | 10         | I                  | Inverting and non-inverting differential inputs of port_2. IA_2+ and IA_2- are internally connected to a reference voltage through a 50Ω resistor. Refer to <a href="#">Figure 8</a> .                        |
| IA_2-                         | 9          |                    |                                                                                                                                                                                                               |
| OB_2+                         | 13         | O                  | Inverting and non-inverting differential outputs of port_2. OB_2+ and OB_2- are connected to V <sub>CC</sub> through a 50Ω resistor.                                                                          |
| OB_2-                         | 12         |                    |                                                                                                                                                                                                               |
| IA_3+                         | 18         | I                  | Inverting and non-inverting differential inputs of port_3. IA_3+ and IA_3- are internally connected to a reference voltage through a 50Ω resistor. Refer to <a href="#">Figure 8</a> .                        |
| IA_3-                         | 19         |                    |                                                                                                                                                                                                               |
| OB_3+                         | 21         | O                  | Inverting and non-inverting differential outputs of port_3. OB_3+ and OB_3- are connected to V <sub>CC</sub> through a 50Ω resistor.                                                                          |
| OB_3-                         | 22         |                    |                                                                                                                                                                                                               |
| <b>CONTROL (3.3V LVC MOS)</b> |            |                    |                                                                                                                                                                                                               |
| EQ <sub>A</sub>               | 60         | I                  | This pin is active LOW. A logic LOW at $\overline{EQ_A}$ enables equalization for input channels IA_0±, IA_1±, IA_2±, and IA_3±. By default, this pin is internally pulled high and equalization is disabled. |
| EQ <sub>B</sub>               | 16         | I                  | This pin is active LOW. A logic LOW at $\overline{EQ_B}$ enables equalization for input channels IB_0±, IB_1±, IB_2±, and IB_3±. By default, this pin is internally pulled high and equalization is disabled. |
| PreA_0<br>PreA_1              | 15<br>1    | I                  | PreA_0 and PreA_1 select the output de-emphasis levels (OA_0±, OA_1±, OA_2±, and OA_3±). PreA_0 and PreA_1 are internally pulled high. Please see <a href="#">Table 2</a> for de-emphasis levels.             |
| PreB_0<br>PreB_1              | 31<br>45   | I                  | PreB_0 and PreB_1 select the output de-emphasis levels (OB_0±, OB_1±, OB_2±, and OB_3±). PreB_0 and PreB_1 are internally pulled high. Please see <a href="#">Table 2</a> for de-emphasis levels.             |
| LB0                           | 46         | I                  | This pin is active LOW. A logic LOW at LB0 enables the internal loopback path from IB_0± to OA_0±. LB0 is internally pulled high. Please see <a href="#">Table 1</a> for more information.                    |
| LB1                           | 44         | I                  | This pin is active LOW. A logic LOW at LB1 enables the internal loopback path from IB_1± to OA_1±. LB1 is internally pulled high. Please see <a href="#">Table 1</a> for more information.                    |
| LB2                           | 32         | I                  | This pin is active LOW. A logic LOW at LB2 enables the internal loopback path from IB_2± to OA_2±. LB2 is internally pulled high. Please see <a href="#">Table 1</a> for more information.                    |
| LB3                           | 30         | I                  | This pin is active LOW. A logic LOW at LB3 enables the internal loopback path from IB_3± to OA_3±. LB3 is internally pulled high. Please see <a href="#">Table 1</a> for more information.                    |
| RSV                           | 59         | I                  | Reserve pin to support factory testing. This pin can be left open, tied to GND, or tied to GND through an external pull-down resistor.                                                                        |

(1) Note: I = Input, O = Output, P = Power

**PIN DESCRIPTIONS (continued)**

| Pin Name        | Pin Number                             | I/O <sup>(1)</sup> | Description                                                                                                                                                                                                                                                                                                                                                                |
|-----------------|----------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>POWER</b>    |                                        |                    |                                                                                                                                                                                                                                                                                                                                                                            |
| V <sub>CC</sub> | 5, 11, 20, 26,<br>35, 41, 50,<br>56    | P                  | V <sub>CC</sub> = 3.3V ± 5%.<br>Each V <sub>CC</sub> pin should be connected to the V <sub>CC</sub> plane through a low inductance path, typically with a via located as close as possible to the landing pad of the V <sub>CC</sub> pin.<br>It is recommended to have a 0.01 µF or 0.1 µF, X7R, size-0402 bypass capacitor from each V <sub>CC</sub> pin to ground plane. |
| GND             | 2, 8, 14, 17,<br>23, 29, 38,<br>47, 53 | P                  | Ground reference. Each ground pin should be connected to the ground plane through a low inductance path, typically with a via located as close as possible to the landing pad of the GND pin.                                                                                                                                                                              |
| GND             | DAP                                    | P                  | DAP is the metal contact at the bottom side, located at the center of the WQFN-60 pin package. It should be connected to the GND plane with at least 4 via to lower the ground impedance and improve the thermal performance of the package.                                                                                                                               |

**Functional Description**
**Table 1. Logic Table for Loopback Controls**

| LB0         | Loopback Function                    |
|-------------|--------------------------------------|
| 0           | Enable loopback from IB_0± to OA_0±. |
| 1 (default) | Normal mode. Loopback disabled.      |
| LB1         | Loopback Function                    |
| 0           | Enable loopback from IB_1± to OA_1±. |
| 1 (default) | Normal mode. Loopback disabled.      |
| LB2         | Loopback Function                    |
| 0           | Enable loopback from IB_2± to OA_2±. |
| 1 (default) | Normal mode. Loopback disabled.      |
| LB3         | Loopback Function                    |
| 0           | Enable loopback from IB_3± to OA_3±. |
| 1 (default) | Normal mode. Loopback disabled.      |

**Table 2. De-Emphasis Controls**

| PreA_[1:0]    | Default VOD Level in mV <sub>PP</sub> (VODB) | De-Emphasis Level in mV <sub>PP</sub> (VODPE) | De-Emphasis in dB (VODPE/VODB) |
|---------------|----------------------------------------------|-----------------------------------------------|--------------------------------|
| 0 0           | 1200                                         | 1200                                          | 0                              |
| 0 1           | 1200                                         | 850                                           | -3                             |
| 1 0           | 1200                                         | 600                                           | -6                             |
| 1 1 (Default) | 1200                                         | 426                                           | -9                             |
| PreB_[1:0]    | Default VOD Level in mV <sub>PP</sub> (VODB) | De-Emphasis Level in mV <sub>PP</sub> (VODPE) | De-Emphasis in dB (VODPE/VODB) |
| 0 0           | 1200                                         | 1200                                          | 0                              |
| 0 1           | 1200                                         | 850                                           | -3                             |
| 1 0           | 1200                                         | 600                                           | -6                             |
| 1 1 (Default) | 1200                                         | 426                                           | -9                             |

De-emphasis is the primary signal conditioning function for use in compensating against backplane transmission loss. The DS42BR400 provides four steps of de-emphasis ranging from 0, -3, -6 and -9 dB, user-selectable dependent on the loss profile of the backplane. [Figure 2](#) shows a driver de-emphasis waveform. The de-emphasis duration is nominal 200 ps, corresponding to 85% bit-width at 4.25 Gbps.

The high speed inputs are self-biased to about 1.3V and are designed for AC coupling allowing the DS42BR400 to be directly inserted into the datapath without any limitation. The ideal AC coupling capacitor value is often based on the lowest frequency component embedded within the serial link. A typical AC coupling capacitor value ranges between 100 and 1000nF, some specifications with scrambled data may require a larger coupling capacitor for optimal performance. To reduce unwanted parasitics around and within the AC coupling capacitor, a body size of 0402 is recommended. [Figure 7](#) shows the AC coupling capacitor placement in an AC test circuit.

### Input Equalization

Each differential input of the DS42BR400 has a fixed equalizer front-end stage. It is designed to provide fixed equalization for short board traces with transmission losses of approximately 5 dB between 375 MHz to 1.875 GHz. Programmable de-emphasis together with input equalization ensures an acceptable eye opening for a 40-inch FR-4 backplane.

The differential input equalizer for inputs on Channel A and inputs on Channel B can be bypassed by using [EQ](#) and [EQB](#), respectively. By default, the equalizers are internally pulled high and disabled. Therefore, [EQ](#) and [EQB](#) must be asserted LOW to enable equalization.



**Figure 2. Driver De-Emphasis Differential Waveform (showing all 4 de-emphasis steps)**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

**Absolute Maximum Ratings<sup>(1)(2)</sup>**

|                                     |                                   |      |  |
|-------------------------------------|-----------------------------------|------|--|
| Supply Voltage (V <sub>CC</sub> )   | −0.3V to 4V                       |      |  |
| CMOS/TTL Input Voltage              | −0.3V to (V <sub>CC</sub> + 0.3V) |      |  |
| CML Input/Output Voltage            | −0.3V to (V <sub>CC</sub> + 0.3V) |      |  |
| Junction Temperature                | +150°C                            |      |  |
| Storage Temperature                 | −65°C to +150°C                   |      |  |
| Lead Temperature Soldering, 4 sec   | +260°C                            |      |  |
| Thermal Resistance, θ <sub>JA</sub> | 22.3°C/W                          |      |  |
| Thermal Resistance, θ <sub>JC</sub> | 3.2°C/W                           |      |  |
| Thermal Resistance, Φ <sub>JB</sub> | 10.3°C/W                          |      |  |
| ESD Ratings <sup>(3)</sup>          | HBM                               | 6kV  |  |
|                                     | CDM                               | 1kV  |  |
|                                     | MM                                | 350V |  |

- (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional. For ensured specifications and the test conditions, see the [Electrical Characteristics](#) Tables. Operation of the device beyond the maximum Operating Ratings is not recommended.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) ESD tests conform to the following standards: Human Body Model (HBM) applicable standard: MIL-STD-883, Method 3015.7 Machine Model (MM) applicable standard: JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge Device Model (CDM) applicable standard: JESD22-C101-C (ESD FICDM std. of JEDEC)

**Recommended Operating Ratings**

|                                       | Min   | Typ | Max   | Units            |
|---------------------------------------|-------|-----|-------|------------------|
| Supply Voltage (V <sub>CC</sub> -GND) | 3.135 | 3.3 | 3.465 | V                |
| Supply Noise Amplitude 10 Hz to 2 GHz |       |     | 100   | mV <sub>PP</sub> |
| Ambient Temperature                   | −40   |     | +85   | °C               |
| Case Temperature                      |       |     | 100   | °C               |

## DS42BR400



SNLS221J – MARCH 2006 – REVISED APRIL 2013

[www.ti.com](http://www.ti.com)

### Electrical Characteristics<sup>(1)(2)</sup>

Over recommended operating supply and temperature ranges unless otherwise specified.

| Parameter                        | Test Conditions                                        |                                                                                                                                                                                                                                | Min               | Typ <sup>(3)</sup>  | Max                  | Units                                                       |
|----------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------|----------------------|-------------------------------------------------------------|
| <b>LVC MOS DC SPECIFICATIONS</b> |                                                        |                                                                                                                                                                                                                                |                   |                     |                      |                                                             |
| V <sub>IH</sub>                  | High Level Input Voltage                               |                                                                                                                                                                                                                                | 2.0               |                     | V <sub>CC</sub> +0.3 | V                                                           |
| V <sub>IL</sub>                  | Low Level Input Voltage                                |                                                                                                                                                                                                                                | -0.3              |                     | 0.8                  | V                                                           |
| I <sub>IH</sub>                  | High Level Input Current                               | V <sub>IN</sub> = V <sub>CC</sub>                                                                                                                                                                                              | -10               |                     | 10                   | μA                                                          |
| I <sub>IL</sub>                  | Low Level Input Current                                | V <sub>IN</sub> = GND                                                                                                                                                                                                          | 75                | 94                  | 124                  | μA                                                          |
| R <sub>PU</sub>                  | Pull-High Resistance                                   |                                                                                                                                                                                                                                |                   | 35                  |                      | kΩ                                                          |
| <b>RECEIVER SPECIFICATIONS</b>   |                                                        |                                                                                                                                                                                                                                |                   |                     |                      |                                                             |
| V <sub>ID</sub>                  | Differential Input Voltage Range                       | AC Coupled Differential Signal.<br>Below 1.25 Gb/s<br>At 1.25 Gbps–3.125 Gbps<br>Above 3.125 Gbps<br>This parameter is not production tested.                                                                                  | 100<br>100<br>100 |                     | 1750<br>1560<br>1200 | mV <sub>P-P</sub><br>mV <sub>P-P</sub><br>mV <sub>P-P</sub> |
| V <sub>ICM</sub>                 | Common Mode Voltage at Receiver Inputs                 | Measured at receiver inputs reference to ground.                                                                                                                                                                               |                   | 1.3                 |                      | V                                                           |
| R <sub>ITD</sub>                 | Input Differential Termination                         | On-chip differential termination between IN+ or IN-. See <a href="#">Figure 8</a>                                                                                                                                              | 84                | 100                 | 116                  | Ω                                                           |
| <b>DRIVER SPECIFICATIONS</b>     |                                                        |                                                                                                                                                                                                                                |                   |                     |                      |                                                             |
| V <sub>ODB</sub>                 | Output Differential Voltage Swing without De-Emphasis  | R <sub>L</sub> = 100Ω ±1%<br>PreA_1 = 0; PreA_0 = 0<br>PreB_1 = 0; PreB_0 = 0<br>Driver de-emphasis disabled.<br>Running K28.7 pattern at 4 Gbps.<br>See <a href="#">(Figure 7)</a>                                            | 1000              | 1200                | 1400                 | mV <sub>P-P</sub>                                           |
| V <sub>PE</sub>                  | Output De-Emphasis Voltage Ratio<br>20*log(VODPE/VODB) | R <sub>L</sub> = 100Ω ±1%<br>Running K28.7 pattern at 4.25 Gbps<br>PreX_[1:0] = 00<br>PreX_[1:0] = 01<br>PreX_[1:0] = 10<br>PreX_[1:0] = 11<br>X = A/B channel de-emphasis drivers<br>See <a href="#">(Figure 2/ Figure 7)</a> |                   | 0<br>-3<br>-6<br>-9 |                      | dB<br>dB<br>dB<br>dB                                        |
| t <sub>PE</sub>                  | De-Emphasis Width                                      | Tested at -9 dB de-emphasis level, PreX[1:0] = 11<br>X = A/B channel de-emphasis drivers<br>See <a href="#">Figure 6</a> on measurement condition.                                                                             | 125               | 200                 | 250                  | ps                                                          |
| R <sub>OTSE</sub>                | Output Termination                                     | On-chip termination from OUT+ or OUT- to V <sub>CC</sub>                                                                                                                                                                       | 42                | 50                  | 58                   | Ω                                                           |
| R <sub>OTD</sub>                 | Output Differential Termination                        | On-chip differential termination between OUT+ and OUT-                                                                                                                                                                         |                   | 100                 |                      | Ω                                                           |
| ΔR <sub>OTSE</sub>               | Mis-Match in Output Termination Resistors              | Mis-match in output termination resistors                                                                                                                                                                                      |                   |                     | 5                    | %                                                           |
| V <sub>OCM</sub>                 | Output Common Mode Voltage                             |                                                                                                                                                                                                                                |                   | 2.7                 |                      | V                                                           |
| <b>POWER DISSIPATION</b>         |                                                        |                                                                                                                                                                                                                                |                   |                     |                      |                                                             |
| P <sub>D</sub>                   | Power Dissipation                                      | V <sub>DD</sub> = 3.465V<br>All outputs terminated by 100Ω ±1%.<br>PreB_[1:0] = 0, PreA_[1:0] = 0<br>Running PRBS 2 <sup>7</sup> -1 pattern at 4.25 Gbps                                                                       |                   |                     | 1.3                  | W                                                           |

- (1) IN+ and IN- are generic names that refer to one of the many pairs of complementary inputs of the DS42BR400. OUT+ and OUT- are generic names that refer to one of the many pairs of the complementary outputs of the DS42BR400. Differential input voltage V<sub>ID</sub> is defined as |IN+ – IN-|. Differential output voltage V<sub>OD</sub> is defined as |OUT+ – OUT-|.
- (2) K28.7 pattern is a 10-bit repeating pattern of K28.7 code group {001111 1000} K28.5 pattern is a 20-bit repeating pattern of +K28.5 and -K28.5 code groups {110000 0101 001111 1010}
- (3) Typical specifications are at TA=25°C, and represent most likely parametric norms at the time of product characterization. The typical specifications are not ensured.

## Electrical Characteristics<sup>(1)(2)</sup> (continued)

Over recommended operating supply and temperature ranges unless otherwise specified.

| Parameter                 | Test Conditions                            | Min                                                                                                                                                                                | Typ <sup>(3)</sup> | Max                  | Units                            |
|---------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|----------------------------------|
| <b>AC CHARACTERISTICS</b> |                                            |                                                                                                                                                                                    |                    |                      |                                  |
| $t_R$                     | Differential Low to High Transition Time   |                                                                                                                                                                                    | 80                 |                      | ps                               |
| $t_F$                     | Differential High to Low Transition Time   |                                                                                                                                                                                    | 80                 |                      | ps                               |
| $t_{PLH}$                 | Differential Low to High Propagation Delay |                                                                                                                                                                                    |                    | 1                    | ns                               |
| $t_{PHL}$                 | Differential High to Low Propagation Delay |                                                                                                                                                                                    |                    | 1                    | ns                               |
| $t_{SKP}$                 | Pulse Skew                                 | $ t_{PHL} - t_{PLH} $                                                                                                                                                              |                    | 20                   | ps                               |
| $t_{SKO}$                 | Output Skew <sup>(4)</sup>                 | Difference in propagation delay between channels on the same part (Channel-to-Channel Skew) <sup>(4)</sup>                                                                         |                    | 100                  | ps                               |
| $t_{SKPP}$                | Part-to-Part Skew <sup>(4)</sup>           | Difference in propagation delay between devices across all channels operating under identical conditions                                                                           |                    | 165                  | ps                               |
| $t_{LB}$                  | Loopback Delay Time                        | Delay from enabling loopback mode to signals appearing at the differential outputs<br>See <a href="#">Figure 5</a>                                                                 |                    | 4                    | ns                               |
| RJ                        | Device Random Jitter <sup>(5)</sup>        | At 0.25 Gbps<br>At 1.5 Gbps<br>At 4.25 Gbps<br>Alternating-10 pattern.<br>De-emphasis disabled.<br>See <a href="#">(Figure 7)</a>                                                  |                    | 2<br>2<br>2          | ps rms<br>ps rms<br>ps rms       |
| DJ                        | Device Deterministic Jitter <sup>(6)</sup> | At 0.25 Mbps, PRBS7 pattern<br>At 1.5 Gbps, K28.5 pattern<br>At 4.25 Gbps, K28.5 pattern<br>At 4.25 Gbps, PRBS7 pattern<br>De-emphasis disabled.<br>See <a href="#">(Figure 7)</a> |                    | 25<br>25<br>25<br>25 | ps pp<br>ps pp<br>ps pp<br>ps pp |
| DR                        | Data Rate <sup>(7)</sup>                   | Alternating-10 pattern                                                                                                                                                             | 0.25               | 4.25                 | Gbps                             |

- (4)  $t_{SKO}$  is the magnitude difference in propagation delays between all data paths on one device. This is channel-to-channel skew.  $t_{SKPP}$  is the worst case difference in propagation delay across multiple devices on all channels and operating under identical conditions. For example, for two devices operating under the same conditions,  $t_{SKPP}$  is the magnitude difference between the shortest propagation delay measurement on one device to the longest propagation delay measurement on another device.
- (5) Device output random jitter is a measurement of random jitter contributed by the device. It is derived by the equation  $\text{SQRT}[(\text{RJ}_{\text{OUT}})^2 - (\text{RJ}_{\text{IN}})^2]$ , where  $\text{RJ}_{\text{OUT}}$  is the total random jitter measured at the output of the device in ps(rms),  $\text{RJ}_{\text{IN}}$  is the random jitter of the pattern generator driving the device. Below 400 Mbps, system jitter and device jitter could not be separated. The 250 Mbps specification includes system random jitter. Please see [Figure 7](#) for the AC test circuit.
- (6) Device output deterministic jitter is a measurement of the deterministic jitter contribution from the device. It is derived by the equation  $(\text{DJ}_{\text{OUT}} - \text{DJ}_{\text{IN}})$ , where  $\text{DJ}_{\text{OUT}}$  is the total peak-to-peak deterministic jitter measured at the output of the device in ps(p-p).  $\text{DJ}_{\text{IN}}$  is the peak-to-peak deterministic jitter at the input of the test board. Please see [Figure 7](#) for the AC test circuit.
- (7) This parameter is specified by design and/or characterization and is not tested in production.

### TIMING DIAGRAMS



**Figure 3. Driver Output Transition Time**



**Figure 4. Propagation Delay**



**Figure 5. Loopback Delay Timing**



**Figure 6. Output De-Emphasis Duration**



**Figure 7. AC Test Circuit**



**Figure 8. Receiver Input Termination**

**REVISION HISTORY**

| <b>Changes from Revision I (April 2013) to Revision J</b>  | <b>Page</b> |
|------------------------------------------------------------|-------------|
| • Changed layout of National Data Sheet to TI format ..... | 11          |

**PACKAGING INFORMATION**

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples        |
|-------------------|---------------|--------------|--------------------|------|----------------|-------------------------|-------------------------|----------------------|--------------|-------------------------|----------------|
| DS42BR400TSQ/NOPB | ACTIVE        | WQFN         | NKA                | 60   | 250            | Green (RoHS & no Sb/Br) | CU SN                   | Level-3-260C-168 HR  | -40 to 85    | DS42BR400 TSQ           | <b>Samples</b> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.**OBSOLETE:** TI has discontinued the production of the device.(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.**TBD:** The Pb-Free/Green conversion plan has not been defined.**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "-" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TAPE AND REEL INFORMATION**

**REEL DIMENSIONS**



**TAPE DIMENSIONS**



|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-------------------|--------------|-----------------|------|-----|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| DS42BR400TSQ/NOPB | WQFN         | NKA             | 60   | 250 | 178.0              | 16.4               | 9.3     | 9.3     | 1.3     | 12.0    | 16.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**

\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| DS42BR400TSQ/NOPB | WQFN         | NKA             | 60   | 250 | 213.0       | 191.0      | 55.0        |

## MECHANICAL DATA

NKA0060A



## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     | Applications                                                                         |                                            |                                                                                          |
|------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------|
| Audio                        | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                               | Automotive and Transportation              | <a href="http://www.ti.com/automotive">www.ti.com/automotive</a>                         |
| Amplifiers                   | <a href="http://amplifier.ti.com">amplifier.ti.com</a>                               | Communications and Telecom                 | <a href="http://www.ti.com/communications">www.ti.com/communications</a>                 |
| Data Converters              | <a href="http://dataconverter.ti.com">dataconverter.ti.com</a>                       | Computers and Peripherals                  | <a href="http://www.ti.com/computers">www.ti.com/computers</a>                           |
| DLP® Products                | <a href="http://www.dlp.com">www.dlp.com</a>                                         | Consumer Electronics                       | <a href="http://www.ti.com/consumer-apps">www.ti.com/consumer-apps</a>                   |
| DSP                          | <a href="http://dsp.ti.com">dsp.ti.com</a>                                           | Energy and Lighting                        | <a href="http://www.ti.com/energy">www.ti.com/energy</a>                                 |
| Clocks and Timers            | <a href="http://www.ti.com/clocks">www.ti.com/clocks</a>                             | Industrial                                 | <a href="http://www.ti.com/industrial">www.ti.com/industrial</a>                         |
| Interface                    | <a href="http://interface.ti.com">interface.ti.com</a>                               | Medical                                    | <a href="http://www.ti.com/medical">www.ti.com/medical</a>                               |
| Logic                        | <a href="http://logic.ti.com">logic.ti.com</a>                                       | Security                                   | <a href="http://www.ti.com/security">www.ti.com/security</a>                             |
| Power Mgmt                   | <a href="http://power.ti.com">power.ti.com</a>                                       | Space, Avionics and Defense                | <a href="http://www.ti.com/space-avionics-defense">www.ti.com/space-avionics-defense</a> |
| Microcontrollers             | <a href="http://microcontroller.ti.com">microcontroller.ti.com</a>                   | Video and Imaging                          | <a href="http://www.ti.com/video">www.ti.com/video</a>                                   |
| RFID                         | <a href="http://www.ti-rfid.com">www.ti-rfid.com</a>                                 | <b>TI E2E Community</b>                    |                                                                                          |
| OMAP Applications Processors | <a href="http://www.ti.com/omap">www.ti.com/omap</a>                                 | <a href="http://e2e.ti.com">e2e.ti.com</a> |                                                                                          |
| Wireless Connectivity        | <a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a> |                                            |                                                                                          |