

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

<u>Texas Instruments</u> <u>SN74LVC373AQPWRQ1</u>

For any questions, you can email us directly: sales@integrated-circuit.com

ISTRUMENTS

www.ti.com

# **Distributor of Texas Instruments: Excellent Integrated System Limited**Datasheet of SN74LVC373AQPWRQ1 - IC OCT D TRNSP LATCH 3ST 20TSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS

SCAS710B-SEPTEMBER 2003-REVISED FEBRUARY 2008

### **FEATURES**

- Qualified for Automotive Applications
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Operates From 2 V to 3.6 V
- Inputs Accept Voltages to 5.5 V
- Max t<sub>pd</sub> of 7.5 ns at 3.3 V
- Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) > 2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Supports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V V<sub>CC</sub>)
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation

#### DW OR PW PACKAGE (TOP VIEW) OE [ 20 VCC 1Q [ 19 8Q 2 1D **∏** 3 18 8D 2D **∏** 4 17 🛮 7D 2Q **∏** 5 16**∏** 7Q 3Q **∏** 6 15 **∏** 6Q 14 🛮 6D 3D 🛮 7 4D 🛮 8 13 5D 4Q [ 9 12 5Q GND **1** 10 11 T LE

### **DESCRIPTION/ORDERING INFORMATION**

The SN74LVC373A octal transparent D-type latch is designed for 2.7-V to 3.6-V V<sub>CC</sub> operation.

While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.

A buffered output-enable ( $\overline{OE}$ ) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment.

### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAG     | E <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------|------------------|-----------------------|------------------|
| –40°C to 125°C | SOIC - DW  | Reel of 2000     | SN74LVC373AQDWRQ1     | L373AQ1          |
| -40 C to 125 C | TSSOP - PW | Reel of 2000     | SN74LVC373AQPWRQ1     | L373AQ1          |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

C373A-Q1 OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS



SCAS710B-SEPTEMBER 2003-REVISED FEBRUARY 2008

### **FUNCTION TABLE** (EACH LATCH)

|    | INPUTS |   | OUTPUT |
|----|--------|---|--------|
| ŌĒ | LE     | D | Q      |
| L  | Н      | Н | Н      |
| L  | Н      | L | L      |
| L  | L      | X | $Q_0$  |
| Н  | X      | X | Z      |

### LOGIC DIAGRAM (POSITIVE LOGIC)



## Absolute Maximum Ratings(1)

over operating free-air temperature range (unless otherwise noted)

|                   |                                                   |                                              | MIN  | MAX                   | UNIT |
|-------------------|---------------------------------------------------|----------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>   | Supply voltage range                              |                                              | -0.5 | 6.5                   | V    |
| VI                | Input voltage range (2)                           |                                              | -0.5 | 6.5                   | V    |
| Vo                | Voltage range applied to any output in the high-  | -impedance or power-off state <sup>(2)</sup> | -0.5 | 6.5                   | V    |
| Vo                | Voltage range applied to any output in the high   | or low state (2)(3)                          | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>   | Input clamp current                               | V <sub>I</sub> < 0                           |      | -50                   | mA   |
| I <sub>OK</sub>   | Output clamp current                              | V <sub>O</sub> < 0                           |      | -50                   | mA   |
| Io                | Continuous output current                         |                                              |      | ±50                   | mA   |
|                   | Continuous current through V <sub>CC</sub> or GND |                                              |      | ±100                  | mA   |
| 0                 | Danis and the second in the second (4)            | DW package                                   |      | 58                    | 0000 |
| $\theta_{\sf JA}$ | Package thermal impedance (4)                     | PW package                                   |      | 83                    | °C/W |
| T <sub>stg</sub>  | Storage temperature range                         |                                              | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

The value of V<sub>CC</sub> is provided in the recommended operating conditions table. The package thermal impedance is calculated in accordance with JESD 51-7.

INSTRUMENTS

www.ti.com

# **Distributor of Texas Instruments: Excellent Integrated System Limited**Datasheet of SN74LVC373AQPWRQ1 - IC OCT D TRNSP LATCH 3ST 20TSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



SCAS710B-SEPTEMBER 2003-REVISED FEBRUARY 2008

# Recommended Operating Conditions<sup>(1)</sup>

|                 |                                    |                                  | MIN | MAX      | UNIT |
|-----------------|------------------------------------|----------------------------------|-----|----------|------|
| V               | Cumply valtage                     | Operating                        | 2   | 3.6      | V    |
| $V_{CC}$        | Supply voltage Data retention only |                                  | 1.5 |          | V    |
| V <sub>IH</sub> | High-level input voltage           | V <sub>CC</sub> = 2.7 V to 3.6 V | 2   |          | V    |
| V <sub>IL</sub> | Low-level input voltage            | V <sub>CC</sub> = 2.7 V to 3.6 V |     | 0.8      | V    |
| VI              | Input voltage                      |                                  | 0   | 5.5      | V    |
| M               | Outrotourles                       | High or low state                | 0   | $V_{CC}$ | V    |
| Vo              | Output voltage                     | 3-state                          | 0   | 5.5      | V    |
| 1               | High lavel autout average          | V <sub>CC</sub> = 2.7 V          |     | -12      | ^    |
| I <sub>OH</sub> | High-level output current          | V <sub>CC</sub> = 3 V            |     | -24      | mA   |
| î               | Lavidaval autaut aussaut           | V <sub>CC</sub> = 2.7 V          |     | 12       | 0    |
| l <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 3 V            |     | 24       | mA   |
| Δt/Δν           | Input transition rise or fall rate |                                  |     | 10       | ns/V |
| T <sub>A</sub>  | Operating free-air temperature     |                                  | -40 | 125      | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                                                 |                    | V <sub>CC</sub> | MIN                   | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------|-----------------------------------------------------------------|--------------------|-----------------|-----------------------|--------------------|------|------|
|                  | $I_{OH} = -100 \mu A$                                           |                    | 2.7 V to 3.6 V  | V <sub>CC</sub> - 0.2 |                    |      |      |
| V                | 1 - 12 mA                                                       |                    | 2.7 V           | 2.2                   |                    |      | V    |
| V <sub>OH</sub>  | I <sub>OH</sub> = −12 mA                                        |                    | 3 V             | 2.4                   |                    |      | V    |
|                  | $I_{OH} = -24 \text{ mA}$                                       |                    | 3 V             | 2.2                   |                    |      |      |
|                  | I <sub>OL</sub> = 100 μA                                        |                    | 2.7 V to 3.6 V  |                       |                    | 0.2  |      |
| V <sub>OL</sub>  | I <sub>OL</sub> = 12 mA                                         |                    | 2.7 V           |                       |                    | 0.4  | V    |
|                  | I <sub>OL</sub> = 24 mA                                         |                    | 3 V             |                       |                    | 0.55 |      |
| I <sub>I</sub>   | V <sub>I</sub> = 0 to 5.5 V                                     |                    | 3.6 V           |                       |                    | ±5   | μΑ   |
| I <sub>OZ</sub>  | V <sub>O</sub> = 0 to 5.5 V                                     |                    | 3.6 V           |                       |                    | ±15  | μΑ   |
|                  | $V_I = V_{CC}$ or GND                                           | I <sub>O</sub> = 0 | 3.6 V           |                       |                    | 10   |      |
| I <sub>CC</sub>  | $3.6 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}^{(2)}$ | 10 = 0             | 3.6 V           |                       |                    | 10   | μΑ   |
| Δl <sub>CC</sub> | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or      | GND                | 2.7 V to 3.6 V  |                       |                    | 500  | μΑ   |
| C <sub>i</sub>   | $V_I = V_{CC}$ or GND                                           |                    | 3.3 V           |                       | 4                  | 12   | pF   |
| Co               | $V_O = V_{CC}$ or GND                                           |                    | 3.3 V           |                       | 5.5                | 12   | pF   |

<sup>(1)</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

### **Timing Requirements**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|                 |                             | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> = 3<br>± 0.3 | 3.3 V<br>3 V | UNIT |
|-----------------|-----------------------------|-------------------|-------|------------------------------|--------------|------|
|                 |                             | MIN               | MAX   | MIN                          | MAX          |      |
| t <sub>w</sub>  | Pulse duration, LE high     | 3.3               |       | 3.3                          |              | ns   |
| t <sub>su</sub> | Setup time, data before LE↓ | 2                 |       | 2                            |              | ns   |
| t <sub>h</sub>  | Hold time, data after LE↓   | 2                 |       | 2                            |              | ns   |

Product Folder Link(s): SN74LVC373A-Q1

<sup>(2)</sup> This applies in the disabled state only.



Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# SN74LVC373A-Q1 OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS



SCAS710B-SEPTEMBER 2003-REVISED FEBRUARY 2008

### **Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO       | V <sub>CC</sub> = 2.7 V | V <sub>CC</sub> = ± 0. | 3.3 V<br>3 V | UNIT |
|------------------|-----------------|----------|-------------------------|------------------------|--------------|------|
|                  | (INPOT)         | (OUTPUT) | MIN MAX                 | MIN                    | MAX          |      |
| 4                | D               | 0        | 8.5                     | 1                      | 7.5          | 20   |
| t <sub>pd</sub>  | LE              | Q        | 9.5                     | 1                      | 8.5          | ns   |
| t <sub>en</sub>  | ŌĒ              | Q        | 8.7                     | 1                      | 7.7          | ns   |
| t <sub>dis</sub> | ŌĒ              | Q        | 8                       | 0.5                    | 7            | ns   |

### **Operating Characteristics**

 $T_A = 25^{\circ}C$ 

|          | PARAMETER                                 |                  | TEST       | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | UNIT |
|----------|-------------------------------------------|------------------|------------|-------------------------|-------------------------|------|
|          | PARAMETER                                 |                  | CONDITIONS | TYP                     | TYP                     | ONIT |
| 0        | Downer discipation conscitones nor lately | Outputs enabled  | f 40 MH=   | (1)                     | 46                      | ~F   |
| $C_{pd}$ | Power dissipation capacitance per latch   | Outputs disabled | f = 10 MHz | (1)                     | 3                       | pF   |

<sup>(1)</sup> This information was not available at the time of publication.

TEXAS INSTRUMENTS

www.ti.com

Ü

### Distributor of Texas Instruments: Excellent Integrated System Limited Datasheet of SN74LVC373AQPWRQ1 - IC OCT D TRNSP LATCH 3ST 20TSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



SCAS710B-SEPTEMBER 2003-REVISED FEBRUARY 2008

### PARAMETER MEASUREMENT INFORMATION



| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

| V                 |       | PUTS                           | V              | V                 |       |                | .,                                |
|-------------------|-------|--------------------------------|----------------|-------------------|-------|----------------|-----------------------------------|
| V <sub>CC</sub>   | VI    | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL    | R <sub>L</sub> | $V_{\!\scriptscriptstyle \Delta}$ |
| 2.7 V             | 2.7 V | ≤2.5 ns                        | 1.5 V          | 6 V               | 50 pF | 500 Ω          | 0.3 V                             |
| 3.3 V $\pm$ 0.3 V | 2.7 V | ≤2.5 ns                        | 1.5 V          | 6 V               | 50 pF | <b>500</b> Ω   | 0.3 V                             |



NOTES: A. C<sub>1</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \ \Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms



Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

25-Mar-2015

#### PACKAGING INFORMATION

| Orderable Device  | Status   | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|-------------------|----------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                   | (1)      |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| CLVC373AQDWRG4Q1  | ACTIVE   | SOIC         | DW      | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | L373AQ1        | Samples |
| CLVC373AQPWRG4Q1  | ACTIVE   | TSSOP        | PW      | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | L373AQ1        | Samples |
| SN74LVC373AQDWRQ1 | OBSOLETE | SOIC         | DW      | 20   |         | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |
| SN74LVC373AQPWRQ1 | OBSOLETE | TSSOP        | PW      | 20   |         | TBD                        | Call TI          | Call TI            | -40 to 125   |                |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(9) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(6) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "-" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

Addendum-Page 1



# Distributor of Texas Instruments: Excellent Integrated System Limited Datasheet of SN74LVC373AQPWRQ1 - IC OCT D TRNSP LATCH 3ST 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

www.ti.com 25-Mar-2015

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVC373A-Q1:

- Catalog: SN74LVC373A
- Enhanced Product: SN74LVC373A-EP
- Military: SN54LVC373A

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications
- Military QML certified for Military and Defense Applications

Addendum-Page 2

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# PACKAGE MATERIALS INFORMATION

www.ti.com 20-Dec-2013

### TAPE AND REEL INFORMATION





|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
|   | B0 | Dimension designed to accommodate the component length    |
| ı | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| 1 | P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CLVC373AQDWRG4Q1 | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| CLVC373AQPWRG4Q1 | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Dec-2013



### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CLVC373AQDWRG4Q1 | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| CLVC373AQPWRG4Q1 | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |



# DW0020A

# **PACKAGE OUTLINE**

SOIC - 2.65 mm max height

SOIC



### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.





# **EXAMPLE BOARD LAYOUT**

# **DW0020A**

SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





# **EXAMPLE STENCIL DESIGN**

# **DW0020A**

SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





# **MECHANICAL DATA**

PW (R-PDSO-G20)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153





### **LAND PATTERN DATA**



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





# Distributor of Texas Instruments: Excellent Integrated System Limited Datasheet of SN74LVC373AQPWRQ1 - IC OCT D TRNSP LATCH 3ST 20TSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals **Data Converters** dataconverter.ti.com www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial

 Clocks and Timers
 www.ti.com/clocks
 Industrial
 www.ti.com/industrial

 Interface
 interface.ti.com
 Medical
 www.ti.com/medical

 Logic
 logic.ti.com
 Security
 www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated