

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments TPD6E001RSER

For any questions, you can email us directly: <u>sales@integrated-circuit.com</u>

## Distributor of Texas Instruments: Excellent Integrated System Limited

Datasheet of TPD6E001RSER - TVS DIODE 10UQFN

Sample &

Buy



Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



Folder

Technical Documents Tools & Software

Reference Design

TPD6E001

SLLS685D – JULY 2006 – REVISED SEPTEMBER 2015

Support &

Community

# **TPD6E001** Low-Capacitance 6-Channel ESD-Protection for High-Speed Data Interfaces

## 1 Features

**Texas** 

**INSTRUMENTS** 

- IEC 61000-4-2 Level 4 ESD Protection
  - ±8-kV IEC 61000-4-2 Contact Discharge
  - ±15-kV IEC 61000-4-2 Air-Gap Discharge
- I/O Capacitance: 1.5-pF (Typical)
- Low Leakage Current: 1-nA (Maximum)
- Low Supply Current: 1-nA (Typical)
- 0.9-V to 5.5-V Supply-Voltage Range
- Space-Saving RSE and RSF Package Options
- Alternate 2-, 3-, 4-Channel Options Available: TPD2E2U06, TPD3E001, and TPD4E1U06

# 2 Applications

- End Equipments
  - Portable Data Terminal
  - Industrial Monitor
  - IP Camera
  - Blood Glucose Meters
- Interfaces
- SDIO
- Precision Analog Interface
- SVGA Connections
- USB 2.0

# 3 Description

The TPD6E001 is a six-channel Transient Voltage Suppressor (TVS) based Electrostatic Discharge (ESD) protection diode array. The TPD6E001 is rated to dissipate ESD strikes at the maximum level specified in the IEC 61000-4-2 international standard (Level 4). This device has a 1.5-pF IO capacitance per channel, making it ideal for use in high-speed data IO interfaces. The ultra low leakage current (<1 nA max) is suitable for precision analog measurements in applications like glucose meters and heart rate monitors.

The TPD6E001 is available in space saving RSE (UQFN) and RSF (WQFN) packages and is specified for -40°C to 85°C operation. Also see TPD2E2U06, TPD3E001, and TPD4E1U06 which are 2, 3, and 4 channel ESD protection options, respectively, for ESD protection diode arrays with a different number of channels. The TPD2E2U06 provides a higher level of IEC ESD protection, when compared to the TPDxE001 family, and removes the need for an input capacitor. The TPD4E1U06 removes the need for an input capacitor, provides higher IEC ESD protection, and provides lower capacitance, when compared to the TPDxE001 family.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
| TPD6E001    | UQFN (10) | 1.50 mm × 2.00 mm |  |  |
|             | WQFN (12) | 4.00 mm × 4.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



## **Application Schematic**

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



#### **TPD6E001**

SLLS685D-JULY 2006-REVISED SEPTEMBER 2015

# Table of Contents

| i cai | ures 1                                                                                         |
|-------|------------------------------------------------------------------------------------------------|
| App   | lications 1                                                                                    |
|       | cription 1                                                                                     |
|       | sion History 2                                                                                 |
| Pin ( | Configuration and Functions                                                                    |
| Spee  | cifications 4                                                                                  |
| 6.1   | Absolute Maximum Ratings 4                                                                     |
| 6.2   | ESD Ratings 4                                                                                  |
| 6.3   | Recommended Operating Conditions 4                                                             |
| 6.4   | Thermal Information 4                                                                          |
| 6.5   | Electrical Characteristics5                                                                    |
| 6.6   | Typical Characteristics 5                                                                      |
| Deta  | iled Description6                                                                              |
| 7.1   | Overview                                                                                       |
| 7.2   | Functional Block Diagram 6                                                                     |
|       |                                                                                                |
|       | Appl<br>Desc<br>Revi<br>Pin (<br>Spec<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>Deta<br>7.1 |

|    | 7.3  | Feature Description                         | 6  |
|----|------|---------------------------------------------|----|
|    | 7.4  | Device Functional Modes                     | 6  |
| 8  | App  | lication and Implementation                 | 7  |
|    | 8.1  | Application Information                     | 7  |
|    | 8.2  | Typical Application                         | 7  |
| 9  | Pow  | er Supply Recommendations                   | 9  |
| 10 | Lay  | out                                         | 9  |
|    |      | Layout Guidelines                           |    |
|    | 10.2 | Layout Example                              | 9  |
| 11 | Dev  | ice and Documentation Support               | 10 |
|    | 11.1 | Community Resources                         | 10 |
|    | 11.2 | Trademarks                                  | 10 |
|    | 11.3 | Electrostatic Discharge Caution             | 10 |
|    | 11.4 | Glossary                                    | 10 |
| 12 |      | hanical, Packaging, and Orderable<br>mation | 10 |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision C (April 2007) to Revision D

TEXAS INSTRUMENTS

www.ti.com

Page



SLLS685D - JULY 2006 - REVISED SEPTEMBER 2015

# 5 Pin Configuration and Functions



N.C.- Not internally connected



N.C.- Not internally connected

#### **Pin Functions**

|                 | PIN                 |                     | TYPE  | DESCRIPTION                                                                 |  |  |  |
|-----------------|---------------------|---------------------|-------|-----------------------------------------------------------------------------|--|--|--|
| NAME            | RSE                 | RSF                 | TIPE  | DESCRIPTION                                                                 |  |  |  |
| GND             | 5                   | 5                   | GND   | Ground                                                                      |  |  |  |
| IOx             | 1, 2, 3,<br>6, 7, 8 | 1, 2, 3,<br>7, 8, 9 | I/O   | ESD-protected channel                                                       |  |  |  |
| N.C.            | 4, 9                | 4, 6, 10, 12        | —     | Not internally connected                                                    |  |  |  |
| V <sub>CC</sub> | 10                  | 11                  | Power | Power-supply input. Bypass $V_{CC}$ to GND with a 0.1-µF ceramic capacitor. |  |  |  |
| EP              | _                   | EP                  | GND   | Exposed pad. Connect to GND.                                                |  |  |  |



TEXAS INSTRUMENTS

### TPD6E001

SLLS685D-JULY 2006-REVISED SEPTEMBER 2015

www.ti.com

## 6 Specifications

## 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                    |                    | MIN  | MAX            | UNIT |
|------------------|------------------------------------|--------------------|------|----------------|------|
| $V_{CC}$         |                                    |                    | -0.3 | 7              | V    |
| V <sub>I/O</sub> |                                    |                    | -0.3 | $V_{CC} + 0.3$ | V    |
| TJ               | Junction temperature               |                    | 150  | °C             |      |
|                  |                                    | Infrared (15 s)    |      | 220            | °C   |
|                  | Bump temperature (soldering)       | Vapor phase (60 s) |      | 215            | °C   |
|                  | Lead temperature (soldering, 10 s) |                    |      | 300            | °C   |
| T <sub>stg</sub> | Storage temperature                |                    | -65  | 150            | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                                            |                                                                                       |                                                                   | VALUE  | UNIT |
|--------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------|--------|------|
| V <sub>(ESD)</sub> Electrostatic discharge |                                                                                       | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±15000 | V    |
|                                            | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 2\right) }$ | ±1000                                                             | V      |      |
|                                            | IEC 61000-4-2 Contact Discharge                                                       | ±8000                                                             | V      |      |
|                                            | IEC 61000-4-2 Air-Gap Discharge                                                       | ±15000                                                            | V      |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                     |                     | MIN | NOM MAX         | UNIT |
|-----------------------------------------------------|---------------------|-----|-----------------|------|
| T <sub>A</sub> Operating free-air temperature range |                     | -40 | 85              | °C   |
|                                                     | V <sub>CC</sub> Pin | 0.9 | 5.5             | V    |
| Operating Voltage                                   | IOx Pins            | 0   | V <sub>CC</sub> | V    |

#### 6.4 Thermal Information

|                       |                                              | TPD        | TPD6E001   |      |  |  |
|-----------------------|----------------------------------------------|------------|------------|------|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | RSE (UQFN) | RSF (WQFN) | UNIT |  |  |
|                       |                                              | 10 PINS    | 12 PINS    |      |  |  |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 235.0      | 75.8       | °C/W |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 140.9      | 74.6       | °C/W |  |  |
| $R_{\theta J B}$      | Junction-to-board thermal resistance         | 154.6      | 51.3       | °C/W |  |  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 21.8       | 5.9        | °C/W |  |  |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 154.6      | 51.4       | °C/W |  |  |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A        | 31.4       | °C/W |  |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of TPD6E001RSER - TVS DIODE 10UQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

www.ti.com

#### **TPD6E001**

SLLS685D - JULY 2006-REVISED SEPTEMBER 2015

## 6.5 Electrical Characteristics

 $V_{CC}$  = 5 V ± 10%, T<sub>A</sub> = -40°C to 85°C (unless otherwise noted)

|                  | PARAMETER                            | TEST CON                                                           | DITIONS             | MIN  | TYP <sup>(1)</sup> | MAX                   | UNIT |
|------------------|--------------------------------------|--------------------------------------------------------------------|---------------------|------|--------------------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage                       |                                                                    |                     | 0.9  |                    | 5.5                   | V    |
| I <sub>CC</sub>  | Supply current                       |                                                                    |                     |      | 1                  | 100                   | nA   |
| V <sub>F</sub>   | Diode forward voltage                | I <sub>F</sub> = 10 mA                                             |                     | 0.65 |                    | 0.95                  | V    |
| $V_{BR}$         | Breakdown voltage                    | I <sub>BR</sub> = 10 mA                                            |                     | 11   |                    |                       | V    |
|                  | Channel clamp voltage <sup>(2)</sup> | T <sub>A</sub> = 25°C, ±15-kV HBM,                                 | Positive transients |      |                    | V <sub>CC</sub> + 25  | V    |
|                  |                                      | I <sub>F</sub> = 10 A                                              | Negative transients |      |                    | -25                   | V    |
|                  |                                      | T <sub>A</sub> = 25°C,                                             | Positive transients |      |                    | V <sub>CC</sub> + 60  | V    |
| V <sub>C</sub>   |                                      | ±8-kV Contact Discharge<br>(IEC 61000-4-2), I <sub>F</sub> = 24 A  | Negative transients |      |                    | -60                   | V    |
|                  |                                      | T <sub>A</sub> = 25°C,                                             | Positive transients |      |                    | V <sub>CC</sub> + 100 | V    |
|                  |                                      | ±15-kV Air-Gap Discharge<br>(IEC 61000-4-2), I <sub>F</sub> = 45 A | Negative transients |      |                    | -100                  | V    |
| l <sub>i/o</sub> | Channel leakage current              | $V_{i/o} = GND$ to $V_{CC}$                                        |                     |      |                    | ±1                    | nA   |
| C <sub>i/o</sub> | Channel input capacitance            | $V_{CC} = 5 \text{ V}$ , Bias of $V_{CC}/2$                        |                     |      | 1.5                |                       | pF   |

(1)

Typical values are at  $V_{CC} = 5$  V and  $T_A = 25^{\circ}C$ . Channel clamp voltage is not production tested. (2)

### 6.6 Typical Characteristics





#### **TPD6E001**

SLLS685D-JULY 2006-REVISED SEPTEMBER 2015

TEXAS INSTRUMENTS

www.ti.com

## 7 Detailed Description

#### 7.1 Overview

The TPD6E001 is a six-channel Transient Voltage Suppressor (TVS) based Electrostatic Discharge (ESD) protection diode array. The TPD6E001 is rated to dissipate ESD strikes at the maximum level specified in the IEC 61000-4-2 international standard (Level 4). This device has a 1.5-pF IO capacitance per channel, making it ideal for use in high-speed data IO interfaces. The ultra low leakage current (< 1 nA maximum) is suitable for precision analog measurements in applications like glucose meters and heart rate monitors.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

TPD6E001 is a uni-directional ESD protection device with low capacitance. The device is constructed with a central ESD clamp that features two hiding diodes per line to reduce the capacitive loading. This central ESD clamp is also connected to  $V_{CC}$  to provide protection for the  $V_{CC}$  line. Each IO line is rated to dissipate ESD strikes at the maximum level specified in the IEC 61000-4-2 level 4 international standard. The TPD6E001's low loading capacitance makes it ideal for protection high-speed signal terminals.

#### 7.4 Device Functional Modes

TPD6E001 is a passive-integrated circuit that activates whenever voltages above  $V_{BR}$  or below the lower diodes  $V_{forward}$  (-0.6V) are present upon the circuit being protected. During ESD events, voltages as high as ±15 kV can be directed to ground and  $V_{CC}$  via the internal diode network. Once the voltages on the protected lines fall below the trigger voltage of the TPD6E001 (usually within 10's of nano-seconds) the device reverts back to a high-impedance state.



**TPD6E001** 

SLLS685D – JULY 2006 – REVISED SEPTEMBER 2015

## 8 Application and Implementation

NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

TPD6E001 is a diode array type Transient Voltage Suppressor (TVS) which is typically used to provide a path to ground for dissipating ESD events on hi-speed signal lines between a human interface connector and a system. As the current from ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low  $R_{DYN}$  of the triggered TVS holds this voltage,  $V_{CLAMP}$ , to a tolerable level to the protected IC.

## 8.2 Typical Application



Figure 3. Typical Application Schematic

#### 8.2.1 Design Requirements

For this design example, a single TPD6E001 is used to protect all the pins of three USB2.0 connectors. Given the USB application, the following parameters are known.

| DESIGN PARAMETER                             | VALUE         |  |  |  |  |  |  |  |
|----------------------------------------------|---------------|--|--|--|--|--|--|--|
| Signal range on IO1, IO2, IO3, IO4, IO5, IO6 | 0 V to 3.6 V  |  |  |  |  |  |  |  |
| Signal voltage range on $V_{CC}$             | 0 V to 5.25 V |  |  |  |  |  |  |  |
| Operating Frequency                          | 240 MHz       |  |  |  |  |  |  |  |

| Table | 1. | Design | Param | eters |
|-------|----|--------|-------|-------|
|       |    |        |       |       |

Copyright © 2006–2015, Texas Instruments Incorporated



#### **TPD6E001**

SLLS685D-JULY 2006-REVISED SEPTEMBER 2015



www.ti.com

#### 8.2.2 Detailed Design Procedure

When placed near the USB connectors, the TPD6E001 ESD solution offers little or no signal distortion during normal operation due to low IO capacitance and ultra-low leakage current specifications. The TPD6E001 ensures that the core circuitry is protected and the system is functioning properly in the event of an ESD strike. For proper operation, the following layout/ design guidelines should be followed:

- 1. Place the TPD6E001 solution close to the connectors. This allows the TPD6E001 to take away the energy associated with ESD strike before it reaches the internal circuitry of the system board.
- Place a 0.1-μF capacitor very close to the V<sub>CC</sub> pin. This limits any momentary voltage surge at the IO pin during the ESD strike event.
- 3. Ensure that there is enough metallization for the V<sub>CC</sub> and GND loop. During normal operation, the TPD6E001 consumes 1 nA (max) leakage current. But during the ESD event, V<sub>CC</sub> and GND may see 15 A to 30 A of current, depending on the ESD level. Sufficient current path enables safe discharge of all the energy associated with the ESD strike.
- 4. Leave the unused IO pins floating. In this example of protecting three USB ports, none of the IO pins will be left unused.
- 5. The V<sub>CC</sub> pin can be connected in two different ways:
  - (a) If the V<sub>CC</sub> pin is connected to the system power supply, the TPD6E001 works as a transient suppressor for any signal swing above V<sub>CC</sub> + V<sub>F</sub>. A 0.1-μF capacitor on the device V<sub>CC</sub> pin is recommended for ESD bypass.
  - (b) If the V<sub>CC</sub> pin is not connected to the system power supply, the TPD6E001 can tolerate higher signal swing in the range up to 10 V. Please note that a 0.1-μF capacitor is still recommended at the V<sub>CC</sub> pin for ESD bypass.

#### 8.2.3 Application Curve

Figure 4 is a capture of the voltage clamping waveform of TPD6E001 on IO1 during a +8kV Contact IEC61000-4-2 ESD strike.



Figure 4. TPD6E001 +8kV Contact IEC61000-4-2 Voltage Clamping Waveform



#### **TPD6E001**

SLLS685D – JULY 2006 – REVISED SEPTEMBER 2015

## 9 Power Supply Recommendations

TPD6E001 is a passive TVS diode, so there is no requirement to power this device. However, for best IEC 61000-4-2 ESD performance and lowest capacitance performance, it is recommended that the V<sub>CC</sub> pin is biased with a 5V supply and that a 0.1 $\mu$ F capacitor is placed near the V<sub>CC</sub> pin. Take care to make sure that the maximum voltage specification for the V<sub>CC</sub> pin is not violated.

## 10 Layout

#### 10.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

#### 10.2 Layout Example

Figure 5 is an example of how to layout three differential data pairs with the TPD6E001. One example could be protecting three USB2.0 ports from IEC ESD, as discussed in the Application and Implementation section.



Figure 5. Routing with the RSE Package



**TPD6E001** 

SLLS685D-JULY 2006-REVISED SEPTEMBER 2015



www.ti.com

## **11** Device and Documentation Support

#### 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



19-Apr-2013

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| TPD6E001RSER     | ACTIVE | UQFN         | RSE     | 10   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2DO               | Samples |
| TPD6E001RSERG4   | ACTIVE | UQFN         | RSE     | 10   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2DO               | Samples |
| TPD6E001RSFR     | ACTIVE | WQFN         | RSF     | 12   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ZWN               | Samples |
| TPD6E001RSFRG4   | ACTIVE | WQFN         | RSF     | 12   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ZWN               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis

Addendum-Page 1



19-Apr-2013

Addendum-Page 2





# PACKAGE MATERIALS INFORMATION

24-Apr-2013

# TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| 3 | All dimensions are nominal |      |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---|----------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                     |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | TPD6E001RSER               | UQFN | RSE                | 10 | 3000 | 179.0                    | 8.4                      | 1.75       | 2.25       | 0.65       | 4.0        | 8.0       | Q1               |
|   | TPD6E001RSFR               | WQFN | RSF                | 12 | 2000 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.1        | 8.0        | 12.0      | Q2               |



**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of TPD6E001RSER - TVS DIODE 10UQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# PACKAGE MATERIALS INFORMATION

24-Apr-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD6E001RSER | UQFN         | RSE             | 10   | 3000 | 203.0       | 203.0      | 35.0        |
| TPD6E001RSFR | WQFN         | RSF             | 12   | 2000 | 346.0       | 346.0      | 35.0        |



# **MECHANICAL DATA**



- QFN (Quad Flatpack No-Lead) package configuration.
- С. D. This package complies to JEDEC MO-288 variation UEFD.





# LAND PATTERN DATA

## RSE (R-PUQFN-N10)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.





# **MECHANICAL DATA**









# THERMAL PAD MECHANICAL DATA

RSF (S-PWQFN-N12)

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions



# LAND PATTERN

RSF (R-PWQFN-N12)

## PLASTIC QUAD FLATPACK NO-LEAD



- All linear dimensions are in millimeters. Α.
  - Β. This drawing is subject to change without notice. Publication IPC-7351 is recommended for alternate designs. C.
  - This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack D. Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
  - Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should Ε.
  - contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting
  - recommendations for vias placed in the thermal pad.





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |  |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated