May 2014



# Dual N-Channel PowerTrench<sup>®</sup> MOSFET Q1: 30V, 16A, 21.5m $\Omega$ Q2: 30V, 18A, 13m $\Omega$

## Features

#### Q1: N-Channel

- Max r<sub>DS(on)</sub> = 21.5mΩ at V<sub>GS</sub> = 10V, I<sub>D</sub> = 7.5A
- Max r<sub>DS(on)</sub> = 29.5mΩ at V<sub>GS</sub> = 4.5V, I<sub>D</sub> = 6.5A

#### Q2: N-Channel

- Max  $r_{DS(on)}$  = 13m $\Omega$  at V<sub>GS</sub> = 10V, I<sub>D</sub> = 10A
- Max  $r_{DS(on)}$  = 17m $\Omega$  at V<sub>GS</sub> = 4.5V, I<sub>D</sub> = 8.5A
- Low Qg high side MOSFET
- Low r<sub>DS(on)</sub> low side MOSFET
- Thermally efficient dual Power 56 package
- Pinout optimized for simple PCB design
- RoHS Compliant



## **General Description**

This device includes two specialized MOSFETs in a unique dual Power 56 package. It is designed to provide an optimal Synchronous Buck power stage in terms of efficiency and PCB utilization. The low switching loss "High Side" MOSFET is complemented by a Low Conduction Loss "Low Side" SyncFET.

4 D1

3 D1

2 D1

1 G1

## Applications

Synchronous Buck Converter for:

Notebook System Power

S2 5

S2 6

G2 [8

S2 | 7

General Purpose Point of Load



Power 56

# MOSFET Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                                        |                                   |           |     | Q2   | Units |
|-----------------------------------|--------------------------------------------------|-----------------------------------|-----------|-----|------|-------|
| V <sub>DS</sub>                   | Drain to Source Voltage                          |                                   |           |     | 30   | V     |
| V <sub>GS</sub>                   | Gate to Source Voltage                           |                                   |           | ±20 | ±20  | V     |
|                                   | Drain Current -Continuous                        | T <sub>C</sub> = 25°C             |           | 16  | 18   |       |
| I <sub>D</sub>                    | -Continuous                                      | T <sub>A</sub> = 25°C             | (Note 1a) | 7.5 | 10   | Α     |
|                                   | -Pulsed                                          |                                   |           | 60  | 60   |       |
| D                                 | Power Dissipation for Single Operation           | T <sub>A</sub> = 25°C             | (Note 1a) | 2.5 |      | W     |
| PD                                |                                                  | T <sub>A</sub> = 25°C (Note 1b) 1 |           | l   | V    |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |                                   |           |     | +150 | °C    |

## **Thermal Characteristics**

| $R_{\theta JC}$     | Thermal Resistance, Junction to Case            |         |    |      |
|---------------------|-------------------------------------------------|---------|----|------|
| $R_{	ext{	heta}JA}$ | Thermal Resistance, Junction to Ambient (Note 1 | a)      | 50 | °C/W |
| $R_{	ext{	heta}JA}$ | Thermal Resistance, Junction to Ambient (Note 1 | 1b) 120 |    |      |

## Package Marking and Ordering Information

| Device Marking | Device    | Package  | Reel Size | Tape Width | Quantity   |
|----------------|-----------|----------|-----------|------------|------------|
| FDMS9620S      | FDMS9620S | Power 56 | 13"       | 12mm       | 3000 units |

| Symbol                                 | Parameter                                                   | Test Conditions                                                                                                                               | Туре     | Min      | Тур            | Max                | Units |
|----------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------------|--------------------|-------|
| Off Chara                              | octeristics                                                 |                                                                                                                                               |          |          |                |                    |       |
| BV <sub>DSS</sub>                      | Drain to Source Breakdown Voltage                           | $I_D = 250 \mu A, V_{GS} = 0V$<br>$I_D = 1mA, V_{GS} = 0V$                                                                                    | Q1<br>Q2 | 30<br>30 |                |                    | V     |
| ΔBV <sub>DSS</sub><br>ΔT <sub>J</sub>  | Breakdown Voltage Temperature<br>Coefficient                | $I_D = 250\mu$ A, referenced to 25°C<br>$I_D = 1$ mA, referenced to 25°C                                                                      | Q1<br>Q2 |          | 23<br>23       |                    | mV/°C |
| DSS                                    | Zero Gate Voltage Drain Current                             | V <sub>DS</sub> = 24V, V <sub>GS</sub> = 0V                                                                                                   | Q1<br>Q2 |          |                | 1<br>500           | μA    |
| GSS                                    | Gate to Source Leakage Current                              | V <sub>GS</sub> = ±20V, V <sub>DS</sub> = 0V                                                                                                  | Q1<br>Q2 |          |                | ±100<br>±100       | nA    |
| On Chara                               | cteristics                                                  |                                                                                                                                               |          |          |                |                    |       |
| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}$ , $I_D = 250\mu A$<br>$V_{GS} = V_{DS}$ , $I_D = 1mA$                                                                       | Q1<br>Q2 | 1<br>1   | 1.6<br>1.6     | 3<br>3             | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = 250\mu$ A, referenced to 25°C<br>$I_D = 1$ mA, referenced to 25°C                                                                      | Q1<br>Q2 |          | -4<br>-4       |                    | mV/°C |
| _                                      | Duris to Course On Desistance                               | $ \begin{array}{c} V_{GS} = 10V, \ I_D = 7.5A \\ V_{GS} = 4.5V, \ I_D = 6.5A \\ V_{GS} = 10V, \ I_D = 7.5A, \ T_J = 125^\circ C \end{array} $ | Q1       |          | 18<br>23<br>25 | 21.5<br>29.5<br>32 |       |
| r <sub>DS(on)</sub>                    | Drain to Source On Resistance                               | $V_{GS} = 10V, I_D = 10A$<br>$V_{GS} = 4.5V, I_D = 8.5A$<br>$V_{GS} = 10V, I_D = 10A, T_J = 125^{\circ}C$                                     | Q2       |          | 9<br>13<br>14  | 13<br>17<br>22     | – mΩ  |
|                                        |                                                             | $V_{DD} = 10V, I_D = 7.5A$                                                                                                                    | Q1       |          | 25             |                    | -     |

# **Dynamic Characteristics**

| C <sub>iss</sub> | Input Capacitance            |                                                       | Q1<br>Q2 | 500<br>700 | 665<br>935 | pF |
|------------------|------------------------------|-------------------------------------------------------|----------|------------|------------|----|
| C <sub>oss</sub> | Output Capacitance           | V <sub>DS</sub> = 15V, V <sub>GS</sub> = 0V, f = 1MHZ | Q1<br>Q2 | 100<br>500 | 135<br>665 | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance |                                                       | Q1<br>Q2 | 65<br>100  | 100<br>150 | pF |
| Rg               | Gate Resistance              | f = 1MHz                                              | Q1<br>Q2 | 0.9<br>1.8 |            | Ω  |

# **Switching Characteristics**

| t <sub>d(on)</sub>  | Turn-On Delay Time            |                                                                           | Q1<br>Q2 | 11<br>15   | 20<br>27 | ns |
|---------------------|-------------------------------|---------------------------------------------------------------------------|----------|------------|----------|----|
| t <sub>r</sub>      | Rise Time                     |                                                                           |          | 7<br>13    | 14<br>24 | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time           | $\frac{V_{DD} = 15V, I_D = 1A,}{V_{GS} = 10V, R_{GEN} = 6\Omega}$         | Q1<br>Q2 | 23<br>27   | 37<br>44 | ns |
| t <sub>f</sub>      | Fall Time                     |                                                                           |          | 2.3<br>7   | 10<br>14 | ns |
| Qg                  | Total Gate Charge             | Q1<br>V <sub>DD</sub> = 15V, V <sub>GS</sub> = 10V ,I <sub>D</sub> = 7.5A | Q1<br>Q2 | 10<br>18   | 14<br>25 | nC |
| Q <sub>gs</sub>     | Gate to Source Gate Charge    | Q2                                                                        | Q1<br>Q2 | 1.7<br>2.8 |          | nC |
| Q <sub>gd</sub>     | Gate to Drain "Miller" Charge | V <sub>DD</sub> = 15V, V <sub>GS</sub> = 10V ,I <sub>D</sub> = 10A        | Q1<br>Q2 | 2.0<br>3.6 |          | nC |

| Symbol          | Parameter                                                        | Test Conditions                                                          | Туре     | Min | Тур        | Мах        | Units |
|-----------------|------------------------------------------------------------------|--------------------------------------------------------------------------|----------|-----|------------|------------|-------|
| Drain-Sou       | urce Diode Characteristics                                       |                                                                          |          |     |            |            |       |
| I <sub>S</sub>  | Maximum Continuous Drain-Source Dio                              | de Forward Current                                                       | Q1<br>Q2 |     |            | 2.1<br>3.5 | А     |
| V <sub>SD</sub> | Source to Drain Diode Forward Voltage                            | $V_{GS} = 0V, I_S = 2.1A$ (Note 2)<br>$V_{GS} = 0V, I_S = 3.5A$ (Note 2) | Q1<br>Q2 |     | 0.7<br>0.5 | 1.2<br>1.0 | V     |
| rr              | Reverse Recovery Time $Q1$<br>$I_{F} = 7.5A, di/dt = 100A/\mu s$ |                                                                          | Q1<br>Q2 |     | 13<br>14   |            | ns    |
| Q <sub>rr</sub> | Reverse Recovery Charge                                          | Q2<br>Ι <sub>F</sub> = 10A, di/dt = 300A/μs                              | Q1<br>Q2 |     | 4<br>9     |            | nC    |

Notes:
**1:** R<sub>0JA</sub> is determined with the device mounted on a 1in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. R<sub>0JC</sub> is guaranteed by design while R<sub>0CA</sub> is determined by the user's board design.



a.50°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b. 120°C/W when mounted on a minimum pad of 2 oz copper

FDMS9620S Dual N-Channel PowerTrench<sup>®</sup> MOSFET

**2:** Pulse Test: Pulse Width <  $300\mu$ s, Duty cycle < 2.0%.



©2007 Fairchild Semiconductor Corporation FDMS9620S Rev.D3

www.fairchildsemi.com





©2007 Fairchild Semiconductor Corporation FDMS9620S Rev.D3 www.fairchildsemi.com

FDMS9620S Dual N-Channel PowerTrench<sup>®</sup> MOSFET







#### RECOMMENDED LAND PATTERN

NOTE:

- A. PACKAGE DOES NOT FULLY CONFORM TO JEDEC STANDARD.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009.
- D. LAND PATTERN RECOMMENDATION IS EXISTING INDUSTRY LAND PATTERN.
- E. DRAWING FILENAME: MKT-MLP08Krev3.





\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. TO OBTAIN THE LATEST, MOST UP-TO-DATE DATASHEET AND PRODUCT INFORMATION, VISIT OUR WEBSITE AT <u>HTTP://WWW.FAIRCHILDSEMI.COM</u>, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### AUTHORIZED USE

Unless otherwise specified in this data sheet, this product is a standard commercial product and is not intended for use in applications that require extraordinary levels of quality and reliability. This product may not be used in the following applications, unless specifically approved in writing by a Fairchild officer: (1) automotive or other transportation, (2) military/aerospace, (3) any safety critical application – including life critical medical equipment – where the failure of the Fairchild product reasonably would be expected to result in personal injury, death or property damage. Customer's use of this product is subject to agreement of this Authorized Use policy. In the event of an unauthorized use of Fairchild's product, Fairchild accepts no liability in the event of product failure. In other respects, this product shall be subject to Fairchild's Worldwide Terms and Conditions of Sale, unless a separate agreement has been signed by both Parties.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Terms of Use

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

| Definition of Terms      |                       |                                                                                                                                                                                                     |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                 |

Rev. 177