

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments
CD74ACT86MDREP

For any questions, you can email us directly: sales@integrated-circuit.com

Datasheet of CD74ACT86MDREP - IC GATE XOR 4CH 2-INP 14-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## CD74ACT86-EP QUADRUPLE 2-INPUT EXCLUSIVE-OR GATE

SCHS357-MARCH 2006

#### **FEATURES**

- Controlled Baseline
  - One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree (1)
- Inputs Are TTL-Voltage Compatible
- Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption
- Balanced Propagation Delays
- ±24-mA Output Drive Current
  - Fanout to 15 F Devices
- (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

- SCR-Latchup-Resistant CMOS Process and Circuit Design
- Exceeds 2-kV ESD Protection Per MIL-STD-883, Method 3015



### **DESCRIPTION/ORDERING INFORMATION**

The CD74ACT86-EP is a quadruple 2-input exclusive-OR gate. This device performs the Boolean function  $Y = A \oplus B$  or  $Y = \overline{AB} + A\overline{B}$  in positive logic.

A common application is as a true/complement element. If one of the inputs is low, the other input is reproduced in true form at the output. If one of the inputs is high, the signal on the other input is reproduced inverted at the output.

### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAG   | 6E <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|----------|-------------------|-----------------------|------------------|
| -55°C to 125°C | SOIC - D | Tape and Reel     | CD74ACT86MDREP        | ACT86MEP         |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

# FUNCTION TABLE (EACH GATE)

| INP | OUTPUT |   |
|-----|--------|---|
| Α   | В      | Y |
| L   | L      | L |
| L   | Н      | Н |
| Н   | L      | Н |
| Н   | Н      | L |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Datasheet of CD74ACT86MDREP - IC GATE XOR 4CH 2-INP 14-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

## CD74ACT86-EP QUADRUPLE 2-INPUT EXCLUSIVE-OR GATE

TEXAS INSTRUMENTS

SCHS357-MARCH 2006

### **Exclusive-OR Logic**

An exclusive-OR gate has many applications, some of which can be represented better by alternative logic symbols.



These are five equivalent exclusive-OR symbols valid for an CD74ACT86-EP gate in positive logic; negation may be shown at any two ports.



## Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                   |                             | MIN  | MAX  | UNIT |
|------------------|---------------------------------------------------|-----------------------------|------|------|------|
| $V_{CC}$         | Supply voltage range                              |                             | -0.5 | 6    | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>                | $V_I < 0$ or $V_I > V_{CC}$ |      | ±20  | mA   |
| I <sub>OK</sub>  | Output clamp current <sup>(2)</sup>               | $V_O < 0$ or $V_O > V_{CC}$ |      | ±50  | mA   |
| Io               | Continuous output current                         | $V_O = 0$ to $V_{CC}$       |      | ±50  | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                             |      | ±100 | mA   |
| $\theta_{JA}$    | Package thermal impedance (3)                     |                             |      | 86   | °C/W |
| T <sub>stg</sub> | Storage temperature range                         |                             | -65  | 150  | °C   |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) The package thermal impedance is calculated in accordance with JESD 51-7.

### **Recommended Operating Conditions**(1)

|                     |                                    | T <sub>A</sub> = | 25°C            | –55°(<br>125 | UNIT     |      |
|---------------------|------------------------------------|------------------|-----------------|--------------|----------|------|
|                     |                                    | MIN              | MAX             | MIN          | MAX      |      |
| V <sub>CC</sub>     | Supply voltage                     | 4.5              | 5.5             | 4.5          | 5.5      | V    |
| V <sub>IH</sub>     | High-level input voltage           | 2                |                 | 2            |          | V    |
| V <sub>IL</sub>     | Low-level input voltage            |                  | 0.8             |              | 0.8      | V    |
| V <sub>I</sub>      | Input voltage                      | 0                | V <sub>CC</sub> | 0            | $V_{CC}$ | V    |
| Vo                  | Output voltage                     | 0                | $V_{CC}$        | 0            | $V_{CC}$ | V    |
| I <sub>OH</sub>     | High-level output current          |                  | -24             |              | -24      | mA   |
| I <sub>OL</sub>     | Low-level output current           |                  | 24              |              | 24       | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate |                  | 10              |              | 10       | ns/V |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

Datasheet of CD74ACT86MDREP - IC GATE XOR 4CH 2-INP 14-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## CD74ACT86-EP QUADRUPLE 2-INPUT EXCLUSIVE-OR GATE

SCHS357-MARCH 2006

#### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER             | TEST C                                  | V <sub>cc</sub>                 | T <sub>A</sub> = 25°C |      | −55°C to<br>125°C |      | UNIT |    |
|-----------------------|-----------------------------------------|---------------------------------|-----------------------|------|-------------------|------|------|----|
|                       |                                         |                                 |                       | MIN  | MAX               | MIN  | MAX  |    |
|                       |                                         | $I_{OH} = -50 \mu A$            | 4.5 V                 | 4.4  |                   | 4.4  |      |    |
| V <sub>OH</sub> V     | $V_I = V_{IH}$ or $V_{IL}$              | $I_{OH} = -24 \text{ mA}$       | 4.5 V                 | 3.94 |                   | 3.7  |      | V  |
|                       |                                         | $I_{OH} = -50 \text{ mA}^{(1)}$ | 5.5 V                 | 3.85 |                   | 3.85 |      |    |
|                       | $V_{I} = V_{IH}$ or $V_{IL}$            | I <sub>OL</sub> = 50 μA         | 4.5.1/                |      | 0.1               |      | 0.1  |    |
| $V_{OL}$              |                                         | I <sub>OL</sub> = 24 mA         | 4.5 V                 |      | 0.36              |      | 0.5  | V  |
|                       |                                         | $I_{OL} = 50 \text{ mA}^{(1)}$  | 5.5 V                 |      | 1.65              |      | 1.65 |    |
| l <sub>l</sub>        | V <sub>I</sub> = V <sub>CC</sub> or GND |                                 | 5.5 V                 |      | ±0.1              |      | ±1   | μΑ |
| I <sub>CC</sub>       | $V_I = V_{CC}$ or GND,                  | I <sub>O</sub> = 0              | 5.5 V                 |      | 4                 |      | 80   | μΑ |
| $\Delta I_{CC}^{(2)}$ | $V_{I} = V_{CC} - 2.1 \text{ V}$        |                                 | 4.5 V to 5.5 V        |      | 2.4               |      | 3    | mA |
| C <sub>i</sub>        |                                         |                                 |                       |      | 10                |      | 10   | pF |

<sup>(1)</sup> Test one output at a time, not exceeding 1-s duration. Measurement is made by forcing indicated current and measuring voltage to minimize power dissipation. Test verifies a minimum 50-Ω transmission-line drive capability at 85°C and 75-Ω transmission-line drive capability at 125°C.

### **ACT INPUT LOAD TABLE**(1)

| INPUT | UNIT LOAD |
|-------|-----------|
| All   | 0.48      |

(1) Unit load is  $\Delta I_{CC}$  limit specified in electrical characteristics table (e.g., 2.4 mA at 25°C).

### **Switching Characteristics**

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V  $\pm$  0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | –55°C<br>125° | UNIT |    |
|------------------|-----------------|----------------|---------------|------|----|
|                  | (INFOT)         | (001F01)       | MIN           | MAX  |    |
| t <sub>PLH</sub> | A or D          | V              | 3.7           | 14.6 |    |
| t <sub>PHL</sub> | A OI B          | Y              | 3.7           | 14.6 | ns |

## **Operating Characteristics**

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

|                 | PARAMETER                     | TYP | UNIT |
|-----------------|-------------------------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | 57  | pF   |

<sup>(2)</sup> Additional quiescent supply current per input pin, TTL inputs high, 1 unit load

SCHS357-MARCH 2006

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

## CD74ACT86-EP QUADRUPLE 2-INPUT EXCLUSIVE-OR GATE



### PARAMETER MEASUREMENT INFORMATION









VOLTAGE WAVEFORMS RECOVERY TIME

VOLTAGE WAVEFORMS
SETUP AND HOLD AND INPUT RISE AND FALL TIMES





VOLTAGE WAVEFORMS
PROPAGATION DELAY AND OUTPUT TRANSITION TIMES

VOLTAGE WAVEFORMS
OUTPUT ENABLE AND DISABLE TIMES

NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f = 3$  ns,  $t_f = 3$  ns. Phase relationships between waveforms are arbitrary.
- D. For clock inputs, f<sub>max</sub> is measured with the input duty cycle at 50%.
- E. The outputs are measured one at a time, with one input transition per measurement.
- F. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.
- G.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- H.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- I. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms



Datasheet of CD74ACT86MDREP - IC GATE XOR 4CH 2-INP 14-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com PACKAGE OPTION ADDENDUM

31-May-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins P | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|--------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |        | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| CD74ACT86MDREP   | ACTIVE | SOIC         | D       | 14     | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | ACT86MEP       | Samples |
| V62/06620-01XE   | ACTIVE | SOIC         | D       | 14     | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | ACT86MEP       | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight

in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "-" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

Addendum-Page 1



Datasheet of CD74ACT86MDREP - IC GATE XOR 4CH 2-INP 14-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

www.ti.com 31-May-2014

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF CD74ACT86-EP:

Catalog: CD74ACT86

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

Datasheet of CD74ACT86MDREP - IC GATE XOR 4CH 2-INP 14-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Jan-2013

### **TAPE AND REEL INFORMATION**





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74ACT86MDREP | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |



Datasheet of CD74ACT86MDREP - IC GATE XOR 4CH 2-INP 14-SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Jan-2013



### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74ACT86MDREP | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |



## **MECHANICAL DATA**

## D (R-PDS0-G14)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





### LAND PATTERN DATA

## D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





Datasheet of CD74ACT86MDREP - IC GATE XOR 4CH 2-INP 14-SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

www.ti.com/audio Audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals www.ti.com/computers **Data Converters** dataconverter.ti.com **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial

 Clocks and Timers
 www.ti.com/clocks
 Industrial
 www.ti.com/industrial

 Interface
 interface.ti.com
 Medical
 www.ti.com/medical

 Logic
 logic.ti.com
 Security
 www.ti.com/security

Power Mgmt Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity www.ti.com/wirelessconnectivity

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated