

## **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

[Texas Instruments](#)  
[SN7534050NSR](#)

For any questions, you can email us directly:

[sales@integrated-circuit.com](mailto:sales@integrated-circuit.com)

## DUAL DIFFERENTIAL DRIVERS AND RECEIVERS

Check for Samples: **SN7534050, SN7534051**

### FEATURES

- Meet or Exceed Standards TIA/EIA-422-B and ITU Recommendation V.11
- Operate From Single 5-V Power Supply
- Driver Positive and Negative Current Limiting
- Receiver Input Sensitivity:  $\pm 200\text{mV}$
- Receiver Input Impedance:  $12\text{ k}\Omega$  Min
- Driver 3-State Outputs
- Receiver 3-State Outputs (SN7534050 Only)

**SN7534050...N OR NS PACKAGE  
(TOP VIEW)**



**SN7534051...N OR NS PACKAGE  
(TOP VIEW)**



### DESCRIPTION

The SN7534050 and SN7534051 dual differential drivers and receivers are monolithic integrated circuits designed to meet the requirements of ANSI standards TIA/EIA-422-B and ITU Recommendations V.11.

The driver outputs provide limiting for both positive and negative currents and thermal shutdown protection from line fault conditions on transmission bus line.

The SN7534050 combines dual 3-state differential drivers and dual 3-state differential input receivers. The drivers and receivers have active-high and active-low enables, respectively which can be externally connected together to function as direction control. SN7534051 drivers each have an individual active-high enable.

### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|---------------------------------------|-----------------------|------------------|
| -20°C to 85°C  | PDIP – N                              | Tube of 25            | SN7534050N       |
|                | SOP – NS                              | Tube of 50            | SN7534050NS      |
|                |                                       | Reel of 2000          | SN7534050NSR     |
|                | PDIP – N                              | Tube of 25            | SN7534051N       |
|                | SOP – NS                              | Tube of 50            | SN7534051NS      |
|                |                                       | Reel of 2000          | SN7534051NSR     |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at [www.ti.com/sc/package](http://www.ti.com/sc/package).

(2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at [www.ti.com](http://www.ti.com).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## FUNCTION TABLES

**Table 1. SN7534050,  
 SN7534051  
 Each Driver<sup>(1)</sup>**

| INPUT<br>D | ENABLE<br>DE | OUTPUTS |   |
|------------|--------------|---------|---|
|            |              | Y       | Z |
| H          | H            | H       | L |
| L          | H            | L       | H |
| X          | L            | Z       | Z |

(1) H = high level, L = low level,  
 X = irrelevant, Z = high impedance  
 (off)

**Table 2. SN7534050  
 Each Receiver<sup>(1)</sup>**

| DIFFERENTIAL<br>INPUTS,<br>A–B            | ENABLE<br>RE | OUTPUT<br>R |
|-------------------------------------------|--------------|-------------|
| $V_{ID} \geq 0.2 \text{ V}$               | L            | H           |
| $-0.2 \text{ V} < V_{ID} < 0.2 \text{ V}$ | L            | ?           |
| $V_{ID} \leq -0.2 \text{ V}$              | L            | L           |
| X                                         | H            | Z           |

(1) H = high level, L = low level, ? = indeterminate, X = irrelevant,  
 Z = high impedance (off)

**Table 3. SN7534051  
 Each Receiver<sup>(1)</sup>**

| DIFFERENTIAL<br>INPUTS,<br>A–B            | OUTPUT<br>R |
|-------------------------------------------|-------------|
| $V_{ID} \geq 0.2 \text{ V}$               | H           |
| $-0.2 \text{ V} < V_{ID} < 0.2 \text{ V}$ | ?           |
| $V_{ID} \leq -0.2 \text{ V}$              | L           |

(1) H = high level, L = low level,  
 ? = indeterminate

## LOGIC DIAGRAMS



## SCHEMATIC OF INPUTS



All resistor values are nominal.

## SCHEMATIC OF OUTPUTS



All resistor values are nominal.

## Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                       |                                                     | MIN              | MAX      | UNIT |
|-------------------------------------------------------|-----------------------------------------------------|------------------|----------|------|
| V <sub>CC</sub>                                       | Supply voltage <sup>(2)</sup>                       |                  | 7        | V    |
| V <sub>I</sub>                                        | Input voltage                                       | DE, RE, D inputs | 7        | V    |
| V <sub>i</sub>                                        | Receiver input voltage                              | A or B inputs    | $\pm 25$ | V    |
| V <sub>ID</sub>                                       | Receiver differential output voltage <sup>(3)</sup> |                  | $\pm 25$ | V    |
| V <sub>O</sub>                                        | Driver output voltage range                         | -10              | 15       | V    |
| I <sub>OL</sub>                                       | Receiver low-level output current                   |                  | 50       | mA   |
| $\theta_{JA}$                                         | Package thermal impedance <sup>(4)</sup>            | N package        | 66       | °C/W |
|                                                       |                                                     | NS package       | 68       |      |
| Operating free-air temperature range                  |                                                     | -20              | 85       | °C   |
| T <sub>stg</sub>                                      | Storage temperature range                           | -65              | 150      | °C   |
| Lead temperature, 1.6 mm (1/16 in) from case for 10 s |                                                     |                  | 260      | °C   |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages, except differential input voltage, are with respect to the network GND.
- (3) Differential input voltage is measured at the noninverting terminal, with respect to the inverting terminal.
- (4) The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.

## Recommended Operating Conditions

|          |                                          |                         | MIN  | NOM | MAX      | UNIT        |
|----------|------------------------------------------|-------------------------|------|-----|----------|-------------|
| $V_{CC}$ | Supply voltage                           |                         | 4.75 | 5   | 5.25     | V           |
| $V_{IH}$ | High-level input voltage                 | DE, $\overline{RE}$ , D | 2    |     |          | V           |
| $V_{IL}$ | Low-level input voltage                  |                         |      |     | 0.8      | V           |
| $V_{IC}$ | Common-mode input voltage <sup>(1)</sup> | Receiver                |      |     | $\pm 7$  | V           |
| $V_{ID}$ | Differential input voltage               | Receiver                |      |     | $\pm 12$ | V           |
| $I_{OH}$ | High-level output current                | Driver                  |      | 40  |          | mA          |
|          |                                          | Receiver                |      |     | -400     | $\mu A$     |
| $I_{OL}$ | Low-level output current                 | Driver                  |      |     | -40      | mA          |
|          |                                          | Receiver                |      |     | 16       |             |
| $T_A$    | Operating free-air temperature           |                         | -20  | 85  |          | $^{\circ}C$ |

(1) Refer to TIA/EIA-422-B for exact conditions.

## DRIVER SECTION

### Electrical Characteristics

over recommended supply voltage and operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                                     | MIN             | TYP <sup>(1)</sup> | MAX       | UNIT    |
|-----------------|-----------------------------------------------------|-----------------|--------------------|-----------|---------|
| $V_{OH}$        | $V_{IH} = 2$ V, $V_{IL} = 0.8$ V, $I_{OH} = -20$ mA |                 | 3.7                |           | V       |
| $V_{OL}$        | $V_{IH} = 2$ V, $V_{IL} = 0.8$ V, $I_{OL} = 20$ mA  |                 | 1.1                |           | V       |
| $V_{OD1}$       | $I_O = 0$ mA                                        |                 | 1.5                | 6         | V       |
| $V_{OD2}$       | $R_L = 100 \Omega$ , See <a href="#">Figure 1</a>   | 2               |                    |           | V       |
| $\Delta V_{OD}$ | $R_L = 100 \Omega$ , See <a href="#">Figure 1</a>   |                 |                    | $\pm 0.4$ | V       |
| $V_{OC}$        | $R_L = 100 \Omega$ , See <a href="#">Figure 1</a>   |                 | $\pm 3$            |           | V       |
| $\Delta V_{OC}$ | $R_L = 100 \Omega$ , See <a href="#">Figure 1</a>   |                 |                    | $\pm 0.4$ | V       |
| $I_{off}$       | $V_{CC} = 0$ V                                      | $V_O = 6$ V     |                    | 100       | $\mu A$ |
|                 |                                                     | $V_O = -0.25$ V |                    | -100      |         |
| $I_{OZ}$        | $V_O = -0.25$ V to 6 V                              |                 | $\pm 100$          |           | $\mu A$ |
| $I_{IH}$        | $V_I = 2.7$ V                                       |                 | 20                 |           | $\mu A$ |
| $I_{IL}$        | $V_I = 0.4$ V                                       |                 |                    | -100      | $\mu A$ |
| $I_{OS}$        | $V_O = V_{CC}$ or GND                               | -30             |                    | -150      | mA      |
| $I_{CC}$        | No load                                             | Output enabled  | 80                 | 110       | mA      |
|                 |                                                     | Output disabled | 50                 | 80        |         |

(1) All typical values are at  $V_{CC} = 5$  V and  $T_A = 25^{\circ}C$ .

(2) Refer to TIA-EIA-422-B for exact conditions.

(3) Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

## Switching Characteristics

$V_{CC} = 5 \text{ V}$ ,  $C_L = 50 \text{ pF}$ ,  $T_A = 25^\circ\text{C}$

| PARAMETER                                                   | TEST CONDITIONS                                                           | MIN | TYP | MAX | UNIT |
|-------------------------------------------------------------|---------------------------------------------------------------------------|-----|-----|-----|------|
| $t_{d(OD)}$ Differential output delay time                  | $R_L = 100 \Omega$ , $C_L = 50 \text{ pF}$ , See <a href="#">Figure 3</a> |     | 20  | 25  | ns   |
| $t_{t(OD)}$ Differential output transition time             | $R_L = 100 \Omega$ , $C_L = 50 \text{ pF}$ , See <a href="#">Figure 3</a> |     | 27  | 35  | ns   |
| $t_{PLH}$ Propagation delay time, low- to high-level output | $R_L = 27 \Omega$ , See <a href="#">Figure 4</a>                          |     | 20  | 25  | ns   |
| $t_{PHL}$ Propagation delay time, high- to low-level output | $R_L = 27 \Omega$ , See <a href="#">Figure 4</a>                          |     | 20  | 25  | ns   |
| $t_{PZH}$ Output enable time to high level                  | $R_L = 110 \Omega$ , See <a href="#">Figure 5</a>                         |     | 80  | 120 | ns   |
| $t_{PZL}$ Output enable time to low level                   | $R_L = 110 \Omega$ , See <a href="#">Figure 6</a>                         |     | 40  | 60  | ns   |
| $t_{PHZ}$ Output disable time from high level               | $R_L = 110 \Omega$ , See <a href="#">Figure 5</a>                         |     | 90  | 120 | ns   |
| $t_{PLZ}$ Output disable time from low level                | $R_L = 110 \Omega$ , See <a href="#">Figure 6</a>                         |     | 30  | 45  | ns   |

## RECEIVER SECTION

### Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                            | TEST CONDITIONS | MIN                                                                                          | TYP <sup>(1)</sup>       | MAX      | UNIT             |             |
|----------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------|--------------------------|----------|------------------|-------------|
| $V_{IT+}$ Positive-going input threshold voltage, differential input |                 |                                                                                              | 0.2                      |          | V                |             |
| $V_{IT-}$ Negative-going input threshold voltage, differential input |                 | -0.2 <sup>(2)</sup>                                                                          |                          |          | V                |             |
| $V_{hys}$ Input hysteresis ( $V_{IT+} - V_{IT-}$ )                   |                 |                                                                                              | 50                       |          | mV               |             |
| $V_{IK}$ Input clamp voltage, $\overline{RE}$                        | SN7534050       | $I_I = -18 \text{ mA}$                                                                       |                          | -1.5     | V                |             |
| $V_{OH}$ High-level output voltage                                   |                 | $V_{ID} = 200 \text{ mV}$ ,<br>$I_{OH} = -400 \mu\text{A}$ ,<br>See <a href="#">Figure 2</a> | 2.7                      |          | V                |             |
| $V_{OL}$ Low-level output voltage                                    |                 | $V_{ID} = -200 \text{ mV}$ ,<br>See <a href="#">Figure 2</a>                                 | $I_{OL} = 8 \text{ mA}$  | 0.45     | V                |             |
| $I_{OL}$                                                             | SN7534050       |                                                                                              | $I_{OL} = 16 \text{ mA}$ | 0.5      |                  |             |
| $I_{OZ}$ High-impedance-state output current                         | SN7534050       | $V_O = 0.4 \text{ V}$ to $2.4 \text{ V}$                                                     |                          | $\pm 20$ | $\mu\text{A}$    |             |
| $I_I$ Line input current                                             |                 | Other input at $0 \text{ V}$                                                                 | $V_I = 10 \text{ V}$     | 1.5      | $\text{mA}$      |             |
|                                                                      |                 |                                                                                              | $V_I = -10 \text{ V}$    | -2.5     |                  |             |
| $I_{IH}$ High-level enable input current, $\overline{RE}$            | SN7534050       | $V_{IH} = 2.7 \text{ V}$                                                                     |                          | 20       | $\mu\text{A}$    |             |
| $I_{IL}$ Low-level enable input current, $\overline{RE}$             | SN7534050       | $V_{IL} = 0.4 \text{ V}$                                                                     |                          | -100     | $\mu\text{A}$    |             |
| $r_i$ Input resistance                                               |                 |                                                                                              |                          | 12       | $\text{k}\Omega$ |             |
| $I_{os}$ Short circuit output current                                |                 |                                                                                              |                          | -15      | -85              | $\text{mA}$ |
| $I_{cc}$ Supply current (total package)                              |                 | No load, enabled                                                                             |                          | 80       | 110              | $\text{mA}$ |

(1) All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^\circ\text{C}$ .

(2) The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels.

### Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                   | TEST CONDITIONS                                                                    | MIN                                                  | TYP | MAX | UNIT |    |
|-------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------|-----|-----|------|----|
| $t_{PLH}$ Propagation delay time, low- to high-level output | $V_{ID} = 1.5 \text{ V}$ , $C_L = 15 \text{ pF}$ ,<br>See <a href="#">Figure 7</a> |                                                      | 20  | 35  | ns   |    |
| $t_{PHL}$ Propagation delay time, high- to low-level output | $V_{ID} = 1.5 \text{ V}$ , $C_L = 15 \text{ pF}$ ,<br>See <a href="#">Figure 7</a> |                                                      | 22  | 35  | ns   |    |
| $t_{PZH}$ Output enable time to high level                  | SN7534050                                                                          | $C_L = 15 \text{ pF}$ , see <a href="#">Figure 8</a> |     | 17  | 25   | ns |
| $t_{PZL}$ Output enable time to low level                   | SN7534050                                                                          | $C_L = 15 \text{ pF}$ , See <a href="#">Figure 8</a> |     | 20  | 27   | ns |
| $t_{PHZ}$ Output disable time from high level               | SN7534050                                                                          | $C_L = 15 \text{ pF}$ , See <a href="#">Figure 8</a> |     | 25  | 40   | ns |
| $t_{PLZ}$ Output disable time from low level                | SN7534050                                                                          | $C_L = 15 \text{ pF}$ , See <a href="#">Figure 8</a> |     | 30  | 40   | ns |

## PARAMETER MEASUREMENT INFORMATION



**Figure 1. Driver Test Circuit,  
 $V_{OD}$  and  $V_{OC}$**



**Figure 2. Receiver Test Circuit,  
 $V_{OH}$  and  $V_{OL}$**

- A.  $C_L$  includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_r = t_f \leq 6$  ns.



**Figure 3. Driver Test Circuit and Voltage Waveforms,  
 $t_{d(OD)}$  and  $t_{t(OD)}$**

- A.  $C_L$  includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_r = t_f \leq 6$  ns.

**PARAMETER MEASUREMENT INFORMATION (continued)**



**Figure 4. Driver Test Circuit and Voltage Waveforms,  
 $t_{PLH}$  and  $t_{PHL}$**

- A.  $C_L$  includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_r = t_f \leq 6$  ns.



**Figure 5. Driver Test Circuit and Voltage Waveforms,  
 $t_{PZH}$  and  $t_{PHZ}$**

- A.  $C_L$  includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_r = t_f \leq 6$  ns.



**Figure 6. Driver Test Circuit and Voltage Waveforms,  
 $t_{PZL}$  and  $t_{PLZ}$**

- A.  $C_L$  includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_r = t_f \leq 6$  ns.

**PARAMETER MEASUREMENT INFORMATION (continued)**



**Figure 7. Receiver Test Circuit and Voltage Waveforms,  $t_{PLH}$  and  $t_{PHL}$**

A.  $C_L$  includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_r = t_f \leq 6$  ns.



**Figure 8. Receiver Test Circuit and Voltage Waveforms,  $t_{PZH}$ ,  $t_{PZL}$ ,  $t_{PHZ}$ ,  $t_{PLZ}$  (SN7534050)**

**REVISION HISTORY**

| <b>Changes from Original (May 2007) to Revision A</b> | <b>Page</b>       |
|-------------------------------------------------------|-------------------|
| • Updated document format from QS to DocZone.         | <a href="#">1</a> |
| • Updated ORDERING INFORMATION table.                 | <a href="#">1</a> |

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                 |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|----------------------|--------------|-------------------------|-------------------------|
| SN7534050N       | ACTIVE        | PDIP         | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU               | N / A for Pkg Type   |              | SN7534050N              | <a href="#">Samples</a> |
| SN7534050NS      | ACTIVE        | SO           | NS                 | 16   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   |              | SN7534050               | <a href="#">Samples</a> |
| SN7534050NSG4    | ACTIVE        | SO           | NS                 | 16   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   |              | SN7534050               | <a href="#">Samples</a> |
| SN7534050NSR     | ACTIVE        | SO           | NS                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   |              | SN7534050               | <a href="#">Samples</a> |
| SN7534051N       | ACTIVE        | PDIP         | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU               | N / A for Pkg Type   |              | SN7534051N              | <a href="#">Samples</a> |
| SN7534051NS      | ACTIVE        | SO           | NS                 | 16   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   |              | SN7534051               | <a href="#">Samples</a> |
| SN7534051NSR     | ACTIVE        | SO           | NS                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   |              | SN7534051               | <a href="#">Samples</a> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**

**REEL DIMENSIONS**



**TAPE DIMENSIONS**



|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN7534051NSR | SO           | NS              | 16   | 2000 | 330.0              | 16.4               | 8.2     | 10.5    | 2.5     | 12.0    | 16.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**

\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN7534051NSR | SO           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

## MECHANICAL DATA

### N (R-PDIP-T\*\*)

16 PINS SHOWN

### PLASTIC DUAL-IN-LINE PACKAGE



## MECHANICAL DATA

NS (R-PDSO-G\*\*)

14-PINS SHOWN

PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products

|                              |                                                                                      |
|------------------------------|--------------------------------------------------------------------------------------|
| Audio                        | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                               |
| Amplifiers                   | <a href="http://amplifier.ti.com">amplifier.ti.com</a>                               |
| Data Converters              | <a href="http://dataconverter.ti.com">dataconverter.ti.com</a>                       |
| DLP® Products                | <a href="http://www.dlp.com">www.dlp.com</a>                                         |
| DSP                          | <a href="http://dsp.ti.com">dsp.ti.com</a>                                           |
| Clocks and Timers            | <a href="http://www.ti.com/clocks">www.ti.com/clocks</a>                             |
| Interface                    | <a href="http://interface.ti.com">interface.ti.com</a>                               |
| Logic                        | <a href="http://logic.ti.com">logic.ti.com</a>                                       |
| Power Mgmt                   | <a href="http://power.ti.com">power.ti.com</a>                                       |
| Microcontrollers             | <a href="http://microcontroller.ti.com">microcontroller.ti.com</a>                   |
| RFID                         | <a href="http://www.ti-rfid.com">www.ti-rfid.com</a>                                 |
| OMAP Applications Processors | <a href="http://www.ti.com/omap">www.ti.com/omap</a>                                 |
| Wireless Connectivity        | <a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a> |

### Applications

|                               |                                                                                          |
|-------------------------------|------------------------------------------------------------------------------------------|
| Automotive and Transportation | <a href="http://www.ti.com/automotive">www.ti.com/automotive</a>                         |
| Communications and Telecom    | <a href="http://www.ti.com/communications">www.ti.com/communications</a>                 |
| Computers and Peripherals     | <a href="http://www.ti.com/computers">www.ti.com/computers</a>                           |
| Consumer Electronics          | <a href="http://www.ti.com/consumer-apps">www.ti.com/consumer-apps</a>                   |
| Energy and Lighting           | <a href="http://www.ti.com/energy">www.ti.com/energy</a>                                 |
| Industrial                    | <a href="http://www.ti.com/industrial">www.ti.com/industrial</a>                         |
| Medical                       | <a href="http://www.ti.com/medical">www.ti.com/medical</a>                               |
| Security                      | <a href="http://www.ti.com/security">www.ti.com/security</a>                             |
| Space, Avionics and Defense   | <a href="http://www.ti.com/space-avionics-defense">www.ti.com/space-avionics-defense</a> |
| Video and Imaging             | <a href="http://www.ti.com/video">www.ti.com/video</a>                                   |

### TI E2E Community

[e2e.ti.com](http://e2e.ti.com)