# **Excellent Integrated System Limited** Stocking Distributor Click to view price, real time Inventory, Delivery & Lifecycle Information: <u>Texas Instruments</u> <u>CDCLVP1212RHAT</u> For any questions, you can email us directly: sales@integrated-circuit.com Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com CDCLVP1212 SCAS886E - AUGUST 2009-REVISED DECEMBER 2015 ## CDCLVP1212 LVPECL Output, High-Performance Clock Buffer #### 1 Features - · 2:12 Differential Buffer - Selectable Clock Inputs Through Control Terminal - Universal Inputs Accept LVPECL, LVDS, and LVCMOS/LVTTL - 12 LVPECL Outputs - Maximum Clock Frequency: 2 GHz - Maximum Core Current Consumption: 88 mA - Very Low Additive Jitter: <100 fs, rms in 10-kHz to 20-MHz Offset Range: - 57 fs, rms (typ) @ 122.88 MHz - 48 fs, rms (typ) @ 156.25 MHz - 30 fs, rms (typ) @ 312.5 MHz - 2.375-V to 3.6-V Device Power Supply - Maximum Propagation Delay: 550 ps - · Maximum Output Skew: 25 ps - LVPECL Reference Voltage, V<sub>AC\_REF</sub>, Available for Capacitive-Coupled Inputs - Industrial Temperature Range: –40°C to 85°C - ESD Protection Exceeds 2 kV (HBM) - Supports 105°C PCB Temperature (Measured with a Thermal Pad) - Available in 6-mm x 6-mm QFN-40 (RHA) Package ### 2 Applications - Wireless Communications - Telecommunications/Networking - Medical Imaging - · Test and Measurement Equipment ### Functional Block Diagram ### 3 Description The CDCLVP1212 is a highly versatile, low additive iitter buffer that can generate 12 copies of LVPECL clock outputs from one of two selectable LVPECL, LVDS, or LVCMOS inputs for a variety of communication applications. It has a maximum clock frequency up to 2 GHz. The CDCLVP1212 features an on-chip multiplexer (MUX) for selecting one of two inputs that can be easily configured solely through a terminal. The overall additive performance is less than 0.1 ps, RMS from 10 kHz to 20 MHz, and overall output skew is as low as 25 ps, making the device a perfect choice for use in demanding applications. The CDCLVP1212 clock buffer distributes one of two selectable clock inputs (IN0, IN1) to 12 pairs of differential LVPECL clock outputs (OUT0, OUT11) with minimum skew for clock distribution. The CDCLVP1212 can accept two clock sources into an input multiplexer. The inputs can be LVPECL, LVDS, or LVCMOS/LVTTL. The CDCLVP1212 is specifically designed for driving $50-\Omega$ transmission lines. When driving the inputs in single-ended mode, the LVPECL bias voltage (V<sub>AC\_REF</sub>) should be applied to the unused negative input terminal. However, for high-speed performance up to 2 GHz, differential mode is strongly recommended. The CDCLVP1212 is packaged in a small 40-terminal, 6-mm x 6-mm QFN package and is characterized for operation from -40°C to 85°C. ### **Device Information**(1) | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|----------|-------------------| | CDCLVP1212 | QFN (40) | 6.00 mm x 6.00 mm | (1) For all available packages, see the orderable addendum at the end of the datasheet. #### Peak-to-Peak Voltage vs. Frequency Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### CDCLVP1212 SCAS886E - AUGUST 2009 - REVISED DECEMBER 2015 www.ti.com | - | | L | | | 0- | | 4- | |---|---|---|----|----|----|-----|------| | | а | D | ıe | ОТ | Lo | nte | !nts | | 1 | Features 1 | 9 | Detailed Description | 15 | |---|---------------------------------------------------------------------|----|--------------------------------------|-----------------| | 2 | Applications 1 | | 9.1 Overview | | | 3 | Description 1 | | 9.2 Functional Block Diagram | 15 | | 4 | Revision History2 | | 9.3 Feature Description | 15 | | 5 | Device Comparison Table 4 | | 9.4 Device Functional Modes | 15 | | 6 | Pin Configuration and Functions | 10 | Application and Implementation | 20 | | 7 | _ | | 10.1 Application Information | 20 | | ′ | Specifications | | 10.2 Typical Application | 20 | | | 7.1 Absolute Maximum Ratings | 11 | Power Supply Recommendations | <mark>22</mark> | | | · = · · · · · · · · · · · · · · · · | | 11.1 Thermal Management | | | | 7.3 Recommended Operating Conditions | 12 | Layout | 23 | | | 7.5 Electrical Characteristics: LVCMOS Input | | 12.1 Layout Guidelines | | | | 7.6 Electrical Characteristics: Differential Input | | 12.2 Layout Example | | | | 7.7 Electrical Characteristics: LVPECL Output, At V <sub>CC</sub> = | | 12.3 Thermal Considerations | | | | 2.375 V to 2.625 V | 13 | Device and Documentation Support | 24 | | | 7.8 Electrical Characteristics: LVPECL Output, at V <sub>CC</sub> = | | 13.1 Community Resources | | | | 3.0 V to 3.6 V9 | | 13.2 Trademarks | | | | 7.9 Pin Characteristics 11 | | 13.3 Electrostatic Discharge Caution | 24 | | | 7.10 Timing Requirements11 | | 13.4 Glossary | | | | 7.11 Typical Characteristics12 | 14 | Mechanical, Packaging, and Orderable | | | 8 | Parameter Measurement Information 13 | | Information | 24 | | | 8.1 Test Configurations | | | | | | | | | | ### 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ## Changes from Revision D (September 2014) to Revision E Added V<sub>OH</sub> specification for T<sub>PCR</sub>≤ 105°C in *Electrical Characteristics*: LVPECL Output, at VCC = 2.375 V to 2.625 V ...... 7 Added V<sub>OL</sub> specification for T<sub>PCR</sub>≤ 105°C in *Electrical Characteristics: LVPECL Output, at VCC* = 2.375 V to 2.625 V ...... 7 Added I<sub>EE</sub> specification for T<sub>PCB</sub> ≤ 105°C in *Electrical Characteristics: LVPECL Output, at VCC* = 2.375 V to 2.625 V ...... 8 Added $I_{CC}$ specification for $T_{PCB} \le 105$ °C in Electrical Characteristics: LVPECL Output, at VCC = 2.375 V to 2.625 V ...... 8 Added V<sub>OH</sub> specification for T<sub>PCB</sub>≤ 105°C in *Electrical Characteristics: LVPECL Output, at VCC* = 3 V to 3.6 V ......9 Added V<sub>OH</sub> specification for T<sub>PCB</sub>≤ 105°C in *Electrical Characteristics: LVPECL Output, at VCC* = 3 V to 3.6 V ......9 Added I<sub>EE</sub> specification for T<sub>PCB</sub> ≤ 105°C in *Electrical Characteristics: LVPECL Output, at VCC* = 3 V to 3.6 V .......10 Changes from Revision C (June 2014) to Revision D ## Submit Documentation Feedback Changes from Revision B (Augsut 2011) to Revision C Page Changed data sheet flow and layout to conform with new TI standards. Added the following sections: Application and Implementation; Power Supply Recommendations; Layout, Device and Documentation Support, Mechanical, Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com | www.ti.com | SCAS886E - AUGUST 2009-REVISED DECEMBER 2015 | |-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | • Added $f_{\text{IN}}$ = 125 MHz, 312.5 MHz for $V_{\text{OUT, DIFF, PP}}$ | | | <ul> <li>Added Typical values, Max values, and footnotes for 122<br/>corresponding to Random Additive Jitter in Electrical Cha</li> </ul> | 2.88 MHz, 156.25 MHz, and 312.5 MHz test conditions aracteristics: LVPECL Output, At V <sub>CC</sub> = 2.375 V to 2.625 V 8 | | <ul> <li>Added Typical values, Max values, and footnotes for 122<br/>corresponding to Random Additive Jitter in Electrical Cha</li> </ul> | 2.88 MHz, 156.25 MHz, and 312.5 MHz test conditions aracteristics: LVPECL Output, at $V_{CC}$ = 3.0 V to 3.6 V | | Changes from Revision A (May 2010) to Revision B | Page | | Revised description of pin 7 | 5 | | • Corrected V <sub>IL</sub> parameter description in <i>Electrical Charact</i> | eristics table for LVCMOS inputs | | Added footnote (2) to Electrical Characteristics table for I | _VPECL Output, V <sub>CC</sub> = 2.375 V to 2.625 V | | | _VPECL Output, V <sub>CC</sub> = 2.375 V to 2.625 V | | | | | | | | Changes from Original (August 2009) to Revision A | Page | | Corrected package designators in orderable device name | es in the Device Comparison Table4 | | • Changed description of INP1, INP0 and INN1, INN0 pins | in <i>Pin Descriptions</i> table | | • Changed descriptions of all output pins in Pin Description | ns table4 | Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### CDCLVP1212 SCAS886E -AUGUST 2009-REVISED DECEMBER 2015 www.ti.com ## 5 Device Comparison Table<sup>(1)</sup> | PACKAGED DEVICES | T <sub>A</sub> FEATURES | | | |------------------|-------------------------|----------------------------------------------------|--| | CDCLVP1212RHAT | -40°C to 85°C | 40 terminal QFN (RHA) package, small tape and reel | | | CDCLVP1212RHAR | -40°C to 85°C | 40 terminal QFN (RHA) package, tape and reel | | <sup>(1)</sup> For the most current specifications and package information, see the Package Option Addendum located at the end of this data sheet or refer to our web site at www.ti.com. ## 6 Pin Configuration and Functions (1) Thermal pad must be soldered to ground. #### **Pin Functions** | P | PIN | | PULL-UP/ | | | |-------------------|-------------------------|--------|----------|--------------------------------------------------------------------------------------------------|--| | NAME | NUMBER | TYPE | PULLDOWN | DESCRIPTION | | | V <sub>CC</sub> | 5, 6, 11, 20,<br>31, 40 | Power | _ | 2.5-V to 3.3-V supplies for the device | | | GND | 21, 30 | Ground | _ | Device grounds | | | INP0, INN0 | 9, 8 | Input | _ | Differential input pair or single-ended input. Unused input pair can be left floating. | | | INP1, INN1 | 2, 3 | Input | _ | Redundant differential input pair or single-ended input. Unused input pair can be left floating. | | | OUTP11,<br>OUTN11 | 38, 39 | Output | _ | Differential LVPECL output pair no. 11. Unused output pair can be left floating. | | | OUTP10,<br>OUTN10 | 36, 37 | Output | _ | Differential LVPECL output pair no. 10. Unused output pair can be left floating. | | | OUTP9,<br>OUTN9 | 34, 35 | Output | _ | Differential LVPECL output pair no. 9. Unused output pair can be left floating. | | | OUTP8,<br>OUTN8 | 32, 33 | Output | _ | Differential LVPECL output pair no. 8. Unused output pair can be left floating. | | | OUTP7,<br>OUTN7 | 28, 29 | Output | _ | Differential LVPECL output pair no. 7. Unused output pair can be left floating. | | Product Folder Links: CDCLVP1212 Submit Documentation Feedback Copyright © 2009–2015, Texas Instruments Incorporated 4 Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com www.ti.com #### CDCLVP1212 SCAS886E - AUGUST 2009-REVISED DECEMBER 2015 ### Pin Functions (continued) | PIN | | PULL-UP/ | | | | | |---------------------|--------|----------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NUMBER | TYPE | PULLDOWN | DESCRIPTION | | | | OUTP6,<br>OUTN6 | 26, 27 | Output | _ | Differential LVPECL output pair no. 6. Unused output pair can be left floating. | | | | OUTP5,<br>OUTN5 | 24, 25 | Output | _ | Differential LVPECL output pair no. 5. Unused output pair can be left floating. | | | | OUTP4,<br>OUTN4 | 22, 23 | Output | _ | Differential LVPECL output pair no. 4. Unused output pair can be left floating. | | | | OUTP3,<br>OUTN3 | 18, 19 | Output | _ | Differential LVPECL output pair no. 3. Unused output pair can be left floating. | | | | OUTP2,<br>OUTN2 | 16, 17 | Output | _ | Differential LVPECL output pair no. 2. Unused output pair can be left floating | | | | OUTP1,<br>OUTN1 | 14, 15 | Output | _ | Differential LVPECL output pair no. 1. Unused output pair can be left floating. | | | | OUTP0<br>OUTN0 | 12, 13 | Output | _ | Differential LVPECL output pair no. 0. Unused output pair can be left floating. | | | | IN_SEL | 1 | Input | Pulldown<br>(see Pin<br>Characteristics) | MUX select input for input choice (see Table 1) | | | | V <sub>AC_REF</sub> | 7 | Output | _ | Bias voltage output for capacitive coupled inputs. Do not use $V_{AC\ REF}$ at $V_{CC} < 3.0\ V$ . If used, it is recommended to use a 0.1- $\mu$ F capacitor to GND on this terminal. The output current is limited to 2 mA. | | | | NC | 4, 10 | _ | _ | Do not connect | | | ### **Table 1. Input Selection Table** | IN_SEL | ACTIVE CLOCK INPUT | |--------|--------------------| | 0 | INPO, INNO | | 1 | INP1, INN1 | Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### CDCLVP1212 SCAS886E - AUGUST 2009 - REVISED DECEMBER 2015 www.ti.com ## 7 Specifications #### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|------|-----------------------|------| | $V_{CC}$ | Supply voltage range (2) | -0.5 | 4.6 | V | | V <sub>IN</sub> | Input voltage range (3) | -0.5 | V <sub>CC</sub> + 0.5 | V | | $V_{OUT}$ | Output voltage range (3) | -0.5 | $V_{CC} + 0.5$ | V | | I <sub>IN</sub> | Input current | | 20 | mA | | I <sub>OUT</sub> | Output current | | 50 | mA | | $T_A$ | Specified free-air temperature range (no airflow) | -40 | 85 | °C | | T <sub>stg</sub> | Storage temperature range | -65 | 150 | °C | | TJ | Maximum junction temperature | | 125 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 7.2 ESD Ratings | | | | MIN | MAX | UNIT | |-----------------------------------|-------------------------|-----------------------------------------------------------------------------|-----|------|------| | V <sub>(ESD)</sub> <sup>(1)</sup> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(2)</sup> | | 2000 | V | Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges in to the device. #### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------|-------|-----------|------|------| | V <sub>CC</sub> | Supply voltage | 2.375 | 2.50/3.30 | 3.60 | V | | T <sub>A</sub> | Ambient temperature | -40 | | 85 | °C | | T <sub>PCB</sub> | PCB temperature (measured at thermal pad) | | | 105 | °C | #### 7.4 Thermal Information | | THERMAL METRIC (1)(2)(3) | | VALUE | UNIT | |-----------------------|--------------------------------------------|---------|---------------------|------| | | | 0 LFM | 36.1 <sup>(4)</sup> | | | $R_{\theta JA}$ | Thermal resistance, junction-to-ambient | 150 LFM | 30.2 (4) | °C/W | | | | 400 LFM | 28.2 <sup>(4)</sup> | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 23.7 | °C/W | | | $R_{\theta JP}^{(5)}$ | Thermal resistance, junction-to-pad | | 3.58 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | | 0.5 | °C/W | | ΨЈВ | Junction-to-board characterization parame | 10.0 | °C/W | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistan | 3.8 | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953). <sup>(2)</sup> All supply voltages must be supplied simultaneously. <sup>(3)</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>(2)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> The package thermal resistance is calculated in accordance with JESD 51 and JEDEC 2S2P (high-K board). <sup>(3)</sup> Connected to GND with 16 thermal vias (0.3-mm diameter). <sup>4) 4</sup> x 4 vias on Pad <sup>(5)</sup> θ<sub>JP</sub> (junction-to-pad) is used for the QFN package, because the primary heat flow is from the junction to the GND pad of the QFN package. www.ti.com ## **Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com CDCLVP1212 SCAS886E - AUGUST 2009 - REVISED DECEMBER 2015 #### 7.5 Electrical Characteristics: LVCMOS Input at $V_{CC} = 2.375$ V to 3.6 V and $T_A = -40$ °C to 85°C and $T_{PCB} \le 105$ °C (unless otherwise noted) (1) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |------------------|-------------------------|-----------------------------------------------------------|-----------------------|----------------|------| | f <sub>IN</sub> | Input frequency | | | 200 | MHz | | V <sub>th</sub> | Input threshold voltage | External threshold voltage applied to complementary input | 1.1 | 1.8 | V | | $V_{IH}$ | Input high voltage | | V <sub>th</sub> + 0.1 | $V_{CC}$ | V | | $V_{IL}$ | Input low voltage | | 0 | $V_{th} - 0.1$ | V | | I <sub>IH</sub> | Input high current | $V_{CC} = 3.6 \text{ V}, V_{IH} = 3.6 \text{ V}$ | | 40 | μA | | I <sub>IL</sub> | Input low current | $V_{CC} = 3.6 \text{ V}, V_{IL} = 0 \text{ V}$ | | -40 | μA | | ΔV/ΔΤ | Input edge rate | 20% to 80% | 1.5 | | V/ns | | I <sub>CAP</sub> | Input capacitance | | | 5 | pF | <sup>(1)</sup> Figure 6 and Figure 7 show DC test setup. #### 7.6 Electrical Characteristics: Differential Input at $V_{CC}$ = 2.375 V to 3.6 V and $T_A$ = -40°C to 85°C and $T_{PCB} \le 105$ °C (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-----------------------------|-------------------------|--------------------------------------------------|-----|----------------|------| | f <sub>IN</sub> | Input frequency | Clock input | | 2000 | MHz | | Differential input peak-pea | | f <sub>IN</sub> ≤ 1.5 GHz | 0.1 | 1.5 | V | | V <sub>IN, DIFF, PP</sub> | voltage | 1.5 GHz ≤ f <sub>IN</sub> ≤ 2 GHz | 0.2 | 1.5 | V | | V <sub>ICM</sub> | Input common-mode level | | 1.0 | $V_{CC} - 0.3$ | V | | I <sub>IH</sub> | Input high current | $V_{CC} = 3.6 \text{ V}, V_{IH} = 3.6 \text{ V}$ | | 40 | μΑ | | I <sub>IL</sub> | Input low current | $V_{CC} = 3.6 \text{ V}, V_{IL} = 0 \text{ V}$ | | -40 | μΑ | | ΔV/ΔΤ | Input edge rate | 20% to 80% | 1.5 | | V/ns | | I <sub>CAP</sub> | Input capacitance | | | 5 | pF | <sup>(1)</sup> Figure 5 and Figure 8 show DC test setup. Figure 9 shows AC test setup. ## 7.7 Electrical Characteristics: LVPECL Output, At $V_{cc}$ = 2.375 V to 2.625 V $T_A = -40$ °C to 85°C and $T_{PCB} \le 105$ °C (unless otherwise noted) (1) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-----------------------|----------------------------------------|-------------------------------------------------------------------------|------------------------|------------------------|------| | V | Outrot bink waltana | T <sub>A</sub> ≤ 85°C | V <sub>CC</sub> - 1.26 | V <sub>CC</sub> - 0.9 | V | | V <sub>OH</sub> | Output high voltage | T <sub>PCB</sub> ≤ 105°C | V <sub>CC</sub> —1.26 | V <sub>CC</sub> - 0.83 | V | | V <sub>OL</sub> | Output low voltage | T <sub>A</sub> ≤ 85°C | V <sub>CC</sub> - 1.7 | V <sub>CC</sub> – 1.3 | V | | | Output low voltage | T <sub>PCB</sub> ≤ 105°C | V <sub>CC</sub> – 1.7 | V <sub>CC</sub> – 1.25 | V | | $V_{OUT,\;DIFF,\;PP}$ | Differential output peak-peak | f <sub>IN</sub> ≤ 2 GHz | 0.5 | 1.35 | V | | | voltage | f <sub>IN</sub> = 125 MHz, 312.5 MHz | 1.15 | | V | | $V_{AC\_REF}$ | Input bias voltage (2) | I <sub>AC_REF</sub> = 2 mA | V <sub>CC</sub> – 1.6 | V <sub>CC</sub> - 1.1 | V | | 4 | Propagation delay | $V_{IN, DIFF, PP} = 0.1 V$ | | 550 | ps | | t <sub>PD</sub> | Propagation delay | $V_{IN, DIFF, PP} = 0.3 V$ | | 550 | ps | | t <sub>SK,PP</sub> | Part-to-part skew | | | 150 | ps | | $t_{SK,O}$ | Output skew | _ | | 25 | ps | | t <sub>SK,P</sub> | Pulse skew (with 50% duty cycle input) | Crossing-point-to-crossing-point distortion, f <sub>OUT</sub> = 100 MHz | -50 | 50 | ps | Figure 10 and Figure 11 show DC and AC test setup. Internally generated bias voltage ( $V_{AC\_REF}$ ) is for 3.3 V operation only. It is recommended to apply externally generated bias voltage for $V_{CC} < 3.0 \text{ V}$ . Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### CDCLVP1212 SCAS886E -AUGUST 2009-REVISED DECEMBER 2015 www.ti.com ## Electrical Characteristics: LVPECL Output, At V<sub>CC</sub> = 2.375 V to 2.625 V (continued) $T_A = -40$ °C to 85 °C and $T_{PCB} \le 105$ °C (unless otherwise noted) (1) | | PARAMETER | TEST CONDITIONS | MIN TYP | TYP MAX | | |-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------|---------|---------| | | | $f_{OUT}$ = 100 MHz, $V_{IN,SE}$ = $V_{CC}$ , $V_{th}$ = 1.25 V, 10 kHz to 20 MHz | 0.11 | | ps, RMS | | | | $f_{OUT} = 100 \text{ MHz}, V_{IN,SE} = 0.9 \text{ V}, V_{th} = 1.1 \text{ V}, 10 \text{ kHz to 20 MHz}$ | 0.128 | | ps, RMS | | | | $f_{OUT}$ = 2 GHz, $V_{IN,DIFF,PP}$ = 0.2 V,<br>$V_{ICM}$ = 1 V, 10 kHz to 20 MHz | 0.053 | | ps, RMS | | | | $f_{OUT}$ = 100 MHz, $V_{IN,DIFF,PP}$ = 0.15 V, $V_{ICM}$ = 1 V, 10 kHz to 20 MHz | 0.093 | | ps, RMS | | | | $f_{OUT}$ = 100 MHz, $V_{IN,DIFF,PP}$ = 1 V, $V_{ICM}$ = 1 V, 10 kHz to 20 MHz | 0.092 | | ps, RMS | | Random additive jitter (with 50% duty cycle input) <sup>(3)</sup> | f <sub>OUT</sub> = 122.88 MHz, <sup>(4)(5)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>12 kHz to 20 MHz | 0.057 | 0.088 | ps, RMS | | | | | f <sub>OUT</sub> = 122.88 MHz, <sup>(4)(5)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>10 kHz to 20 MHz | 0.057 | 0.088 | ps, RMS | | | | f <sub>OUT</sub> = 122.88 MHz, <sup>(4)(5)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>1 kHz to 40 MHz | 0.086 | 0.121 | ps, RMS | | | | f <sub>OUT</sub> = 156.25 MHz, <sup>(5)(6)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>12 kHz to 20 MHz | 0.048 | 0.071 | ps, RMS | | | | f <sub>OUT</sub> = 156.25 MHz, <sup>(5)(6)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>10 kHz to 20 MHz | 0.048 | 0.071 | ps, RMS | | | | f <sub>OUT</sub> = 156.25 MHz, <sup>(5)(6)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>1 kHz to 40 MHz | 0.068 | 0.097 | ps, RMS | | | | f <sub>OUT</sub> = 312.5 MHz, <sup>(5)(7)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>12 kHz to 20 MHz | 0.030 | 0.048 | ps, RMS | | | | f <sub>OUT</sub> = 312.5 MHz, <sup>(5)(7)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>10 kHz to 20 MHz | 0.030 | 0.048 | ps, RMS | | | | f <sub>OUT</sub> = 312.5 MHz, <sup>(5)(7)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>1 kHz to 40 MHz | 0.045 | 0.068 | ps, RMS | | $t_R/t_F$ | Output rise/fall time | 20% to 80% | | 200 | ps | | | Cumply internal | Outputs unterminated<br>T <sub>A</sub> ≤ 85°C | | 88 | A | | I <sub>EE</sub> | Supply internal current | Outputs unterminated<br>T <sub>PCB</sub> ≤ 105°C | | 89 | mA . | | | Output and internal aunals assessed | All outputs terminated, 50 $\Omega$ to $V_{CC}$ – 2 $T_A \le 85^{\circ}C$ | | 468 | m^ | | Icc | Output and internal supply current | All outputs terminated,<br>$50 \Omega$ to $V_{CC} - 2$<br>$T_{PCB} \le 105^{\circ}C$ | | 516 | mA | Submit Documentation Feedback Copyright © 2009–2015, Texas Instruments Incorporated <sup>(3)</sup> Parameter is specified by characterization. Not tested in production. (4) Input source: 122.88-MHz Rohde & Schwarz SMA100A Signal Generator. (5) Input source RMS Jitter (t<sub>RJIT\_IN</sub>) and Total RMS Jitter (t<sub>RJIT\_OUT</sub>) measured using Agilent E5052 Phase Noise Analyzer. Buffer device random additive jitter computed as: t<sub>RJIT</sub> = SQRT[(t<sub>RJIT\_OUT</sub>)<sup>2</sup> - (t<sub>RJIT\_IN</sub>)<sup>2</sup>]. (6) Input source: 156.25-MHz Rohde & Schwarz SMA100A Signal Generator. (7) Input source: 312.5-MHz Rohde & Schwarz SMA100A Signal Generator. www.ti.com ## **Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com CDCLVP1212 SCAS886E -AUGUST 2009-REVISED DECEMBER 2015 ## 7.8 Electrical Characteristics: LVPECL Output, at $V_{CC}$ = 3.0 V to 3.6 V $T_A = -40$ °C to 85 °C and $T_{PCB} \le 105$ °C (unless otherwise noted) (1) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-----------------------|----------------------------------------|-------------------------------------------------------------------------|------------------------|------------------------|------| | W | Output high voltage | T <sub>A</sub> ≤ 85°C | V <sub>CC</sub> – 1.26 | V <sub>CC</sub> - 0.9 | V | | V <sub>OH</sub> | Output high voltage | T <sub>PCB</sub> ≤ 105°C | V <sub>CC</sub> – 1.26 | V <sub>CC</sub> - 0.85 | V | | W | Output law valtage | T <sub>A</sub> ≤ 85°C | V <sub>CC</sub> – 1.7 | V <sub>CC</sub> – 1.3 | V | | V <sub>OL</sub> | Output low voltage | T <sub>PCB</sub> ≤ 105°C | V <sub>CC</sub> – 1.7 | V <sub>CC</sub> – 1.3 | V | | $V_{OUT,\;DIFF,\;PP}$ | Differential output peak-peak voltage | f <sub>IN</sub> ≤ 2 GHz | 0.65 | 1.35 | V | | $V_{AC\_REF}$ | Input bias voltage | I <sub>AC_REF</sub> = 2 mA | V <sub>CC</sub> – 1.6 | V <sub>CC</sub> - 1.1 | V | | 4 | Propagation delay | $V_{IN, DIFF, PP} = 0.1 V$ | | 550 | ps | | t <sub>PD</sub> | Propagation delay | $V_{IN, DIFF, PP} = 0.3 V$ | | 550 | ps | | t <sub>SK,PP</sub> | Part-to-part skew | | | 150 | ps | | t <sub>SK,O</sub> | Output skew | | | 25 | ps | | t <sub>SK,P</sub> | Pulse skew (with 50% duty cycle input) | Crossing-point-to-crossing-point distortion, f <sub>OUT</sub> = 100 MHz | -50 | 50 | ps | Submit Documentation Feedback Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### CDCLVP1212 SCAS886E -AUGUST 2009-REVISED DECEMBER 2015 www.ti.com ## Electrical Characteristics: LVPECL Output, at $V_{CC} = 3.0 \text{ V}$ to 3.6 V (continued) $T_A = -40$ °C to 85°C and $T_{PCP} \le 105$ °C (unless otherwise noted) (1) | | PARAMETER | TEST CONDITIONS | MIN TYP MA | X UNIT | |--------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------|----------| | | | $f_{OUT}$ = 100 MHz, $V_{IN,SE}$ = $V_{CC}$ , $V_{th}$ = 1.65 V, 10 kHz to 20 MHz | 0.101 | ps, RMS | | | | $f_{OUT}$ = 100 MHz, $V_{IN,SE}$ = 0.9 V, $V_{th}$ = 1.1 V, 10 kHz to 20 MHz | 0.130 | ps, RMS | | | | $f_{OUT}$ = 2 GHz, $V_{IN,DIFF,PP}$ = 0.2 V, $V_{ICM}$ = 1 V, 10 kHz to 20 MHz | 0.069 | ps, RMS | | | | $f_{OUT}$ = 100 MHz, $V_{IN,DIFF,PP}$ = 0.15 V, $V_{ICM}$ = 1 V, 10 kHz to 20 MHz | 0.094 | ps, RMS | | | | $f_{OUT}$ = 100 MHz, $V_{IN,DIFF,PP}$ = 1 V, $V_{ICM}$ = 1 V, 10 kHz to 20 MHz | 0.094 | ps, RMS | | | | f <sub>OUT</sub> = 122.88 MHz, <sup>(3)(4)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>12 kHz to 20 MHz | 0.057 | ps, RMS | | | | f <sub>OUT</sub> = 122.88 MHz, <sup>(3)(4)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>10 kHz to 20 MHz | 0.057 | ps, RMS | | | Random additive jitter (with 50% duty cycle input) <sup>(2)</sup> | f <sub>OUT</sub> = 122.88 MHz, <sup>(3)(4)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>1 kHz to 40 MHz | 0.086 | ps, RMS | | | | f <sub>OUT</sub> = 156.25 MHz, <sup>(4)(5)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>12 kHz to 20 MHz | 0.048 | ps, RMS | | | | f <sub>OUT</sub> = 156.25 MHz, <sup>(4)(5)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>10 kHz to 20 MHz | 0.048 | ps, RMS | | | | f <sub>OUT</sub> = 156.25 MHz, <sup>(4)(5)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>1 kHz to 40 MHz | 0.068 | ps, RMS | | | | f <sub>OUT</sub> = 312.5 MHz, <sup>(4)(6)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>12 kHz to 20 MHz | 0.030 | ps, RMS | | | | f <sub>OUT</sub> = 312.5 MHz, <sup>(4)(6)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>10 kHz to 20 MHz | 0.030 | ps, RMS | | | | f <sub>OUT</sub> = 312.5 MHz, <sup>(4)(6)</sup><br>Square Wave, V <sub>IN-PP</sub> = 1 V,<br>1 kHz to 40 MHz | 0.045 | ps, RMS | | t <sub>R</sub> /t <sub>F</sub> | Output rise/fall time | 20% to 80% | 2 | 00 ps | | I <sub>EE</sub> | Supply internal current | Outputs unterminated T <sub>A</sub> ≤ 85°C | | 88<br>mA | | | | T <sub>PCB</sub> ≤ 105°C | T <sub>PCB</sub> ≤ 105°C | | | la a | Output and internal cumply current | All outputs terminated, $50 \Omega$ to $V_{CC} - 2$ $T_A \le 85^{\circ}C$ | 4 | 68 mA | | Icc | Output and internal supply current | All outputs terminated,<br>$50 \Omega$ to $V_{CC} - 2$<br>$T_{PCB} \le 105^{\circ}C$ | 16 | | Parameter is specified by characterization. Not tested in production. Product Folder Links: CDCLVP1212 Submit Documentation Feedback Copyright © 2009–2015, Texas Instruments Incorporated 10 Input source: 122.88-MHz Rohde & Schwarz SMA100A Signal Generator. Input source RMS Jitter ( $t_{R,JIT\_IN}$ ) and Total RMS Jitter ( $t_{R,JIT\_OUT}$ ) measured using Agilent E5052 Phase Noise Analyzer. Buffer device random additive jitter computed as: $t_{R,JIT} = SQRT[(t_{R,JIT\_OUT})^2 - (t_{R,JIT\_IN})^2]$ . Input source: 156.25-MHz Rohde & Schwarz SMA100A Signal Generator. Input source: 312.5-MHz Rohde & Schwarz SMA100A Signal Generator. www.ti.com ## **Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com Texas **INSTRUMENTS** CDCLVP1212 SCAS886E - AUGUST 2009-REVISED DECEMBER 2015 #### 7.9 Pin Characteristics | | PARAMETER | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------|-----|-----|-----|------| | R <sub>PULLDOWN</sub> | Input pulldown resistor | | 150 | | kΩ | ### 7.10 Timing Requirements Figure 1. Output Voltage and Rise/Fall Time - (1) Output skew is calculated as the greater of the following: As the difference between the fastest and the slowest $t_{PLHn}$ (n = 0, 1, 2....11), or as the difference between the fastest and the slowest $t_{PHLn}$ (n = 0, 1, 2....11). - Part-to-part skew is calculated as the greater of the following: As the difference between the fastest and the slowest $t_{PLHn}$ (n = 0, 1, 2....11) across multiple devices, or the difference between the fastest and the slowest $t_{PHLn}$ (n = 0, 1, 2....11) across multiple devices. Figure 2. Output and Part-To-Part Skew Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### CDCLVP1212 SCAS886E -AUGUST 2009-REVISED DECEMBER 2015 www.ti.com ## 7.11 Typical Characteristics at $T_A = -40$ °C to 85°C (unless otherwise noted) Differential Output Peak-to-Peak Voltage (V) 1.3 1.2 1.1 1.0 0.9 8.0 0.7 V<sub>CC</sub> = 3.0 V $T_A = -40$ °C to +85°C V<sub>ICM</sub> = 1 V 0.5 $V_{IN,DIFF,PP}$ = Min 0.4 0.2 0.4 0.6 1.6 1.8 0 0.8 1.0 1.2 Frequency (GHz) Figure 3. Differential Output Peak-To-Peak Voltage Vs Frequency Figure 4. Differential Output Peak-To-Peak Voltage Vs Frequency Submit Documentation Feedback Copyright © 2009–2015, Texas Instruments Incorporated www.ti.com CDCLVP1212 SCAS886E - AUGUST 2009-REVISED DECEMBER 2015 ### 8 Parameter Measurement Information ## 8.1 Test Configurations This section describes the function of each block for the CDCLVP1212. Figure 6 through Figure 11 illustrate how the device should be set up for a variety of test configurations. Figure 5. DC-Coupled LVPECL Input During Device Test Figure 6. DC-Coupled LVCMOS Input During Device Test Figure 7. Voltage Variation Over LVCMOS V<sub>th</sub> Levels #### CDCLVP1212 SCAS886E -AUGUST 2009-REVISED DECEMBER 2015 www.ti.com ## **Test Configurations (continued)** Figure 8. DC-Coupled LVDS Input During Device Test Figure 9. AC-Coupled Differential Input To Device Figure 10. LVPECL Output DC Configuration During Device Test Figure 11. LVPECL Output AC Configuration During Device Test Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN CDCLVP1212 SCAS886E - AUGUST 2009-REVISED DECEMBER 2015 www.ti.com ### Detailed Description #### 9.1 Overview The CDCLVP1212 uses an open emitter follower stage for its LVPECL outputs. Therefore, proper output biasing and termination are required to ensure correct operation of the device and to maximize output signal integrity. The proper termination for LVPECL outputs is a 50 $\Omega$ to (VCC -2) V, but this DC voltage is not readily available on PCB. Therefore, a Thevenin equivalent circuit is worked out for the LVPECL termination in both direct-coupled (DC) and AC-coupled configurations. These configurations are shown in Figure 12 (a and b) for VCC = 2.5 V and Figure 13 (a and b) for VCC = 3.3 V, respectively. It is recommended to place all resistive components close to either the driver end or the receiver end. If the supply voltage for the driver and receiver is different, AC coupling is required. #### 9.2 Functional Block Diagram #### 9.3 Feature Description The CDCLVP1212 is a low additive jitter universal to LVPECL fan out buffer with 2 selectable inputs. The small package, low output skew, and low additive jitter make for a flexible device in demanding applications. #### 9.4 Device Functional Modes The two inputs of the CDCLVP1212 are internally muxed together and can be selected via the control pin. Unused inputs and outputs can be left floating to reduce overall component cost. Both AC and DC coupling schemes can be used with the CDCLVP1212 to provide greater system flexibility. #### 9.4.1 LVPECL Output Termination The CDCLVP1212 is an open emitter for LVPECL outputs. Therefore, proper biasing and termination are required to ensure correct operation of the device and to minimize signal integrity. The proper termination for LVPECL outputs is a 50 $\Omega$ to (V<sub>CC</sub> -2) V, but this DC voltage is not readily available on PCB. Therefore, a Thevenin equivalent circuit is worked out for the LVPECL termination in both direct-coupled (DC) and AC-coupled configurations. These configurations are shown in Figure 12 (a and b) for V<sub>CC</sub> = 2.5 V and Figure 13 (a and b) for V<sub>CC</sub> = 3.3 V, respectively. It is recommended to place all resistive components close to either the driver end or the receiver end. If the supply voltage for the driver and receiver is different, AC coupling is required. Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN #### CDCLVP1212 SCAS886E -AUGUST 2009-REVISED DECEMBER 2015 www.ti.com ## **Device Functional Modes (continued)** (a) Output DC Termination (b) Output AC Termination Figure 12. LVPECL Output DC and AC Termination For $V_{\text{CC}}$ = 2.5 V Submit Documentation Feedback Copyright © 2009–2015, Texas Instruments Incorporated www.ti.com CDCLVP1212 SCAS886E - AUGUST 2009 - REVISED DECEMBER 2015 #### **Device Functional Modes (continued)** Figure 13. LVPECL Output DC and AC Termination For $V_{CC} = 3.3 \text{ V}$ #### 9.4.2 Input Termination The CDCLVP1212 inputs can be interfaced with LVPECL, LVDS, or LVCMOS drivers. Figure 14 illustrates how to DC couple an LVCMOS input to the CDCLVP1212. The series resistance (R<sub>S</sub>) should be placed close to the LVCMOS driver; its value is calculated as the difference between the transmission line impedance and the driver output impedance. Figure 14. DC-Coupled LVCMOS Input to CDCLVP1212 Copyright © 2009–2015, Texas Instruments Incorporated Submit Documentation Feedback 17 Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### CDCLVP1212 SCAS886E -AUGUST 2009-REVISED DECEMBER 2015 www.ti.com #### **Device Functional Modes (continued)** Figure 15 shows how to DC couple LVDS inputs to the CDCLVP1212. Figure 16 and Figure 17 describe the method of DC coupling LVPECL inputs to the CDCLVP1212 for $V_{CC} = 2.5 \text{ V}$ and $V_{CC} = 3.3 \text{ V}$ , respectively. Figure 15. DC-Coupled LVDS Inputs to CDCLVP1212 Figure 16. DC-Coupled LVPECL Inputs to CDCLVP1212 (V<sub>CC</sub> = 2.5 V) Figure 17. DC-Coupled LVPECL Inputs to CDCLVP1212 (V<sub>CC</sub> = 3.3 V) Submit Documentation Feedback Copyright © 2009–2015, Texas Instruments Incorporated Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com CDCLVP1212 SCAS886E - AUGUST 2009 - REVISED DECEMBER 2015 www.ti.com ### **Device Functional Modes (continued)** Figure 18 and Figure 19 show the technique of AC coupling differential inputs to the CDCLVP1212 for $V_{CC}$ = 2.5 V and $V_{CC}$ = 3.3 V, respectively. It is recommended to place all resistive components close to either the driver end or the receiver end. If the supply voltages of the driver and receiver are different, AC coupling is required. Figure 18. AC-Coupled Differential Inputs to CDCLVP1212 (V<sub>CC</sub> = 2.5 V) Figure 19. AC-Coupled Differential Inputs to CDCLVP1212 ( $V_{CC} = 3.3 \text{ V}$ ) Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### CDCLVP1212 SCAS886E - AUGUST 2009 - REVISED DECEMBER 2015 www.ti.com ### 10 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 10.1 Application Information The CDCLVP1212 is a low additive jitter LVPECL fanout buffer that can generate four copies of two selectable LVPECL, LVDS, or LVCMOS inputs. The CDCLVP1212 can accept reference clock frequencies up to 2 GHz while providing low output skew. ### 10.2 Typical Application ### 10.2.1 Fanout Buffer for Line Card Application Figure 20. CDCLVP1212 Block Diagram Submit Documentation Feedback Copyright © 2009–2015, Texas Instruments Incorporated 20 Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com CDCLVP1212 SCAS886E - AUGUST 2009 - REVISED DECEMBER 2015 www.ti.com ### **Typical Application (continued)** #### 10.2.1.1 Design Requirements The CDCLVP1212 shown in Figure 20 is configured to be able to select two inputs, a 156.25-MHz LVPECL clock from the backplane, or a secondary 156.25-MHz LVCMOS 2.5-V oscillator. Either signal can be then fanned out to desired devices, as shown. The configuration example is driving 4 LVPECL receivers in a line card application with the following properties: - The PHY device has internal AC coupling and appropriate termination and biasing. The CDCLVP1212 will need to be provided with $86-\Omega$ emitter resistors near the driver for proper operation. - The ASIC is capable of DC coupling with a 2.5-V LVPECL driver such as the CDCLVP1212. This ASIC features internal termination so no additional components are needed. - The FPGA requires external AC coupling but has internal termination. Again, 86-Ω emitter resistors are placed near the CDCLVP1212 and 0.1-uF capacitors are placed to provide AC coupling. Similarly, the CPU is internally terminated and requires external AC coupling capacitors. #### 10.2.1.2 Detailed Design Procedure Refer to Input Termination for proper input terminations, dependent on single ended or differential inputs. Refer to LVPECL Output Termination for output termination schemes depending on the receiver application. Unused outputs can be left floating. In this example, the PHY, ASIC, and FPGA/CPU require different schemes. Power supply filtering and bypassing is critical for low noise applications. See *Power Supply Recommendations* for recommended filtering techniques. A reference layout is provided on the CDCLVP1212 Evaluation Module at SCAU036. ### 10.2.1.3 Application Curves The low additive noise of the CDCLVP12xx can be shown in this line card application. The low noise 156.25-MHz XO with 32-fs RMS jitter drives the CDCLVP12xx, resulting in 57-fs RMS when integrated from 10 kHz to 20 MHz. The resultant additive jitter is a low 47-fs RMS for this configuration. Product Folder Links: CDCLVP1212 Copyright © 2009–2015. Texas Instruments Incorporated Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### CDCLVP1212 SCAS886E - AUGUST 2009 - REVISED DECEMBER 2015 www.ti.com ### 11 Power Supply Recommendations High-performance clock buffers are sensitive to noise on the power supply, which can dramatically increase the additive jitter of the buffer. Thus, it is essential to reduce noise from the system power supply, especially when jitter or phase noise is very critical to applications. Filter capacitors are used to eliminate the low-frequency noise from the power supply, where the bypass capacitors provide the very low impedance path for high-frequency noise and guard the power-supply system against the induced fluctuations. These bypass capacitors also provide instantaneous current surges as required by the device and should have low equivalent series resistance (ESR). To properly use the bypass capacitors, they must be placed very close to the power-supply terminals and laid out with short loops to minimize inductance. It is recommended to add as many high-frequency (for example, $0.1~\mu\text{F}$ ) bypass capacitors as there are supply terminals in the package. It is recommended, but not required, to insert a ferrite bead between the board power supply and the chip power supply that isolates the high-frequency switching noises generated by the clock driver; these beads prevent the switching noise from leaking into the board supply. It is imperative to choose an appropriate ferrite bead with very low DC resistance in order to provide adequate isolation between the board supply and the chip supply, as well as to maintain a voltage at the supply terminals that is greater than the minimum voltage required for proper operation. Figure 23 illustrates this recommended power-supply decoupling method. Figure 23. Power-Supply Decoupling ### 11.1 Thermal Management Power consumption of the CDCLVP1212 can be high enough to require attention to thermal management. For reliability and performance reasons, the die temperature should be limited to a maximum of 125°C. That is, as an estimate, ambient temperature $(T_A)$ plus device power consumption times $R_{\theta JA}$ should not exceed 125°C. The device package has an exposed pad that provides the primary heat removal path to the printed circuit board (PCB). To maximize the heat dissipation from the package, a thermal landing pattern including multiple vias to a ground plane must be incorporated into the PCB within the footprint of the package. The exposed pad must be soldered down to ensure adequate heat conduction out of the package. Figure 24 shows a recommended land and via pattern. Product Folder Links: CDCLVP1212 22 Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com CDCLVP1212 SCAS886E - AUGUST 2009-REVISED DECEMBER 2015 www.ti.com #### 12 Layout #### 12.1 Layout Guidelines Power consumption of the CDCLVP1212 can be high enough to require attention to thermal management. For reliability and performance reasons, the die temperature should be limited to a maximum of 125°C. That is, as an estimate, ambient temperature (TA) plus device power consumption times should not exceed 125°C. The device package has an exposed pad that provides the primary heat removal path to the printed circuit board (PCB). To maximize the heat dissipation from the package, a thermal landing pattern including multiple vias to a ground plane must be incorporated into the PCB within the footprint of the package. The exposed pad must be soldered down to ensure adequate heat conduction out of the package. Figure 24 shows a recommended land and via pattern. #### 12.2 Layout Example Figure 24. Recommended PCB Layout ### 12.3 Thermal Considerations The CDCLVP1212 supports high temperatures on the printed circuit board (PCB) measured at the thermal pad. The system designer needs to ensure that the maximum junction temperature is not exceeded. $\Psi_{jb}$ can allow the system designer to measure the board temperature with a fine gauge thermocouple and back calculate the junction temperature using Equation 1. Note that $\Psi_{jb}$ is close to R0JB as 75% to 95% of the heat of a device is dissipated by the PCB. For further information, refer to SPRA953 and SLUA566. $$T_{\text{junction}} = T_{\text{PCB}} + (\Psi_{\text{jb}} \times \text{Power})$$ (1) #### Example: Calculation of the junction-lead temperature with a 4-layer JEDEC test board using four thermal vias: $T_{PCB} = 105^{\circ}C$ $\Psi_{ib} = 10.0$ °C/W Power<sub>inc|Term</sub> = $I_{max} \times V_{max}$ = 516 mA × 3.6 V = 1857.6 mW (max power consumption including termination resistors) Power<sub>exclTerm</sub> = 1404.6 mW (max power consumption excluding termination resistors; see SLYT127 for further details) $\Delta T_{Junction} = \Psi_{jb} \times Power_{exclTerm} = 10.0$ °C/W × 1404.6 mW = 14.05°C $T_{Junction} = \Delta T_{Junction} + T_{Chassis} = 14.05^{\circ}C + 105^{\circ}C = 119^{\circ}C$ (the maximum junction temperature of 125°C is not violated) Copyright © 2009-2015, Texas Instruments Incorporated Submit Documentation Feedback Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### CDCLVP1212 SCAS886E - AUGUST 2009 - REVISED DECEMBER 2015 www.ti.com ### 13 Device and Documentation Support ### 13.1 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 13.2 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ## 13.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### 13.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: CDCLVP1212 Copyright © 2009–2015, Texas Instruments Incorporated Submit Documentation Feedback 24 Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com PACKAGE OPTION ADDENDUM 23-Oct-2015 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins P | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|--------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | CDCLVP1212RHAR | ACTIVE | VQFN | RHA | 40 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-3-260C-168 HR | | CDCLVP<br>1212 | Samples | | CDCLVP1212RHAT | ACTIVE | VQFN | RHA | 40 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-3-260C-168 HR | | CDCLVP<br>1212 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "-" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. Addendum-Page 1 Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com PACKAGE OPTION ADDENDUM INSTRUMENTS 23-Oct-2015 In no event shall TTs liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 2 Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com ## **PACKAGE MATERIALS INFORMATION** www.ti.com 21-Oct-2015 #### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | | Ditab between accessing and the sentens | P1 Pitch between successive cavity centers ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CDCLVP1212RHAR | VQFN | RHA | 40 | 2500 | 330.0 | 16.4 | 6.3 | 6.3 | 1.5 | 12.0 | 16.0 | Q2 | | CDCLVP1212RHAT | VQFN | RHA | 40 | 250 | 180.0 | 16.4 | 6.3 | 6.3 | 1.5 | 12.0 | 16.0 | Q2 | Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com ## **PACKAGE MATERIALS INFORMATION** www.ti.com 21-Oct-2015 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | CDCLVP1212RHAR | VQFN | RHA | 40 | 2500 | 336.6 | 336.6 | 28.6 | | CDCLVP1212RHAT | VQFN | RHA | 40 | 250 | 213.0 | 191.0 | 55.0 | ### **MECHANICAL DATA** NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) Package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Package complies to JEDEC MO-220 variation VJJD-2. # **Distributor of Texas Instruments: Excellent Integrated System Limited**Datasheet of CDCLVP1212RHAT - IC CLK BUFFER 2:12 2GHZ 40VQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. | Applications | |--------------| | | Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals **Data Converters** dataconverter.ti.com www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP **Energy and Lighting** www.ti.com/energy dsp.ti.com Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com Produ OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated