## Excellent Integrated System Limited

Stocking Distributor

Click to view price, real time Inventory, Delivery \& Lifecycle Information:
Analog Devices Inc.
ADP5030ACBZ-1228R7

For any questions, you can email us directly:
sales@integrated-circuit.com

## Dual, 200 mA , High Performance RF LDO with Load Switch

## FEATURES

Input voltage range: 2.5 V to 5.5 V
Dual, $\mathbf{2 0 0} \mathbf{m A}$ low dropout voltage regulators
Tiny, 16-ball, $1.6 \mathbf{~ m m} \times 1.6 \mathbf{m m}$ WLCSP
Initial accuracy: $\pm 0.7 \%$
Stable with $1 \mu \mathrm{~F}$ ceramic output capacitors
Overcurrent and thermal protection
High PSRR
76 dB up to 1 kHz
70 dB at 10 kHz
60 dB at 100 kHz
40 dB at 1 MHz
Low output noise
$27 \mu \mathrm{~V}$ rms typical output noise at $\mathrm{V}_{\text {outx }}=1.2 \mathrm{~V}$
$50 \mu \mathrm{~V}$ rms typical output noise at $\mathrm{V}_{\text {outx }}=2.8 \mathrm{~V}$
Excellent transient response
Low dropout voltage: $\mathbf{1 7 5} \mathbf{~ m V}$ at $\mathbf{2 0 0} \mathbf{~ m A}$ load
$60 \mu$ A typical ground current at no load, both LDOs enabled
Guaranteed $\mathbf{2 0 0}$ mA output current per regulator
Load switch with low RDS ${ }_{\text {on }}$ of $100 \mathrm{~m} \Omega$ at 1.8 V
High-to-low voltage and low-to-high voltage level shifting logic
$-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ junction temperature

## APPLICATIONS

## RF subsystems

GPS devices

## GENERAL DESCRIPTION

The ADP5030 combines two high performance, low dropout (LDO) voltage regulators, a low RDS $_{\text {ON }}$ load switch, and level shifting logic in a tiny, 16 -ball, $1.6 \mathrm{~mm} \times 1.6 \mathrm{~mm}$ WLCSP to meet demanding performance and board space requirements.
The low quiescent current, low dropout voltage, and wide input voltage range of the ADP5030 LDOs extend the battery life of portable devices. The ADP5030 LDOs maintain power supply rejection greater than 60 dB for frequencies as high as 100 kHz while operating with a low headroom voltage.

The ADP5030 can be configured in two different activation modes for LDO2 and the load switch; these modes are selected by a dedicated pin (MSEL).


Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## ADP5030

## TABLE OF CONTENTS

Features1Applications. ..... 1
General Description ..... 1
Functional Block Diagram ..... 1
Revision History ..... 2
Specifications ..... 3
Input and Output Capacitor, Recommended Specifications.. 4
Absolute Maximum Ratings ..... 5
Thermal Data ..... 5
Thermal Resistance ..... 5
ESD Caution ..... 5
Pin Configuration and Function Descriptions. ..... 6
Typical Performance Characteristics ..... 7
REVISION HISTORY
11/09—Rev. A to Rev. B
Changes to Figure 36 and Figure 37 Captions. ..... 14
9/09-Rev. 0 to Rev. A
Changes to Output Noise Parameter; Level Shifter, GPOUT1
Output Logic Low and GPOUT2, GPOUT3 Output Logic Low Parameters, Table 1. ..... 3
Changes to Table 3 and Table 4 ..... 5
Changes to Input and Output Capacitor Properties Section ..... 15
Theory of Operation ..... 13
Applications Information ..... 14
LDO2 and Load Switch Activation Logic ..... 15
Sequencing ..... 15
Capacitor Selection ..... 15
Undervoltage Lockout ..... 16
Enable Feature ..... 16
Current-Limit and Thermal Overload Protection ..... 17
Thermal Considerations ..... 17
PCB Layout Considerations. ..... 19
Outline Dimensions ..... 20
Ordering Guide ..... 20

6/09-Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{IN} 1}=\left(\mathrm{V}_{\text {OUT } 2}+0.5 \mathrm{~V}\right)$ or 2.5 V (whichever is greater), $\mathrm{V}_{\mathrm{IN} 1} \geq \mathrm{V}_{\mathrm{IN} 2} \geq \mathrm{V}_{\mathrm{IN} 3}$, $\mathrm{I}_{\mathrm{OUT} 1}=\mathrm{I}_{\mathrm{OUT} 2}=10 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT VOLTAGE RANGE ${ }^{1}$ | $\mathrm{V}_{\text {IN1 }}$ <br> $V_{\text {IN2 }}$ <br> $V_{\text {IN3 }}$ | $\begin{aligned} & \mathrm{T}_{J}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \hline 2.5 \\ & 1.1 \\ & 1.1 \end{aligned}$ | $1.8$ | $\begin{aligned} & \hline 5.5 \\ & 3.6 \\ & \mathrm{~V}_{\mathrm{IN} 2} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| OPERATING SUPPLY CURRENT WITH BOTH REGULATORS ON | $\mathrm{I}_{\text {GND }}$ | $\begin{aligned} & \text { lout1, lout } 2=0 \mu \mathrm{~A} \\ & \text { lout1, lout }=0 \mu \mathrm{~A}, \mathrm{~T}_{\jmath}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \text { lout, lout } 2=10 \mathrm{~mA} \\ & \text { lout1, lout } 2=10 \mathrm{~mA}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \text { lout, lout }=200 \mathrm{~mA} \\ & \text { lout, } \\ & \text { lout } 2=200 \mathrm{~mA}, \mathrm{~T}_{j}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |  | 60 <br> 60 <br> 70 <br> 120 | $120$ $140$ $220$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| SHUTDOWN CURRENT <br> From VIN1 Pin From VIN2 Pin From VIN3 Pin | $\mathrm{I}_{\mathrm{IN} 1 \text {-SD }}$ <br> $\mathrm{I}_{\mathrm{NN} 2 \text {-SD }}$ <br> IIN3-SD | $\begin{aligned} & \text { EN1 }=\mathrm{GND}, \mathrm{GPIN} 2=\mathrm{GPIN} 1=\mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\text {IN } 1}=5.5 \mathrm{~V}, \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\text {IN } 2}=1.8 \mathrm{~V}, \mathrm{~T}_{j}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\text {IN3 }}=1.2 \mathrm{~V}, \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{aligned} & 0.4 \\ & 0.4 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & 1.5 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| FIXED OUTPUT VOLTAGE ACCURACY | $V_{\text {OUT1 }}, \mathrm{V}_{\text {OUT2 }}$ | $\begin{aligned} & 100 \mu \mathrm{~A}<\text { lout } 1, \text { lout } 2<200 \mathrm{~mA}, \mathrm{~V}_{\text {IN1 }}=\left(\mathrm{V}_{\text {out } 2}+0.5 \mathrm{~V}\right) \\ & \text { to } 5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -0.7 \\ & -2.0 \end{aligned}$ |  | $\begin{aligned} & +0.7 \\ & +1 \end{aligned}$ | $\begin{aligned} & \hline \% \\ & \% \end{aligned}$ |
| LINE REGULATION | $\Delta \mathrm{V}_{\text {out }} / \Delta \mathrm{V}_{\text {IN }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN} 1}=\left(\mathrm{V}_{\text {out } 2}+0.5 \mathrm{~V}\right) \text { to } 5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathbb{I N} 1}=\left(\mathrm{V}_{\text {out } 2}+0.5 \mathrm{~V}\right) \text { to } 5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | $-0.03$ | $0.01$ | +0.03 | $\begin{aligned} & \% / V \\ & \% / V \end{aligned}$ |
| LOAD REGULATION | $\Delta \mathrm{V}_{\text {Out }} / \Delta \mathrm{l}_{\text {OUT }}$ |  |  | 0.001 | 0.003 | \%/mA <br> \%/mA |
| DROPOUT VOLTAGE ${ }^{2}$ | $V_{\text {Dropout }}$ | $\begin{aligned} & \text { V }_{\text {out2 }}=2.8 \mathrm{~V} \\ & \text { lout1, lout } 2=10 \mathrm{~mA} \\ & \text { lout1, lout } 2=10 \mathrm{~mA}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \text { lout }, \text { lout } 2=200 \mathrm{~mA} \\ & \text { lout1, lout } 2=200 \mathrm{~mA}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |  | $9$ $175$ | $13$ $250$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| START-UP TIME ${ }^{3}$ | $\mathrm{t}_{\text {start-up }}$ | $\begin{aligned} & \mathrm{V}_{\text {out } 2}=2.8 \mathrm{~V} \\ & \mathrm{~V}_{\text {out } 1}=1.2 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 240 \\ & 120 \end{aligned}$ |  | $\mu s$ $\mu \mathrm{s}$ |
| CURRENT-LIMIT THRESHOLD ${ }^{4}$ | $\mathrm{I}_{\text {Limiti, }}$ I Limit2 |  | 240 | 300 | 440 | mA |
| LOAD SWITCH OUTPUT CURRENT | Ioutz |  |  |  | 500 | mA |
| THERMAL SHUTDOWN <br> Thermal Shutdown Threshold Thermal Shutdown Hysteresis | TS ${ }_{\text {SD }}$ <br> TS SD-HYS | T, rising |  | $\begin{aligned} & 155 \\ & 15 \end{aligned}$ |  | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| EN1, MSEL INPUTS <br> EN1, MSEL Input Logic High <br> EN1, MSEL Input Logic Low <br> EN1, MSEL Input Leakage Current | $\mathrm{V}_{1+1}$ <br> $V_{\text {IL1 }}$ <br> ILEAKAGE1 | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN} 1} \leq 5.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathbb{I N} 1} \leq 5.5 \mathrm{~V} \\ & \mathrm{EN} 1=\mathrm{MSEL}=\mathrm{V}_{\mathbb{I N} 1} \text { or } \mathrm{GND} \\ & \mathrm{EN} 1=\mathrm{MSEL}=\mathrm{V}_{\mathbb{I N} 1} \text { or } \mathrm{GND}, \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | 1.2 | $0.2$ | $0.4$ <br> 1 | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| EN2 INPUT <br> EN2 Input Logic High <br> EN2 Input Logic Low <br> EN2 Input Leakage Current | $\mathrm{V}_{1 \mathrm{H}_{2}}$ <br> VIL2 <br> Ileakagez | $\begin{aligned} & 1.2 \mathrm{~V} \leq \mathrm{V}_{\text {IN2 }} \leq 3.6 \mathrm{~V} \\ & 1.2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN} 2} \leq 3.6 \mathrm{~V} \\ & \mathrm{EN} 2=\mathrm{V}_{\mathrm{IN} 2} \text { or } \mathrm{GND} \\ & \mathrm{EN2}=\mathrm{V}_{\mathrm{IN} 2} \text { or } \mathrm{GND}, \mathrm{~T}_{j}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | $0.65 \times V_{\mathbb{N} 2}$ | $0.2$ | $0.35 \times V_{\mathbb{N} 2}$ $1$ | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| UNDERVOLTAGE LOCKOUT ( $\mathrm{V}_{\mathrm{IN}_{1}}$ ) <br> Input Voltage Rising Input Voltage Falling Hysteresis | UVLO UVLO ${ }_{\text {RISE }}$ UVLOfall UVLOHys |  | 2.2 | 100 | $2.45$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{mV} \end{aligned}$ |
| OUTPUT NOISE | OUT ${ }_{\text {noise }}$ | $\begin{aligned} & 10 \mathrm{~Hz} \text { to } 100 \mathrm{kHz}, \mathrm{~V}_{\mathrm{IN} 1}=5 \mathrm{~V}, \mathrm{~V}_{\text {outx }}=2.8 \mathrm{~V} \\ & 10 \mathrm{~Hz} \text { to } 100 \mathrm{kHz}, \mathrm{~V}_{\mathrm{IN} 1}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {outx }}=1.2 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 50 \\ & 27 \end{aligned}$ |  | $\mu \mathrm{V}$ rms $\mu \mathrm{V}$ rms |

## ADP5030

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY REJECTION RATIO | PSRR | $\begin{aligned} & \mathrm{V}_{\text {IN } 1}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {out } 1}=1.2 \mathrm{~V}, \text { lout }=100 \mathrm{~mA} \\ & 100 \mathrm{~Hz} \\ & 1 \mathrm{kHz} \\ & 10 \mathrm{kHz} \\ & 100 \mathrm{kHz} \\ & 1 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{IN} 1}=3.8 \mathrm{~V}, \mathrm{~V}_{\text {out } 2}=2.8 \mathrm{~V} \text {, lout }=100 \mathrm{~mA} \\ & 100 \mathrm{~Hz} \\ & 1 \mathrm{kHz} \\ & 10 \mathrm{kHz} \\ & 100 \mathrm{kHz} \\ & 1 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 76 \\ & 76 \\ & 70 \\ & 60 \\ & 40 \\ & 68 \\ & 68 \\ & 68 \\ & 60 \\ & 40 \end{aligned}$ |  | dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB |
| LOAD SWITCH VIN2 to VOUT3 Resistance <br> Turn-On Times <br> Turn-On Delay Time Turn-On Rise Time | RDSon <br> ton_diy <br> ton_RISE |  |  | 70 <br> 80 <br> 100 <br> 5 <br> 8 | $\begin{aligned} & 130 \\ & 160 \\ & 15 \\ & 12 \end{aligned}$ | $\begin{aligned} & \mathrm{m} \Omega \\ & \mathrm{~m} \Omega \\ & \mathrm{~m} \Omega \\ & \mathrm{~m} \Omega \end{aligned}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| LEVEL SHIFTER <br> GPIN1 Input Logic High GPIN1 Input Logic Low GPOUT1 Output Logic High GPOUT1 Output Logic Low GPOUT1 Output Logic Low GPIN1 to GPOUT1 Propagation Delay <br> GPIN2, GPIN3 Input Logic High GPIN2, GPIN3 Input Logic Low GPOUT2, GPOUT3 Output Logic High GPOUT2, GPOUT3 Output Logic Low <br> GPIN2, GPIN3 to GPOUT2, GPOUT3 Propagation Delay GPIN1, GPIN2, GPIN3 Input Leakage Current | $\mathrm{V}_{\mathrm{H}}$ <br> VIL <br> $\mathrm{V}_{\mathrm{OH}}$ <br> VoL <br> VoL <br> tphl, tplu <br> $\mathrm{V}_{\mathrm{IH}}$ <br> VIL <br> Voн <br> VoL <br> $t_{\text {PHL }}, t_{\text {PLH }}$ <br> $I_{\text {Leakage-Gpin }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN} 1}=3.6 \mathrm{~V}, 1.2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN} 3} \leq 3.6 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN2}}=1.8 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN2}}=1.8 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}, \mathrm{~V}_{\text {IN2 }}=1.8 \mathrm{~V} \\ & \mathrm{C}_{\mathrm{LOAD}}=30 \mathrm{pF}, \mathrm{R}_{\text {LOAD }}=1 \mathrm{M} \Omega, \mathrm{~V}_{\text {IN2 }}=1.8 \mathrm{~V} \end{aligned}$ $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN} 3}=1.2 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{LL}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN} 3}=1.2 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{IL}}=2 \mathrm{~mA}, \mathrm{~V}_{\text {IN3 } 3}=1.2 \mathrm{~V} \\ & \mathrm{C}_{\text {LOAD }}=30 \mathrm{pF}, \mathrm{R}_{\text {LOAD }}=1 \mathrm{~m} \Omega \end{aligned}$ <br> GPIN1, GPIN2, GPIN3 $=\mathrm{V}_{\text {IN3 }}$ or GND, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> GPIN1, GPIN2, GPIN3 $=\mathrm{V}_{\text {IN3 }}$ or GND | $0.65 \times V_{\mathbb{N} 3}$ $1.6$ $0.65 \times V_{\mathbb{N} 3}$ $0.95$ | 0.1 | $\begin{aligned} & 0.35 \times V_{\mathbb{N} 3} \\ & 0.16 \\ & 0.31 \\ & 20 \\ & \\ & 0.35 \times V_{\mathbb{N} 3} \\ & 0.17 \\ & 0.33 \\ & 20 \\ & 1 \end{aligned}$ |  |

${ }^{1} \mathrm{~V}_{\mathbb{N} 2}$ minimum supply voltage is 1.1 V or $\mathrm{V}_{\mathbb{N} 3}$, whichever is greater. $\mathrm{V}_{\mathbb{N} 2}$ maximum supply voltage is 3.6 V or $\mathrm{V}_{\mathbb{N} 1}$, whichever is smaller.
${ }^{2}$ Dropout voltage is the input-to-output voltage differential when the input voltage is set to the nominal output voltage. It applies only to output voltages above 2.5 V .
${ }^{3}$ Start-up time is defined as the time between the rising edge of EN1 to Voutı being at $90 \%$ of its nominal value.
${ }^{4}$ Current-limit threshold is defined as the current at which the output voltage drops to $90 \%$ of the specified typical value. For example, the current limit for a 3.0 V output voltage is defined as the current that causes the output voltage to drop to $90 \%$ of 3.0 V , or 2.7 V .

## INPUT AND OUTPUT CAPACITOR, RECOMMENDED SPECIFICATIONS

Table 2.

| Parameter | Symbol | Test Conditions | Min | Typ |
| :--- | :--- | :--- | :--- | :--- |
| MINIMUM INPUT AND OUTPUT CAPACITANCE (LDO1, LDO2) | Max | Unit |  |  |
| CAPACITOR ESR | $\mathrm{C}_{\text {MIN }}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 0.70 | $\mu \mathrm{~F}$ |

[^0] electronic components

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| VIN1, EN1, MSEL to GND | -0.3 V to +6.5 V |
| VOUT1, VOUT2 to GND | -0.3 V to $\mathrm{V}_{\text {IN }}$ |
| VIN2, VIN3, EN2, GPIN1, GPIN2, GPIN3 to GND | -0.3 V to +3.6 V |
| VOUT3, GPOUT1 to GND | -0.3 V to $\mathrm{V}_{\text {IN }}$ |
| GPOUT2, GPOUT3 to GND | -0.3 V to $\mathrm{V}_{\text {IN3 }}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Junction Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Soldering Conditions | JEDEC J-STD-020 |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL DATA

Absolute maximum ratings apply individually only, not in combination. The ADP5030 can be damaged when the junction temperature limits are exceeded. Monitoring ambient temperature does not guarantee that the junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ is within the specified temperature limits. In applications with high power dissipation and poor PCB thermal resistance, the maximum ambient temperature may need to be derated. In applications with moderate power dissipation and low PCB thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits.
The junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ of the device is dependent on the ambient temperature $\left(T_{A}\right)$, the power dissipation of the device $\left(\mathrm{P}_{\mathrm{D}}\right)$, and the junction-to-ambient thermal resistance of the package $\left(\theta_{\text {JA }}\right)$. Maximum junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ is calculated from the ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ and power dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$ using the following formula:

$$
T_{J}=T_{A}+\left(P_{D} \times \theta_{J A}\right)
$$

The junction-to-ambient thermal resistance $\left(\theta_{\mathrm{IA}}\right)$ of the package is based on modeling and calculation using a 4 -layer board. The junction-to-ambient thermal resistance is highly dependent on the application and board layout. In applications where high
maximum power dissipation exists, close attention to thermal board design is required.
The value of $\theta_{\text {IA }}$ may vary, depending on PCB material, layout, and environmental conditions. The specified values of $\theta_{\mathrm{JA}}$ are based on a 4 -layer, 4 -inch $\times 3$-inch circuit board. Refer to JEDEC JESD51-9 for detailed information about board construction. For more information, see the AN-617 Application Note, MicroCSP ${ }^{T M}$ Wafer Level Chip Scale Package at www.analog.com.
$\Psi_{\text {IB }}$ is the junction-to-board thermal characterization parameter with units of ${ }^{\circ} \mathrm{C} / \mathrm{W}$. The $\Psi_{\text {IB }}$ of the package is based on modeling and calculation using a 4 -layer board. The JEDEC JESD51-12 document, Guidelines for Reporting and Using Electronic Package Thermal Information, states that thermal characterization parameters are not the same as thermal resistances. $\Psi_{\mathrm{JB}}$ measures the component power flowing through multiple thermal paths rather than through a single path, as in thermal resistance $\left(\theta_{\mathrm{J} B}\right)$. Therefore, $\Psi_{\text {IB }}$ thermal paths include convection from the top of the package, as well as radiation from the package, factors that make $\Psi_{\text {IB }}$ more useful in real-world applications. Maximum junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ is calculated from the board temperature $\left(\mathrm{T}_{\mathrm{B}}\right)$ and the power dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$ using the following formula:

$$
T_{J}=T_{B}+\left(P_{D} \times \Psi_{J B}\right)
$$

Refer to the JEDEC JESD51-8 and JESD51-12 documents for more detailed information about $\Psi_{\text {JB }}$.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ and $\Psi_{J B}$ are specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 4. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\Psi}_{\mathrm{JB}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 16-Ball, 0.4 mm Pitch WLCSP | 66.6 | 18.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## ADP5030

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration, Top View
Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| A1 | VOUT3 | Load Switch Output. |
| A2 | MSEL | Select Activation Logic for LDO2 and Load Switch. Connect MSEL to GND to select Mode 1. Connect <br> MSEL to VIN1 to select Mode 2. |
| A3 | EN2 | Enable VOUT2 and VOUT3. <br> When MSEL is set to Logic 0 (Mode 1), VOUT2/VOUT3 activation is the logic NOR of EN2 with GPIN1. <br> When MSEL is set to Logic 1 (Mode 2), VOUT2/VOUT3 activation is the logic AND of EN2 with NOT GPIN1. <br> A4 |
| VOUT2 | LDO2 Output. |  |
| B1 | VIN2 | Digital Supply Input. |
| B2 | GPIN3 | Input to Level Shifter. |
| B3 | GPIN2 | Input to Level Shifter. |
| B4 | VIN1 | System Supply. |
| C1 | GPOUT3 | Output of Level Shifter. |
| C2 | GPOUT2 | Output of Level Shifter. |
| C3 | GPIN1 | Input to Level Shifter. |
| C4 | VOUT1 | LDO1 Output. |
| D1 | VIN3 | Logic Translator Supply. |
| D2 | GPOUT1 | Output of Level Shifter. |
| D3 | GND | Ground. |
| D4 | EN1 | Enable VoUT1. | electronic components

$\square$

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\text {IN } 1}=3.3 \mathrm{~V}, \mathrm{~V}_{\text {out1 }}=1.2 \mathrm{~V}, \mathrm{~V}_{\text {out2 }}=2.8 \mathrm{~V}$, $\mathrm{I}_{\text {out1 }}=\mathrm{I}_{\text {out2 }}=10 \mathrm{~mA}, \mathrm{C}_{\text {IN }}=\mathrm{Cout1}=\mathrm{Cout}=1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 3. Voutı Output Voltage vs. Junction Temperature


Figure 4. Vоит2 Output Voltage vs. Junction Temperature


Figure 5. Ground Current vs. Junction Temperature, V Vutı Loaded


Figure 6. Ground Current vs. Junction Temperature, Vout2 Loaded


Figure 7. Ground Current vs. Junction Temperature, Both LDOs Loaded


Figure 8. VIN2 Shutdown Current vs. Junction Temperature at Various Input Voltages
electronic components

## ADP5030



Figure 9. $V_{\mid N 1}$ Shutdown Current vs. Junction Temperature at Various Input Voltages


Figure 10. $V_{\text {IN3 }}$ Shutdown Current vs. Junction Temperature at Various Input Voltages


Figure 11. Vout2 Dropout Voltage vs. Load Current


Figure 12. Vout2 Output Voltage vs. Input Voltage (in Dropout) and Load Current


Figure 13. Ground Current for Vout2 (in Dropout) vs. Input Voltage and Load Current


Figure 14. Load Switch (Vоит3) Output Voltage vs. Input Voltage and Load Current

Distributor of Analog Devices Inc.: Excellent Integrated System Limited
Datasheet of ADP5030ACBZ-1228R7 - IC RF LDO 16 WLCSP
Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com


Figure 15. Load Switch RDS ${ }_{O N}$ Vs. Load Current, $V_{I N 2}=1.8 \mathrm{~V}$
Figure 18. Power Supply Rejection Ratio vs. Frequency, $V_{\mid N 1}=3.3 \mathrm{~V}, V_{\text {out } 1}=1.2 \mathrm{~V}$


Figure 16. Load Switch Dropout Voltage vs. Load Current, $V_{\mathbb{N} 2}=1.8 \mathrm{~V}$


Figure 17. Power Supply Rejection Ratio vs. Frequency, $V_{I N 1}=3.8 \mathrm{~V}, V_{\text {out } 2}=2.8 \mathrm{~V}$


Figure 19. Output Noise Spectral Density vs. Output Voltage, $V^{N 1} 1=5 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=10 \mathrm{~mA}$


Figure 20. RMS Output Noise vs. Load Current and Output Voltage, $V_{I N 1}=5 \mathrm{~V}$
electronic components
Distributor of Analog Devices Inc.: Excellent Integrated System Limited
Datasheet of ADP5030ACBZ-1228R7 - IC RF LDO 16 WLCSP
Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

## ADP5030



Figure 21. Load Transient Response, $I_{\text {LOAD1 }}=1 \mathrm{~mA}$ to $200 \mathrm{~mA}, I_{\text {LOAD2 }}=1 \mathrm{~mA}$, $\mathrm{CH} 1=$ V OUT1, $\mathrm{CH} 2=$ V OUT2, CH3 $=I_{\text {LOAD }}, C_{\text {OUT }}=1 \mu \mathrm{~F}$


CH3 $100 \mathrm{~mA} \Omega \mathrm{~B}_{\mathrm{w}}$
TT 10.20\%
Figure 22. Load Transient Response, $I_{\text {LOAD1 }}=1 \mathrm{~mA}, I_{\text {LOAD2 }}=1 \mathrm{~mA}$ to 200 mA , $\mathrm{CH} 1=V_{\text {OUT1 }}, \mathrm{CH} 2=V_{\text {OUT2 }}, \mathrm{CH} 3=I_{\text {LOAD2 }}$


Figure 23. Line Transient Response, $V_{I N 1}=4 V$ to $5 \mathrm{~V}, I_{\text {LOAD1 }}=1 \mathrm{~mA}, I_{\text {LOAD2 }}=1 \mathrm{~mA}$, $\mathrm{CH} 1=V_{\text {IN1 }}, \mathrm{CH} 2=V_{\text {outi }}, \mathrm{CH} 3=V_{\text {out } 2}$


Figure 24. Line Transient Response, $V_{I N 1}=4 \mathrm{~V}$ to $5 \mathrm{~V}, \mathrm{I}_{\text {LOAD } 1}=200 \mathrm{~mA}$, $I_{\text {LOAD2 }}=200 \mathrm{~mA}, \mathrm{CH} 1=V_{\text {IN1 }}, \mathrm{CH} 2=V_{\text {OUT1 }}, C H 3=V_{\text {OUT2 }}$


Figure 25. Load Switch Typical Switching Time, $I_{\text {LOAD }}=500 \mathrm{~mA}$, $\mathrm{CH} 1=\mathrm{V}_{\text {OUT } 3,}, \mathrm{CH} 2=E N 2$


Figure 26. Load Switch Typical Switching Time, $I_{\text {LOAD }}=100 \mathrm{~mA}$, $\mathrm{CH} 1=$ V $_{\text {оut }}$, $\mathrm{CH} 2=$ EN2

Distributor of Analog Devices Inc.: Excellent Integrated System Limited
Datasheet of ADP5030ACBZ-1228R7 - IC RF LDO 16 WLCSP
Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com


Figure 27. GPOUT1 Output vs. GPIN1 Input, $V_{I N 2}=1.8 \mathrm{~V}, V_{I N 3}=1.2 \mathrm{~V}$, 820 ת Pull-Down, MSEL High, CH1 = GPIN1, CH2 = GPOUT1


Figure 28. GPOUT1 Output vs. GPIN1 Input, $V_{1 N 2}=1.8 \mathrm{~V}, V_{I N 3}=1.2 \mathrm{~V}$, $820 \Omega$ Pull-Up, MSEL High, CH1 = GPIN1, CH2 = GPOUT1


Figure 29. GPOUT1 Output vs. GPIN1 Input, $V_{I N 2}=1.8 \mathrm{~V}, V_{I N 3}=1.2 \mathrm{~V}$, $820 \Omega$ Pull-Down, MSEL Low, CH1 = GPIN1, CH2 = GPOUT1


Figure 30. GPOUT1 Output vs. GPIN1 Input, $V_{I N 2}=1.8 \mathrm{~V}, V_{I N 3}=1.2 \mathrm{~V}$, $820 \Omega$ Pull-Up, MSEL Low, CH1 = GPIN1, CH2 = GPOUT1


Figure 31. GPOUT2 Output vs. GPIN2 Input, $V_{1 N 2}=1.8 \mathrm{~V}, V_{\mathrm{IN}_{3}}=1.2 \mathrm{~V}$, $600 \Omega$ Pull-Down, CH1 = GPIN2, CH2 = GPOUT2


Figure 32. GPOUT2 Output vs. GPIN2 Input, $V_{I N 2}=1.8 \mathrm{~V}, V_{I N 3}=1.2 \mathrm{~V}$, $600 \Omega$ Pull-Up, CH1 = GPIN2, CH2 = GPOUT2

## ADP5030



Figure 33. GPOUT3 Output vs. GPIN3 Input, $V_{I N 2}=1.8 \mathrm{~V}, V_{I N 3}=1.2 \mathrm{~V}$, $600 \Omega$ Pull-Down, CH1 = GPIN3, CH2 = GPOUT3


Figure 34. GPOUT3 Output vs. GPIN3 Input, $V_{I N 2}=1.8 \mathrm{~V}, V_{I N 3}=1.2 \mathrm{~V}$, $600 \Omega$ Pull-Up, CH1 = GPIN3, CH2 = GPOUT3

## THEORY OF OPERATION

The ADP5030 combines two high performance, low dropout voltage regulators and a low $\mathrm{RDS}_{\text {on }}$ high-side load switch that operate from a 2.5 V to 5.5 V supply. Level shifting logic that operates from 1.2 V to 3.6 V supplies is also included to facilitate interfacing to system components. The ADP5030 can provide up to 200 mA of current from each LDO output and switch up to 500 mA . Drawing a low $220 \mu \mathrm{~A}$ quiescent current (maximum) at full load makes the ADP5030 ideal for battery-operated portable equipment. Shutdown current consumption is typically 400 nA .

Optimized for use with small $1 \mu \mathrm{~F}$ ceramic capacitors, the ADP5030 provides excellent transient performance.


Figure 35. Internal Block Diagram

Internally, the ADP5030 LDOs consist of a reference, two error amplifiers, two feedback voltage dividers, and two PMOS pass transistors. Output current is delivered via the PMOS pass transistor, which is controlled by the error amplifier. The error amplifier compares the reference voltage with the feedback voltage from the output and amplifies the difference. If the feedback voltage is lower than the reference voltage, the gate of the PMOS device is pulled lower, allowing more current to flow and increasing the output voltage. If the feedback voltage is higher than the reference voltage, the gate of the PMOS device is pulled higher, allowing less current to flow and decreasing the output voltage.
The ADP5030 high-side PMOS load switch is designed for supply operation from 1.2 V to 3.6 V and is designed for a low on resistance of $100 \mathrm{~m} \Omega$ at $\mathrm{V}_{\text {IN } 2}=1.8 \mathrm{~V}$. The load switch can carry 500 mA of continuous current.
The ADP5030 level shifting logic translates logic levels from the control signal operating on VIN2 to the circuitry operating on VIN3 and vice versa.

The ADP5030 uses the EN1 and EN2 pins to control the VOUTx pins under normal operating conditions. The MSEL pin is used to select the activation logic for LDO2. When MSEL is set to Logic 0, LDO2 and load switch activation is the logic NOR of EN2 with GPIN1. When MSEL is set to Logic 1, the load switch activation and LDO2 is the logic AND of EN2 with NOT GPIN1.

## ADP5030

## APPLICATIONS INFORMATION



Figure 36. Application Diagram (MSEL Low)
 electronic components

Distributor of Analog Devices Inc.: Excellent Integrated System Limited Datasheet of ADP5030ACBZ-1228R7 - IC RF LDO 16 WLCSP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

## ADP5030

## LDO2 AND LOAD SWITCH ACTIVATION LOGIC

The activation logic for LDO2 and the load switch is selected through the MSEL pin. When MSEL is set to Logic 0 , LDO2 and load switch activation is the logic NOR of EN2 with GPIN1. When MSEL is set to Logic 1, LDO2 and load switch activation is the logic AND of EN2 with NOT GPIN1 (see Table 6). In both modes, VIN3 is a dedicated input for the logic translators.

Table 6. Truth Table for LDO2 and Load Switch Activation

| MSEL | EN2 | GPIN1 | LDO2 State | Load Switch State |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | On | Closed |
| 0 | 1 | 0 | Off | Off |
| 0 | 0 | 1 | Off | Off |
| 0 | 1 | 1 | Off | Off |
| 1 | 0 | 0 | Off | Off |
| 1 | 1 | 0 | On | Closed |
| 1 | 0 | 1 | Off | Off |
| 1 | 1 | 1 | Off | Off |

## SEQUENCING

The input supply voltage $\mathrm{V}_{\text {IN } 1}$ must be present before applying $\mathrm{V}_{\text {IN } 2}$ and $\mathrm{V}_{\text {IN3 }}$.

During a thermal shutdown event, LDO1, LDO2, and the load switch output turn off and are placed in a high impedance state. When the die temperature decreases below the recovery threshold, LDO1, LDO2, and the load switch output turn on if the respective enabling signal is still active.

## CAPACITOR SELECTION

## Output Capacitor

The ADP5030 LDOs are designed for operation with small, space-saving ceramic capacitors, but the part functions with most commonly used capacitors as long as care is taken with regard to the effective series resistance (ESR) value. The ESR of the output capacitor affects the stability of the LDO control loop. A minimum of $0.70 \mu \mathrm{~F}$ capacitance with an ESR of $1 \Omega$ or less is recommended to ensure the stability of the ADP5030. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the ADP5030 to large changes in load current. Figure 21 shows the transient response for an output capacitance value of $1 \mu \mathrm{~F}$.

## Input Bypass Capacitor

Connecting a $1 \mu \mathrm{~F}$ capacitor from VINx to GND reduces the circuit sensitivity to the PCB layout, especially when long input traces or high source impedance are encountered. If an output capacitance greater than $1 \mu \mathrm{~F}$ is required, the input capacitor should be increased to match it.

## Input and Output Capacitor Properties

Any good quality ceramic capacitor can be used with the ADP5030, as long as the capacitor meets the minimum capacitance and maximum ESR requirements. Ceramic capacitors are
manufactured with a variety of dielectrics, each with a different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V or 10 V are recommended. Y 5 V and Z 5 U dielectrics are not recommended, due to their poor temperature and dc bias characteristics.
Figure 38 shows the capacitance vs. voltage bias characteristics of a $04021 \mu \mathrm{~F}, 10 \mathrm{~V}$, X5R capacitor. The voltage stability of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or with a higher voltage rating exhibits better stability. The temperature variation of the X5R dielectric is about $\pm 15 \%$ over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range and is not a function of package size or voltage rating.


Figure 38. Capacitance vs. Voltage Bias Characteristics
Equation 1 can be used to determine the worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage.

$$
\begin{equation*}
C_{E F F}=C_{O U T} \times(1-T E M P C O) \times(1-T O L) \tag{1}
\end{equation*}
$$

where:
$C_{\text {EFF }}$ is the effective capacitance at the operating voltage.
TEMPCO is the worst-case capacitor temperature coefficient.
$T O L$ is the worst-case component tolerance.
In this example, the worst-case temperature coefficient (TEMPCO) over $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ is assumed to be $\pm 15 \%$ for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be $10 \%$, and Cout is $0.94 \mu \mathrm{~F}$ at 1.8 V , as shown in Figure 38.

Substituting these values into Equation 1 yields

$$
C_{E F F}=0.94 \mu \mathrm{~F} \times(1-0.15) \times(1-0.1)=0.719 \mu \mathrm{~F}
$$

Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage.
To guarantee the performance of the ADP5030, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application.

## ADP5030

## UNDERVOLTAGE LOCKOUT

The ADP5030 has an internal undervoltage lockout circuit on $\mathrm{V}_{\text {IN1 }}$ that disables the inputs and outputs to the LDOs and the load switch when the input voltage is less than approximately 2.2 V . This ensures that the inputs and outputs of the ADP5030 behave in a predictable manner during power-up.

## ENABLE FEATURE

The ADP5030 uses the ENx pins to enable and disable the VOUTx pins under normal operating conditions. As shown in Figure 39 and Figure 40, when a rising voltage on ENx crosses the active threshold, VOUTx turns on. When a falling voltage on ENx crosses the inactive threshold, VOUTx turns off.


Figure 39. Typical EN1 Pin Operation


Figure 40. Typical EN2 Pin Operation
As shown in Figure 39 and Figure 40, the ENx pins have built-in hysteresis. This prevents on/off oscillations that can occur due to noise on the ENx pins as they pass through the threshold points.

The active/inactive thresholds of the ENx pin are derived from the VINx voltage. Therefore, these thresholds vary with changing input voltage. Figure 41 and Figure 42 show typical ENx active/inactive thresholds when the input voltages vary from minimum to maximum.


Figure 41. Typical EN1 Pin Thresholds vs. Input Voltage


Figure 42. Typical EN2 Pin Thresholds vs. Input Voltage
The ADP5030 uses an internal soft start to limit the inrush current when the outputs are enabled. The typical start-up time for a 2.8 V output is approximately $240 \mu \mathrm{~s}$ from the time that the ENx active threshold is crossed to when the output reaches $90 \%$ of its final value. The start-up time for a 1.2 V output is about $120 \mu \mathrm{~s}$. The start-up time is somewhat dependent on the output voltage setting and increases slightly as the output voltage increases. Figure 43 and Figure 44 show the typical start-up times for 1.2 V and 2.8 V outputs, respectively. electronic components

Distributor of Analog Devices Inc.: Excellent Integrated System Limited Datasheet of ADP5030ACBZ-1228R7 - IC RF LDO 16 WLCSP



Figure 43. Typical Start-Up Time, $V_{\text {out }}=1.2 \mathrm{~V}$


Figure 44. Typical Start-Up Time, Vout2 $=2.8 \mathrm{~V}$

## CURRENT-LIMIT AND THERMAL OVERLOAD PROTECTION

The ADP5030 is protected against damage due to excessive power dissipation by current-limit and thermal overload protection circuits. The ADP5030 is designed to reach current limit when the output load reaches 300 mA (typical). When the output load exceeds 300 mA , the output voltage is reduced to maintain a constant current limit.

The load switch is not current-limited so care must be taken to ensure that the output of the load switch is not shorted to ground under any conditions. In the event of a short to ground, the load switch current is limited by the maximum output current of the source.

Thermal overload protection is built in, which limits the junction temperature to a maximum of $155^{\circ} \mathrm{C}$ (typical). Under extreme conditions (that is, high ambient temperature and power dissipation), when the junction temperature begins to rise above $155^{\circ} \mathrm{C}$, the output is turned off, reducing the output current to 0 mA . When the junction temperature drops below $140^{\circ} \mathrm{C}$, the output is turned on again and the output current is restored to its nominal value.

Consider the case where a hard short from VOUTx to GND occurs. At first, the ADP5030 reaches current limit, so that only 300 mA is conducted into the short. If self-heating of the junction is great enough to cause its temperature to rise above $155^{\circ} \mathrm{C}$, thermal shutdown is activated, turning off the output and reducing the output current to 0 mA . As the junction temperature cools and drops below $140^{\circ} \mathrm{C}$, the output turns on and conducts 300 mA into the short, again causing the junction temperature to rise above $155^{\circ} \mathrm{C}$. This thermal oscillation between $140^{\circ} \mathrm{C}$ and $155^{\circ} \mathrm{C}$ causes a current oscillation between 0 mA and 300 mA that continues as long as the short remains at the output.
Current-limit and thermal overload protections are intended to protect the device against accidental overload conditions. For reliable operation, device power dissipation must be externally limited so that junction temperatures do not exceed $125^{\circ} \mathrm{C}$.

## THERMAL CONSIDERATIONS

Due to high efficiency, the ADP5030 does not dissipate a lot of heat in most applications. However, in applications with a high ambient temperature and high supply voltage to output voltage differential, the heat dissipated in the package is large enough that it can cause the junction temperature of the die to exceed the maximum specified junction temperature of $125^{\circ} \mathrm{C}$.

When the junction temperature exceeds $155^{\circ} \mathrm{C}$, the converter enters thermal shutdown. It recovers only after the junction temperature has decreased below $140^{\circ} \mathrm{C}$ to prevent any permanent damage. Therefore, thermal analysis for the chosen application is very important to guarantee reliable performance over all conditions. The junction temperature of the die is the sum of the ambient temperature of the environment and the temperature rise of the package due to power dissipation, as shown in Equation 2.
To guarantee reliable operation, the junction temperature of the ADP5030 must not exceed $125^{\circ} \mathrm{C}$. To ensure that the junction temperature stays below this maximum value, the user needs to be aware of the parameters that contribute to junction temperature changes. These parameters include ambient temperature, power dissipation in the power device, and thermal resistances between the junction and ambient air $\left(\theta_{J A}\right)$. The $\theta_{J A}$ value is dependent on the package assembly compounds used and the amount of copper to which the pins of the package are soldered on the PCB. Table 7 shows typical $\theta_{\mathrm{JA}}$ values for the ADP5030 for various PCB copper sizes.

Table 7. Typical $\theta_{\text {JA }}$ Values

| Copper Size $\left(\mathbf{m m}^{\mathbf{2}}\right)$ | $\boldsymbol{\theta}_{\mathrm{JA}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ |
| :--- | :--- |
| $0^{1}$ | 200 |
| 50 | 173 |
| 100 | 135 |
| 300 | 95 |
| 500 | 76 |

[^1]
## ADP5030

The junction temperature of the ADP5030 can be calculated from the following equation:

$$
\begin{equation*}
T_{J}=T_{A}+\left(P_{D} \times \theta_{J A}\right) \tag{2}
\end{equation*}
$$

where:
$T_{A}$ is the ambient temperature.
$P_{D}$ is the power dissipation in the die, given by

$$
\begin{equation*}
P_{D}=\Sigma\left[\left(V_{I N}-V_{O U T}\right) \times I_{L O A D}\right]+\sum\left(V_{I N} \times I_{G N D}\right) \tag{3}
\end{equation*}
$$

where:
$V_{I N}$ and $V_{\text {OUT }}$ are the input and output voltages, respectively.
$I_{L O A D}$ is the load current.
$I_{G N D}$ is the ground current.
Power dissipation due to ground current is quite small and can be ignored. Therefore, the junction temperature equation simplifies to

$$
\begin{equation*}
T_{J}=T_{A}+\left\{\Sigma\left[\left(V_{I N}-V_{O U T}\right) \times I_{L O A D}\right] \times \theta_{J A}\right\} \tag{4}
\end{equation*}
$$

As shown in Equation 4, for a given ambient temperature, input-to-output voltage differential, and continuous load current, a minimum copper size requirement exists for the PCB to ensure that the junction temperature does not rise above $125^{\circ} \mathrm{C}$. Figure 45 through Figure 49 show junction temperature calculations for different ambient temperatures, total power dissipation, and areas of PCB copper.
In cases where the board temperature is known, the thermal characterization parameter $\Psi_{\text {JВ }}$ can be used to estimate the junction temperature rise. Maximum junction temperature $\left(T_{\mathrm{J}}\right)$ is calculated from the board temperature $\left(\mathrm{T}_{\mathrm{B}}\right)$ and the power dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$ using the following formula:

$$
\begin{equation*}
T_{J}=T_{B}+\left(P_{D} \times \Psi_{J B}\right) \tag{5}
\end{equation*}
$$

The typical $\Psi_{J B}$ value for the 16 -ball WLCSP is $18.5^{\circ} \mathrm{C} / \mathrm{W}$.


Figure 45. Junction Temperature vs. Total Power Dissipation, $T_{A}=25^{\circ} \mathrm{C}$


Figure 46. Junction Temperature vs. Total Power Dissipation, $T_{A}=50^{\circ} \mathrm{C}$


Figure 47. Junction Temperature vs. Total Power Dissipation, $T_{A}=65^{\circ} \mathrm{C}$


Figure 48. Junction Temperature vs. Total Power Dissipation, $T_{A}=85^{\circ} \mathrm{C}$


Figure 49. Junction Temperature vs. Total Power Dissipation and Board Temperature

## PCB LAYOUT CONSIDERATIONS

Heat dissipation from the package can be improved by increasing the amount of copper attached to the pins of the ADP5030. However, as shown in Table 7, a point of diminishing returns is eventually reached, beyond which an increase in the copper size does not yield significant heat dissipation benefits.
Place the input capacitor as close as possible to the VINx and GND pins. Place the output capacitors as close as possible to the VOUTx and GND pins. Use 0402 or 0603 size capacitors and resistors to achieve the smallest possible footprint solution on boards where area is limited.


Figure 50. Example of PCB Layout, Top Side electronic components

## ADP5030

## OUTLINE DIMENSIONS



Figure 51. 16-Ball Wafer Level Chip Scale Package [WLCSP]
(CB-16-6)
Dimensions show in millimeters

## ORDERING GUIDE

| Model | Temperature <br> Range | Output <br> Voltages (V) ${ }^{1}$ | Package Description | Package <br> Option | Branding |
| :--- | :--- | :--- | :--- | :--- | :--- |
| ADP5030ACBZ-1228R7 ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $1.2 \mathrm{~V}, 2.8 \mathrm{~V}$ | $16-$ Ball Wafer Level Chip Scale Package [WLCSP] | CB-16-6 | L9K |

${ }^{1}$ For additional voltage options, contact a local sales or distribution representative.
${ }^{2} Z=$ RoHS Compliant Part.


[^0]:    ${ }^{1}$ The minimum input and output capacitance should be greater than $0.70 \mu \mathrm{~F}$ over the full range of operating conditions. The full range of operating conditions in the application must be considered during capacitor selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended; Y5V and $\mathrm{Z5U}$ capacitors are not recommended for use with this LDO.

[^1]:    ${ }^{1}$ Device soldered to minimum size pin traces.

