

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

ON Semiconductor NCP5358MNTXG

For any questions, you can email us directly: <u>sales@integrated-circuit.com</u>



# NCP5358

# Gate Driver for Desktop Power Systems

The NCP5358 is a high performance two channel gate driver. It combines two single NCP5359 gate drivers together and provides an optimized solution for multi-phase application. Each channel gate driver has both high-side and low side power MOSFETs in a synchronous buck converter. Also, it can drive up to 3 nF load with a 25 ns propagation delay and 20 ns transition time.

An adaptive non-overlap and power saving operation circuit has built in. It can provide a low switching loss and high efficiency solution in notebook and desktop systems. Thus, this controller has three protection functions, under voltage lockout (UVLO), over voltage protection (OVP) and thermal shutdown.

The NCP5358 is available in 4x4 mm QFN16 package.

#### Features

- Faster Rise and Fall Times
- Thermal Shutdown Protection
- Adaptive-Non-Overlap Circuit
- Floating Top Driver Accommodates Boost voltage of up to 30 V
- Output Disable Control Turn Off Both MOSFETs
- Complies with VR11.1 Specifications
- Under-Voltage Lock Out
- Power Saving Operation under Light Load Condition
- Thermally Enhanced Package Available
- These are Pb-Free Devices

# **Typical Applications**

• Power Solutions for Desktop and Notebook system.



# **ON Semiconductor®**

http://onsemi.com





### **ORDERING INFORMATION**

(Top View)

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NCP5358MNTXG | QFN-16<br>(Pb-Free) | 4000/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



NCP5358



Figure 1. Internal Block Diagram and Typical Application



NCP5358







# NCP5358

# **PIN DESCRIPTION**

| Pin NO. | Symbol           | Descriptions                                                                                                                                                                                                                                                                     |
|---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>CC</sub>  | Analog logic input power pin                                                                                                                                                                                                                                                     |
| 2       | SW 1             | PWM 1 Switch Node pin                                                                                                                                                                                                                                                            |
| 3       | DRVH 1           | PWM 1 High side gate drive output                                                                                                                                                                                                                                                |
| 4       | BST1             | Upper MOSFET floating bootstrap supply pin                                                                                                                                                                                                                                       |
| 5       | DRVL 1           | PWM 1 Low side gate drive output                                                                                                                                                                                                                                                 |
| 6       | PGND 1           | PWM 1 Ground pin                                                                                                                                                                                                                                                                 |
| 7       | PGND 2           | PWM 2 Ground pin                                                                                                                                                                                                                                                                 |
| 8       | DRVL 2           | PWM 2 Low side gate drive output                                                                                                                                                                                                                                                 |
| 9       | V <sub>CCP</sub> | Connect to input power supply 10 V to 13.2 V                                                                                                                                                                                                                                     |
| 10      | BST 2            | Upper MOSFET floating bootstrap supply pin                                                                                                                                                                                                                                       |
| 11      | DRVH 2           | PWM 2 High side gate drive output                                                                                                                                                                                                                                                |
| 12      | SW 2             | PWM 2 Switch Node pin                                                                                                                                                                                                                                                            |
| 13      | GND              | Analog logic ground pin                                                                                                                                                                                                                                                          |
| 14      | PWM 2            | PWM2 input pin<br>When PWM voltage is higher than 2 V, DRVH will set to 1 and DRVL set to 0<br>When PWM voltage is lower than 1 V, DRVL set to 1 and DRVH set to 0<br>When 1 V < PWM < 2V and SW < 0, DRVL will set to 1<br>When 1 V < PWM < 2V and SW > 0, DRVL will set to 0   |
| 15      | PWM 1            | PWM1 input pin<br>When PWM voltage is higher than 2 V, DRVH will set to 1 and DRVL set to 0<br>When PWM voltage is lower than 1 V, DRVL set to 1 and DRVH set to 0<br>When 1 V < PWM < 2 V and SW < 0, DRVL will set to 1<br>When 1 V < PWM < 2 V and SW > 0, DRVL will set to 0 |
| 16      | EN               | Both Channel Enable pin<br>When OVP, TSD or UVLO has happened, the gate driver will pull the pin to low                                                                                                                                                                          |



## **MAXIMUM RATINGS**

| Rating                                                                                                             | Symbol           | Value       | Unit |
|--------------------------------------------------------------------------------------------------------------------|------------------|-------------|------|
| Thermal Characteristics<br>Plastic Package, Thermal Resistance, Junction to Air (1 in <sup>2</sup> of 2 oz copper) | $R_{	hetaJA}$    | 110         | °C/W |
| Operating Junction Temperature Range                                                                               | TJ               | 0 to + 150  | °C   |
| Operating Ambient Temperature Range                                                                                | Τ <sub>Α</sub>   | 0 to +85    | °C   |
| Storage Temperature Range                                                                                          | T <sub>stg</sub> | -55 to +150 | °C   |
| Moisture Sensitivity Level                                                                                         | MSL              | 1           | -    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

| Pin Symbol       | Pin Name                                    | V <sub>MAX</sub>                                        | V <sub>MIN</sub>         |
|------------------|---------------------------------------------|---------------------------------------------------------|--------------------------|
| V <sub>CC</sub>  | Main Supply Voltage input                   | 15 V                                                    | –0.3 V                   |
| V <sub>CCP</sub> | Main Supply Voltage input                   | 15 V                                                    | –0.3 V                   |
| BST1, BST2       | Bootstrap Supply voltage                    | 30 V wrt / GND<br>35 V ≤ 50 ns wrt / GND<br>15 wrt / SW | -0.3 V                   |
| SW1,SW2          | Switching Node<br>(Bootstrap Supply Return) | 30 V                                                    | −1 VDC<br>−10 V (200 ns) |
| DRVH1, DRVH2     | DRVH1, DRVH2 High Side Driver output        |                                                         | –0.3 V<br>–2 V (200 ns)  |
| DRVL1, DRVL2     | Low Side Driver output                      | Vcc + 0.3 V                                             | –0.3 V<br>−2 V (200 ns)  |
| PWM1, PWM2       | DRVH and DRVL Control Input                 | 6 V                                                     | –0.3 V                   |
| EN               | Enable Pin                                  | 6 V                                                     | –0.3 V                   |
| GND              | Ground                                      | 0                                                       | 0 V                      |

Latchup Current Maximum Rating: 100 mA per JEDEC standard: JESD78.
 Moisture Sensitivity Level (MSL): 1&3 per IPC/JEDEC standard: J–STD–020A.

3. The maximum package power dissipation limit must not be exceeded.

$$\mathsf{PD} = \frac{\mathsf{TJ}(\mathsf{max}) - \mathsf{TA}}{\mathsf{R}\theta\mathsf{JA}}$$

NOTE: This device is ESD sensitive. Use standard ESD precautions when handling.



# **ELECTRICAL CHARACTERISTICS** (V<sub>CC</sub> = 12 V, T<sub>A</sub> = 0°C to 85°C, V<sub>EN</sub> = 5 V, unless other noted.)

| Characteristics                                           |       | Symbol                   | Test Conditions                                                                                                                | Min | Тур  | Max  | Units |
|-----------------------------------------------------------|-------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|------|------|-------|
| SUPPLY VOLTAGE                                            |       |                          |                                                                                                                                |     |      |      |       |
| V <sub>CC</sub> Operating Voltage                         |       | V <sub>CC</sub>          |                                                                                                                                | 10  | -    | 13.2 | V     |
| Power ON Reset Threshold                                  |       | V <sub>POR</sub>         |                                                                                                                                | -   | 3.2  | -    | V     |
| SUPPLY CURRENT                                            |       |                          |                                                                                                                                |     |      |      |       |
| V <sub>CCP</sub> Quiescent Supply Current in No Operation | rmal  | IVCCP_NORM               | $\label{eq:starses} \begin{split} &EN=5\ V,\ PWM1=PWM2=OSC,\\ &F_{SW}=100\ K,\ duty\ cycle=50\%.\\ &C_{LOAD}=0\ p \end{split}$ |     | 1.5  | 4    | mA    |
| V <sub>CC</sub> Quiescent Supply Current in Norr          | mal   |                          | $O_{LOAD} = 0 P$<br>EN = 5 V, PWM1 = PWM2 = OSC,                                                                               |     | 1.5  | 2.5  | mA    |
| Operation                                                 | nai   | IVCC_NORM                | $F_{SW} = 100$ K, duty cycle = 50%.<br>$C_{LOAD} = 0$ p                                                                        |     | 1.5  | 2.5  | IIIA  |
| V <sub>CCP</sub> Standby Current                          |       | I <sub>VCCP_SBC</sub>    | EN = GND; No switching                                                                                                         | -   | 0.1  | 0.5  | mA    |
| V <sub>CC</sub> Standby Current                           |       | I <sub>VCC_SBC</sub>     | EN = GND; No switching                                                                                                         | -   | 0.9  | 1.5  | mA    |
| BST1 Quiescent Supply Current in No                       | ormal | I <sub>BST1_normal</sub> | PWM1 = +5 V                                                                                                                    |     | 1.0  | 1.5  | mA    |
| Operation                                                 |       | I <sub>BST1_normal</sub> | PWM1 = GND                                                                                                                     |     | 1.0  | 1.5  |       |
| BST2 Quiescent Supply Current in No                       | ormal | I <sub>BST2_normal</sub> | PWM2 = +5 V                                                                                                                    |     | 1.0  | 1.5  | mA    |
| Operation                                                 |       | I <sub>BST2_normal</sub> | PWM2 = GND                                                                                                                     | 1   | 1.0  | 1.5  |       |
| BST1 Standby Current                                      |       | I <sub>BST1_SD</sub>     | PWM1 = +5 V                                                                                                                    |     | 0.25 |      | mA    |
|                                                           |       | I <sub>BST1_SD</sub>     | PWM1 = GND                                                                                                                     | 1   | 0.25 |      |       |
| BST2 Standby Current                                      |       | I <sub>BST2_SD</sub>     | PWM2 = +5 V                                                                                                                    |     | 0.25 |      | mA    |
|                                                           |       | I <sub>BST2_SD</sub>     | PWM2 = GND                                                                                                                     |     | 0.25 |      |       |
| UNDER VOLTAGE LOCKOUT                                     |       |                          |                                                                                                                                |     |      |      |       |
| V <sub>CCP</sub> Start Threshold                          |       | VCCP <sub>TH</sub>       |                                                                                                                                | 8.2 | 8.7  | 9.5  | V     |
| V <sub>CCP</sub> UVLO Hysteresis                          |       | VCCP <sub>HYS</sub>      |                                                                                                                                |     | 1.0  |      | V     |
| V <sub>CC</sub> Start Threshold                           |       | VCC <sub>TH</sub>        |                                                                                                                                | 8.2 | 8.7  | 9.5  | V     |
| V <sub>CC</sub> UVLO Hysteresis                           |       | VCC <sub>HYS</sub>       |                                                                                                                                |     | 1.0  |      | V     |
| Output Overvoltage Trip Threshold<br>at channel 1 Startup |       | OVP1_SU                  | Power Startup time, V <sub>CC</sub> > 9 V.<br>(Without trimming)                                                               | 1.8 |      | 2.0  | V     |
| Output Overvoltage Trip Threshold<br>at channel 2 Startup |       | OVP2_SU                  | Power Startup time, V <sub>CC</sub> > 9 V.<br>(Without trimming)                                                               | 1.8 |      | 2.0  | V     |
| EN INPUT                                                  |       |                          |                                                                                                                                |     |      |      |       |
| Input Voltage High                                        |       | V <sub>EN_HI</sub>       |                                                                                                                                | 2.0 |      |      | V     |
| Input Voltage Low                                         |       | V <sub>EN_LOW</sub>      |                                                                                                                                |     |      | 1.0  | V     |
| Hysteresis (Note 6)                                       |       | $V_{EN_{HYS}}$           |                                                                                                                                |     | 500  |      | mV    |
| Enable Pin Sink Current                                   |       | I <sub>EN_SINK</sub>     | V <sub>CC</sub> = 5.5 V                                                                                                        | 5.0 |      |      | mA    |
| Propagation Delay Time (Note 6)                           |       | TpdhEN                   |                                                                                                                                |     | 20   | 60   | ns    |
|                                                           |       | TpdIEN                   |                                                                                                                                |     | 20   | 60   | ns    |
| PWM INPUT                                                 |       |                          |                                                                                                                                |     |      |      |       |
| PWM Input Self Bias Voltage                               | CH1   | V <sub>PWM1</sub>        |                                                                                                                                | 1.4 | 1.5  | 1.6  | V     |
|                                                           | CH2   | V <sub>PWM2</sub>        |                                                                                                                                |     |      |      |       |
| DRVH Comparator Rise Threshold                            | CH1   | VTH_DRVH1                |                                                                                                                                | 2.2 |      |      | V     |
|                                                           | CH2   | VTH_DRVH2                |                                                                                                                                |     |      |      |       |
| DRVL Comparator Rise Threshold                            | CH1   | VTH_DRVL1                |                                                                                                                                |     |      | 0.8  | V     |
|                                                           | CH2   | VTH_DRVL2                |                                                                                                                                |     |      |      |       |



# **ELECTRICAL CHARACTERISTICS** (V<sub>CC</sub> = 12 V, T<sub>A</sub> = 0°C to 85°C, V<sub>EN</sub> = 5 V, unless other noted.)

| Characteristics                     |     | Symbol                | Test Conditions                                | Min | Тур  | Max | Units                          |
|-------------------------------------|-----|-----------------------|------------------------------------------------|-----|------|-----|--------------------------------|
| PWM INPUT                           |     |                       |                                                |     |      |     |                                |
| Input Current                       | CH1 | I <sub>PWM1</sub>     | PWM1 = 0 V, EN = GND                           |     | 30   |     | μA<br>Ohms<br>Ohms<br>ns<br>Ns |
|                                     | CH2 | I <sub>PWM2</sub>     | PWM2 = 0 V, EN = GND                           |     |      |     |                                |
| HIGH SIDE DRIVER                    |     |                       | -                                              |     |      |     |                                |
| Output Resistance, Sourcing         | CH1 | R <sub>H_TG1</sub>    | $V_{BST1} - V_{SW1}$ = 12 V                    |     | 2.0  | 3.5 | Ohms                           |
|                                     | CH2 | R <sub>H_TG2</sub>    | $V_{BST2} - V_{SW2}$ = 12 V                    |     |      |     |                                |
| Output Resistance, Sinking          | CH1 | R <sub>H_TG1</sub>    | $V_{BST1} - V_{SW1}$ = 12 V                    |     | 1.0  | 2.5 | Ohms                           |
|                                     | CH2 | R <sub>H_TG2</sub>    | $V_{BST2} - V_{SW2}$ = 12 V                    |     |      |     |                                |
| Transition Time (Note 6)            | CH1 | Tr <sub>DRVH1</sub>   | $C_{LOAD}$ = 3 nF, $V_{BST1} - V_{SW1}$ = 12 V |     | 16   | 25  | ns                             |
|                                     |     | Tf <sub>DRVH1</sub>   | $C_{LOAD}$ = 3 nF, $V_{BST1} - V_{SW1}$ = 12 V |     | 11   | 15  |                                |
|                                     | CH2 | Tr <sub>DRVH2</sub>   | $C_{LOAD}$ = 3 nF, $V_{BST2} - V_{SW2}$ = 12 V |     | 16   | 25  |                                |
|                                     |     | Tf <sub>DRVH2</sub>   | $C_{LOAD}$ = 3 nF, $V_{BST2} - V_{SW2}$ = 12 V |     | 11   | 15  |                                |
| Propagation Delay (Notes 5 & 6)     | CH1 | Tpdh <sub>DRVH1</sub> | Driving High, $C_{LOAD} = 3 \text{ nF}$        | 10  |      | 40  | ns                             |
|                                     |     | Tpdl <sub>DRVH1</sub> | Driving Low, $C_{LOAD} = 3 \text{ nF}$         | 10  |      | 40  |                                |
|                                     | CH2 | Tpdh <sub>DRVH2</sub> | Driving High, $C_{LOAD} = 3 \text{ nF}$        | 10  |      | 30  |                                |
|                                     |     | Tpdl <sub>DRVH2</sub> | Driving Low, $C_{LOAD} = 3 \text{ nF}$         | 10  |      | 30  | 1                              |
| LOW SIDE DRIVER                     |     |                       |                                                |     | -    |     |                                |
| Output Resistance, Sourcing         | CH1 | R <sub>H_BG1</sub>    | SW = GND                                       |     | 2.0  | 3.5 | Ohms                           |
|                                     | CH2 | $R_{H_{BG2}}$         | SW = GND                                       |     |      |     |                                |
| Output Resistance, Sinking          | CH1 | $R_{L_{BG1}}$         | SW = V <sub>CC</sub>                           |     | 1.0  | 2.5 | Ohms                           |
|                                     | CH2 | $R_{L_{BG2}}$         | SW = V <sub>CC</sub>                           |     |      |     |                                |
| Transition Time (Note 6)            | CH1 | TrDRVL1               | C <sub>LOAD</sub> = 3 nF                       |     | 16   | 25  | ns                             |
|                                     |     | TfDRVL1               | C <sub>LOAD</sub> = 3 nF                       |     | 11   | 15  |                                |
|                                     | CH2 | TrDRVL2               | C <sub>LOAD</sub> = 3 nF                       |     | 16   | 25  |                                |
|                                     |     | TfDRVL2               | C <sub>LOAD</sub> = 3 nF                       |     | 11   | 15  |                                |
| Propagation Delay (Notes 5 & 6)     | CH1 | Tpdh <sub>DRVL1</sub> | Driving High, C <sub>LOAD</sub> = 3 nF         | 10  | 1    | 40  | ns                             |
|                                     |     | Tpdl <sub>DRVL1</sub> | Driving Low, C <sub>LOAD</sub> = 3 nF          | 10  |      | 40  |                                |
|                                     | CH2 | Tpdh <sub>DRVL2</sub> | Driving High, C <sub>LOAD</sub> = 3 nF         | 10  |      | 30  |                                |
|                                     |     | Tpdl <sub>DRVL2</sub> | Driving Low, $C_{LOAD} = 3 \text{ nF}$         | 10  |      | 30  |                                |
| Negative Current Detector Threshold | CH1 | V <sub>NCDT1</sub>    | (Note 4)                                       |     | -1.0 |     | mV                             |
|                                     | CH2 | V <sub>NCDT2</sub>    | (Note 4)                                       |     |      |     |                                |

THERMAL SHUTDOWN

| Thermal Shutdown            | Tsd    | (Note 6) | 150 | 170 | - | °C |
|-----------------------------|--------|----------|-----|-----|---|----|
| Thermal Shutdown Hysteresis | Tsdhys | (Note 6) |     | 20  |   | °C |

4. Design guaranteed

5. For propagation delays, "tpdh" refers to the specified signal going high "tpdl" refers to it going low.

6. Guaranteed by design; not tested in production



# Table 1. Decoder Truth Table:

| PWM 1 or PWM 2 Input                       | ZCD                                             | DRVL | DRVH |
|--------------------------------------------|-------------------------------------------------|------|------|
| Greater than 2.0 V                         | Х                                               | Low  | High |
| Greater than 1.0 V, but less than 2.0 V $$ | High (current through MOSFET is greater than 0) | High | Low  |
| Greater than 1.0 V, but less than 2.0 V $$ | Low (current through MOSFET is less than 0)     | Low  | Low  |
| Less than 1.0 V                            | Х                                               | High | Low  |

# **Application Information**



Figure 3. Timing Diagram



The NCP5358 gate driver is a dual phase MOSFET driver, each phase designed for driving two N-channel MOSFETs in a synchronous buck converter topology. This driver is compatible with the Signal channel NCP5359 gate drive. This gate drives has a Bi-direction fault detection and multi-level PWM input feature. When the gate driver works with ON's NCP539X controller, it can provide a difference output logic status through multi-level PWM input. For this new feature, higher efficiency can be provided. For the bi-direction fault detection function, it is used to provide a driver state information to other gate drivers and controller in a multi-phase buck converter. e.g over voltage protection (OVP) function at startup, thermal shutdown and under voltage lockout (UVLO). This feature can provide an additional protection function for the multi-phase system when the fault condition occurs in one channel. With this additional feature, converter overall system will be more reliable and safe.

#### Enable Pin

The bi-direction enable pin is connected with an open drain MOSFET. This pin is controlled by internal or external signal. There are three conditions will be triggered:

- 1. The voltage at SW1 or SW2 pin is higher than preset voltage at power start up.
- 2. The controller hits the UVLO at  $V_{CC}$  pin or  $V_{CCP}$  pin.
- 3. The controller hits the thermal shutdown.

When the internal fault has been detected, EN pin will be pull low. In this case, both channel drive output DRVH and DRVL will be forced low, until the fault mode remove then restart automatic.

### Under Voltage Lockout

The DRVH1, DRVH2 and DRVL1, DRVL2 are held low until V<sub>CC</sub> or V<sub>CCP</sub> reaches 9 V during startup. The PWM signals will control the gate status when V<sub>CC</sub> threshold is exceeded. If V<sub>CC</sub> decreases to 3.2 V below the threshold, the output gate will be forced low until input voltage V<sub>CC</sub> rises above the startup threshold.

#### Power ON Reset

Power on reset feature is used to protect a gate driver avoid abnormal status driving the start up condition. When the initial soft start voltage  $V_{CC}$  is higher than 3.2 V, the gate driver will monitor the switching node SW pin. If SW1 or SW2 pin high than 1.9 V, bottom gate will be force to high for discharge the output capacitor. The fault mode will be latch and EN pin will force both channel to be low, unless the driver is recycle. When input voltage is higher than 9 V, the gate driver will normal operation, top gate driver DRVH and bottom gate driver will follow the PWM signal decode to a status.

#### Adaptive Non-overlap

The non-overlap dead time control is used to avoid the shoot through damage the power MOSFETs. When the PWM signal pull high, DRVL will go low after a propagation delay, the controller will monitors the switching node (SW) pin voltage and the gate voltage of the MOSFET to know the status of the MOSFET. When the low side MOSFET status is off an internal timer will delay turn on of the high-side MOSFET. When the PWM pull low, gate DRVH will go low after the propagation delay (tpdDRVH). The time to turn off the high side MOSFET is depending on the total gate charge of the high-side MOSFET. A timer will be triggered once the high side MOSFET is turn off to delay the turn on the low-side MOSFET.

#### Layout Guidelines

Layout is very important thing for design a DC–DC converter. Bootstrap capacitor and  $V_{CC}$  capacitor are most critical items, it should be placed as close as to the driver IC. Another item is using a GND plane. Ground plane can provide a good return path for gate drives for reducing the ground noise. Therefore GND pin should be directly connected to the ground plane and close to the low–side MOSFET source pin in every channel. Also, the gate drive trace should be considered. The gate drives has a high di/dt when switching, therefore a minimized gate drives trace can reduce the di/dv, raise and fall time for reduce the switching loss.



### PACKAGE DIMENSIONS



NOTES

- DIBENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETERS.
  - 2. 3.
  - DIMENSION D APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL
  - COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. 4

|     | MILLIN | IETERS   | INC       | HES   |  |
|-----|--------|----------|-----------|-------|--|
| DIM | MIN    | MAX      | MIN       | MAX   |  |
| Α   | 4.00   | BSC      | 0.157     | BSC   |  |
| В   | 4.00   | BSC      | 0.157     | BSC   |  |
| С   | 0.80   | 1.00     | 0.031     | 0.039 |  |
| D   | 0.23   | 0.35     | 0.009     | 0.014 |  |
| Е   | 2.75   | 2.85     | 0.108     | 0.112 |  |
| F   | 2.75   | 2.85     | 0.108     | 0.112 |  |
| G   | 0.65   | BSC      | 0.026 BSC |       |  |
| Н   | 1.38   | 1.43     | 0.054     | 0.056 |  |
| J   | 0.20   | 0.20 REF |           | REF   |  |
| K   | 0.00   | 0.05     | 0.000     | 0.002 |  |
| L   | 0.35   | 0.45     | 0.014     | 0.018 |  |
| М   | 2.00   | BSC      | 0.079     | BSC   |  |
| Ν   | 2.00   | BSC      | 0.079     | BSC   |  |
| Р   | 1.38   | 1.43     | 0.054     | 0.056 |  |
| R   | 0.60   | 0.80     | 0.024     | 0.031 |  |

ON Semiconductor and 
 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. 
 "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its pattern trights or others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone:** 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative