### **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Fairchild Semiconductor 74ACTQ273PC

For any questions, you can email us directly: <a href="mailto:sales@integrated-circuit.com">sales@integrated-circuit.com</a>





August 1989 Revised August 2001

# 74ACTQ273 Quiet Series Octal D-Type Flip-Flop

### **General Description**

The ACTQ273 has eight edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) and Master Reset (MR) input load and reset (clear) all flip-flops simultaneously.

The register is fully edge-triggered. The state of each D-type input, one setup time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop's Q output.

All outputs will be forced LOW independently of Clock or Data inputs by a LOW voltage level on the  $\overline{\text{MR}}$  input. The device is useful for applications where the true output only is required and the Clock and Master Reset are common to all storage elements.

The ACTQ utilizes Fairchild Quiet Series™ technology to guarantee quiet output switching and improved dynamic threshold performance. FACT Quiet Series™ features

 $\mathsf{GTO}^\mathsf{TM}$  output control and undershoot corrector in addition to a split ground bus for superior performance.

### **Features**

- I<sub>CC</sub> reduced by 50%
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- Improved latch-up immunity
- Buffered common clock and asynchronous master reset
- Outputs source/sink 24 mA
- 4 kV minimum ESD immunity

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |  |  |  |
|--------------|----------------|-----------------------------------------------------------------------------|--|--|--|
| 74ACTQ273SC  | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |  |  |  |
| 74ACTQ273SJ  | M20D           | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |  |  |  |
| 74ACTQ273MTC | MTC20          | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |  |  |  |
| 74ACTQ273PC  | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide      |  |  |  |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

### **Connection Diagram**



### **Pin Descriptions**

| Pin Names                      | Description       |  |  |  |  |
|--------------------------------|-------------------|--|--|--|--|
| D <sub>0</sub> –D <sub>7</sub> | Data Inputs       |  |  |  |  |
| MR                             | Master Reset      |  |  |  |  |
| СР                             | Clock Pulse Input |  |  |  |  |
| Q <sub>0</sub> –Q <sub>7</sub> | Data Outputs      |  |  |  |  |

FACT™, FACT Quiet Series™, and GTO™ are trademarks of Fairchild Semiconductor Corporation.

# 74ACTQ273

### **Logic Symbols**





### **Mode Select-Function Table**

|                |    | Outputs |                |                |
|----------------|----|---------|----------------|----------------|
| Operating Mode | MR | СР      | D <sub>n</sub> | Q <sub>n</sub> |
| Reset (Clear)  | L  | Х       | Х              | L              |
| Load "1"       | Н  | ~       | Н              | Н              |
| Load "0"       | Н  | ~       | L              | L              |

H = HIGH Voltage Level
L = LOW Voltage Level
X = Immaterial

✓ = LOW-to-HIGH Transition

### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



### Absolute Maximum Ratings(Note 1)

Recommended Operating Conditions

Supply Voltage ( $V_{CC}$ ) -0.5V to +7.0\ DC Input Diode Current ( $I_{IK}$ )

 $\begin{aligned} &V_{I}=-0.5V & -20 \text{ mA} \\ &V_{I}=V_{CC}+0.5V & +20 \text{ mA} \\ &DC \text{ Input Voltage (V_{I})} & -0.5V \text{ to } V_{CC}+0.5V \end{aligned}$ 

DC Output Diode Current (I<sub>OK</sub>)

 $V_{O} = -0.5V$  -20 mA  $V_{O} = V_{CC} + 0.5V$  +20 mA

DC Output Voltage (V<sub>O</sub>)  $-0.5V \text{ to V}_{CC} + 0.5V$ 

DC Output Source

or Sink Current (I<sub>O</sub>) ±50 mA

DC V<sub>CC</sub> or Ground Current

per Output Pin ( $I_{CC}$  or  $I_{GND}$ )  $\pm 50$  mA

Storage Temperature ( $T_{STG}$ )  $-65^{\circ}C$  to  $+150^{\circ}C$ 

DC Latch-up Source or

Sink Current ±300 mA

Junction Temperature (T<sub>.I</sub>)

PDIP 140°C

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT™ circuits outside databook specifications.

### **DC Electrical Characteristics**

| Symbol           | Parameter                                | v <sub>cc</sub> | T <sub>A</sub> = - | +25°C | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | Units | Conditions                         |  |
|------------------|------------------------------------------|-----------------|--------------------|-------|----------------------------------------|-------|------------------------------------|--|
| Symbol           |                                          | (V)             | Тур                | Gu    | aranteed Limits                        | Units |                                    |  |
| V <sub>IH</sub>  | Minimum HIGH Level                       | 4.5             | 1.5                | 2.0   | 2.0                                    | V     | V <sub>OUT</sub> = 0.1V            |  |
|                  | Input Voltage                            | 5.5             | 1.5                | 2.0   | 2.0                                    | · ·   | or V <sub>CC</sub> – 0.1V          |  |
| V <sub>IL</sub>  | Maximum LOW Level                        | 4.5             | 1.5                | 0.8   | 0.8                                    | V     | V <sub>OUT</sub> = 0.1V            |  |
|                  | Input Voltage                            | 5.5             | 1.5                | 0.8   | 0.8                                    | ľ     | or V <sub>CC</sub> – 0.1V          |  |
| V <sub>OH</sub>  | Minimum HIGH Level                       | 4.5             | 4.49               | 4.4   | 4.4                                    | V     | I <sub>OUT</sub> = -50 μA          |  |
|                  | Output Voltage                           | 5.5             | 5.49               | 5.4   | 5.4                                    | ľ     | 1007 = -30 μΑ                      |  |
|                  |                                          |                 |                    |       |                                        |       | $V_{IN} = V_{IL}$ or $V_{IH}$      |  |
|                  |                                          | 4.5             |                    | 3.86  | 3.76                                   | V     | $I_{OH} = -24 \text{ mA}$          |  |
|                  |                                          | 5.5             |                    | 4.86  | 4.76                                   |       | $I_{OH} = -24 \text{ mA (Note 2)}$ |  |
| V <sub>OL</sub>  | Maximum LOW Level                        | 4.5             | 0.001              | 0.1   | 0.1                                    | V     | I <sub>OUT</sub> = 50 μA           |  |
|                  | Output Voltage                           | 5.5             | 0.001              | 0.1   | 0.1                                    | · ·   | 1007 = 30 μΑ                       |  |
|                  |                                          |                 |                    |       |                                        |       | $V_{IN} = V_{IL}$ or $V_{IH}$      |  |
|                  |                                          | 4.5             |                    | 0.36  | 0.44                                   | V     | $I_{OL} = 24 \text{ mA}$           |  |
|                  |                                          | 5.5             |                    | 0.36  | 0.44                                   |       | I <sub>OL</sub> = 24 mA (Note 2)   |  |
| I <sub>IN</sub>  | Maximum Input Leakage Current            | 5.5             |                    | ±0.1  | ± 1.0                                  | μΑ    | $V_I = V_{CC}$ , GND               |  |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input           | 5.5             | 0.6                |       | 1.5                                    | mA    | $V_I = V_{CC} - 2.1V$              |  |
| I <sub>OLD</sub> | Minimum Dynamic                          | 5.5             |                    |       | 75                                     | mA    | V <sub>OLD</sub> = 1.65V Max       |  |
| I <sub>OHD</sub> | Output Current (Note 3)                  | 5.5             |                    |       | -75                                    | mA    | V <sub>OHD</sub> = 3.85V Min       |  |
| I <sub>cc</sub>  | Maximum Quiescent Supply Current         | 5.5             |                    | 4.0   | 40.0                                   | μΑ    | $V_{IN} = V_{CC}$ or GND           |  |
| V <sub>OLP</sub> | Quiet Output                             | 5.0             | 1.1                | 1.5   |                                        | V     | Figures 1, 2                       |  |
|                  | Maximum Dynamic V <sub>OL</sub>          | 5.0             | 1                  | 1.5   |                                        | ľ     | (Note 4)                           |  |
| V <sub>OLV</sub> | Quiet Output                             | 5.0             | -0.6               | -1.2  |                                        | V     | Figures 1, 2                       |  |
|                  | Minimum Dynamic V <sub>OL</sub>          | 5.0             |                    | -1.2  |                                        | ľ     | (Note 4)                           |  |
| $V_{IHD}$        | Minimum HIGH Level Dynamic Input Voltage | 5.0             | 1.9                | 2.2   |                                        | V     | (Note 5)                           |  |
| $V_{ILD}$        | Maximum LOW Level Dynamic Input Voltage  | 5.0             | 1.2                | 0.8   |                                        | V     | (Note 5)                           |  |

Note 2: All outputs loaded; thresholds on input associated with output under test.

Note 5: Max number of Data Inputs (n) switching. (n-1) Inputs switching 0V to 3V (ACTQ). Input-under-test switching: 3V to threshold  $(V_{ILD})$ , 0V to threshold  $(V_{ILD})$  f = 1 MHz.

3

Note 3: Maximum test duration 2.0 ms, one output loaded at a time.

 $<sup>\</sup>textbf{Note 4:} \ \text{Max number of outputs defined as (n).} \ n-1 \ \text{Data inputs are driven 0V to 3V; one output @ GND.}$ 

## **Distributor of Fairchild Semiconductor: Excellent Integrated System Limited**Datasheet of 74ACTQ273PC - IC D-TYPE POS TRG SNGL 20DIP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

74ACTQ273

### AC Electrical Characteristics

| Symbol                                   | Parameter                                 | V <sub>CC</sub> | $T_A = +25^{\circ}C$ $C_L = 50 \text{ pF}$ |     |     | $T_A = -40$ °C to +85°C<br>$C_L = 50$ pF |     | Units |
|------------------------------------------|-------------------------------------------|-----------------|--------------------------------------------|-----|-----|------------------------------------------|-----|-------|
|                                          |                                           | (Note 6)        | Min                                        | Тур | Max | Min                                      | Max |       |
| f <sub>MAX</sub>                         | Maximum Clock<br>Frequency                | 5.0             | 125                                        | 189 |     | 110                                      |     | MHz   |
| t <sub>PLH</sub><br>t <sub>PHL</sub>     | Propagation Delay<br>CP to Q <sub>n</sub> | 5.0             | 1.5                                        | 6.5 | 8.5 | 1.5                                      | 9.0 | ns    |
| t <sub>PHL</sub>                         | Propagation Delay MR to Q <sub>n</sub>    | 5.0             | 1.5                                        | 7.0 | 9.0 | 1.5                                      | 9.5 | ns    |
| t <sub>OSHL</sub> ,<br>t <sub>OSLH</sub> | Output to Output<br>Skew (Note 7)         | 5.0             |                                            | 0.5 | 1.0 |                                          | 1.0 | ns    |

Note 6: Voltage Range 5.0 is  $5.0V \pm 0.5V$ 

Note 7: Skew is defined as the absolute value of the difference between the actual propagation delay for any two outputs within the same packaged device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. Not tested.

### **AC Operating Requirements**

| Symbol Parameter |                                              | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |     | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $C_L = 50 \text{ pF}$ | Units |
|------------------|----------------------------------------------|------------------------|--------------------------------------------------|-----|---------------------------------------------------------------------------|-------|
|                  |                                              | (Note 8)               | Typ Guar                                         |     | ranteed Minimum                                                           |       |
| t <sub>S</sub>   | Setup Time, HIGH or LOW D <sub>n</sub> to CP | 5.0                    | 1.0                                              | 3.5 | 3.5                                                                       | ns    |
| t <sub>H</sub>   | Hold Time, HIGH or LOW D <sub>n</sub> to CP  | 5.0                    | -0.5                                             | 1.5 | 1.5                                                                       | ns    |
| t <sub>W</sub>   | Clock Pulse Width<br>HIGH or LOW             | 5.0                    | 2.0                                              | 4.0 | 4.0                                                                       | ns    |
| t <sub>W</sub>   | MR Pulse Width<br>HIGH or LOW                | 5.0                    | 1.5                                              | 4.0 | 4.0                                                                       | ns    |
| t <sub>W</sub>   | Recovery Time MR to CP                       | 5.0                    | 0.5                                              | 3.0 | 3.0                                                                       | ns    |

Note 8: Voltage Range 5.0 is 5.0V ± 0.5V

### Capacitance

| Symbol          | Parameter                     | Тур  | Units | Conditions             |
|-----------------|-------------------------------|------|-------|------------------------|
| C <sub>IN</sub> | Input Capacitance             | 4.5  | pF    | V <sub>CC</sub> = OPEN |
| Cpn             | Power Dissipation Capacitance | 40.0 | pF    | $V_{CC} = 5.0V$        |



### Distributor of Fairchild Semiconductor: Excellent Integrated System Limited Datasheet of 74ACTQ273PC - IC D-TYPE POS TRG SNGL 20DIP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

### **FACT Noise Characteristics**

The setup of a noise characteristics measurement is critical to the accuracy and repeatability of the tests. The following is a brief description of the setup used to measure the noise characteristics of FACT.

#### Equipment:

Hewlett Packard Model 8180A Word Generator PC-163A Test Fixture

Tektronics Model 7854 Oscilloscope

#### Procedure:

- 1. Verify Test Fixture Loading: Standard Load 50 pF,  $500\Omega$ .
- 2. Deskew the HFS generator so that no two channels have greater than 150 ps skew between them. This requires that the oscilloscope be deskewed first. It is important to deskew the HFS generator channels before testing. This will ensure that the outputs switch simultaneously.
- Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the correct voltage.
- Set the HFS generator to toggle all but one output at a frequency of 1 MHz. Greater frequencies will increase DUT heating and effect the results of the measure-
- Set the HFS generator input levels at 0V LOW and 3V HIGH for ACT devices and 0V LOW and 5V HIGH for AC devices. Verify levels with an oscilloscope.



FIGURE 1. Quiet Output Noise Voltage Waveforms

Note 9: V<sub>OHV</sub> and V<sub>OLP</sub> are measured with respect to ground reference.

Note 10: Input pulses have the following characteristics:  $f = 1 \text{ MHz}, t_r =$ 3 ns,  $t_f = 3$  ns, skew < 150 ps.

### $V_{\mbox{\scriptsize OLP}}/V_{\mbox{\scriptsize OLV}}$ and $V_{\mbox{\scriptsize OHP}}/V_{\mbox{\scriptsize OHV}}$ :

- · Determine the quiet output pin that demonstrates the greatest noise levels. The worst case pin will usually be the furthest from the ground pin. Monitor the output voltages using a  $50\Omega$  coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
- Measure  $V_{\mbox{\scriptsize OLP}}$  and  $V_{\mbox{\scriptsize OLV}}$  on the quiet output during the worst case transition for active and enable. Measure  $V_{\mbox{\scriptsize OHP}}$  and  $V_{\mbox{\scriptsize OHV}}$  on the quiet output during the worst case active and enable transition.
- Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.

### V<sub>ILD</sub> and V<sub>IHD</sub>:

- Monitor one of the switching outputs using a  $50\Omega$  coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
- First increase the input LOW voltage level,  $\mathbf{V}_{\mathrm{IL}},$  until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds  $V_{\text{IL}}$  limits, or on output HIGH levels that exceed  $\mathbf{V}_{\mathrm{IH}}$  limits. The input LOW voltage level at which oscillation occurs is defined as V<sub>ILD</sub>.
- · Next decrease the input HIGH voltage level, VIH, until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed  $V_{\mbox{\scriptsize IH}}$  limits. The input HIGH voltage level at which oscillation occurs is defined as VIHD.
- Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.



FIGURE 2. Simultaneous Switching Test Circuit







### Distributor of Fairchild Semiconductor: Excellent Integrated System Limited

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

Datasheet of 74ACTQ273PC - IC D-TYPE POS TRG SNGL 20DIP

74ACTQ273  $\label{physical Dimensions} \textbf{Physical Dimensions} \ \ \textbf{inches} \ \ \textbf{(millimeters)} \ \ \textbf{unless otherwise noted (Continued)}$ -A-4.4±0.1 -B-6.4 3.2 0.2 C B A PIN #1 IDENT. LAND PATTERN RECOMMENDATION O.1 C ALL LEAD TIPS - SEE DETAIL A - 0.90 <sup>+0.15</sup> 0.09-0.20 -C-0.1±0.05 0.65 **⊕** 0.10 **⋈** A B **S** C **S** DIMENSIONS ARE IN MILLIMETERS R0.09 MIN NOTES: 0.25 A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION AC, REF NOTE 6, DATE 7/93. B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. SEATING PLANE 0.6 ±0.1 R0.09 MIN D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. MTC20RevD1 DETAIL A 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20



20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N20A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com