# **Excellent Integrated System Limited** Stocking Distributor Click to view price, real time Inventory, Delivery & Lifecycle Information: <u>Texas Instruments</u> <u>TPL0202-10MRTER</u> For any questions, you can email us directly: sales@integrated-circuit.com Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 # TPL0202 256-Taps Dual Channel Digital Potentiometer With SPI and Non-Volatile Memory #### 1 Features - Two Potentiometers With 256-Position Resolution - Non-Volatile Memory Stores Wiper Settings - 10-kΩ End-to-End Resistance (TPL0202-10) - Fast Power-up Response Time: <100 µs</li> - ±1 LSB INL, ±0.5 LSB DNL (Voltage-Divider Mode) - 12 ppm/°C Ratiometric Temperature Coefficient - SPI Serial Interface - 2.7 to 5.5 V Single-Supply Operation - Operating Temperature Range From –40°C to 105°C ## 2 Applications - · Adjustable Gain Amplifiers and Offset Trimming - Adjustable Power Supplies - · Precision Calibration of Set Point Thresholds - Sensor Trimming and Calibration - · Mechanical Potentiometer Replacement ### 3 Description The TPL0202 has two linear-taper digital potentiometers (DPOTs) with 256 wiper positions. Each potentiometer can be used as a three-terminal potentiometer or as a two-terminal rheostat. The TPL0202-10 has an end-to-end resistance of 10 k $\Omega$ . This DPOT can be used as a mechanical potentiometer replacement, allowing the user (or software) to digitally control and adjust resistance. The TPL0202 has non-volatile memory (EEPROM) which can be used to store the wiper position for automatic recall upon power-up. The internal registers of the TPL0202 can be accessed using a SPI-compatible digital interface. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|-------------------| | TPL0202 | WQFN (16) | 3.00 mm × 3.00 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### **Simplified Schematic** Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN #### **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 www.ti.com | Tab | le of | Con | tents | |-----|-------|-----|-------| |-----|-------|-----|-------| | 1 | Features 1 | | 7.5 Programming | 21 | |---|--------------------------------------|------------|--------------------------------------|------------------| | 2 | Applications 1 | | 7.6 Register Map | | | 3 | Description 1 | 8 <i>A</i> | Application and Implementation | <mark>2</mark> 4 | | 4 | Revision History2 | ; | 8.1 Application Information | 24 | | 5 | Pin Configuration and Functions3 | ; | 8.2 Typical Application | 24 | | 6 | Specifications4 | 9 F | Power Supply Recommendations | 25 | | Ū | 6.1 Absolute Maximum Ratings | 9 | 9.1 Power Sequence | 25 | | | 6.2 ESD Ratings | 9 | 9.2 Wiper Position Upon Power Up | 25 | | | 6.3 Recommended Operating Conditions | 10 I | Layout | 26 | | | 6.4 Thermal Information | | 10.1 Layout Guidelines | 26 | | | 6.5 Electrical Characteristics | | 10.2 Layout Example | 26 | | | 6.6 Operating Characteristics | 11 | Device and Documentation Support | <mark>27</mark> | | | 6.7 SPI Timing Requirements | | 11.1 Documentation Support | <mark>27</mark> | | | 6.8 Typical Characteristics | | 11.2 Community Resources | 27 | | 7 | Detailed Description | | 11.3 Trademarks | 27 | | • | 7.1 Overview | | 11.4 Electrostatic Discharge Caution | <mark>27</mark> | | | 7.2 Functional Block Diagram | | 11.5 Glossary | 27 | | | 7.3 Feature Description | | Mechanical, Packaging, and Orderable | | | | 7.4 Device Functional Modes | I | nformation | 27 | | | | | | | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### Changes from Revision C (June 2012) to Revision D Page - Added Pin Functions table, ESD Ratings table, Thermal Information table, Detailed Description section, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation - Changes from Revision B (August 2011) to Revision C ## **Page** Product Folder Links: TPL0202 Submit Documentation Feedback Copyright © 2010–2015, Texas Instruments Incorporated Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com www.ti.com TPL0202 SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 # 5 Pin Configuration and Functions #### **Pin Functions** | | PIN | 1/0 | DESCRIPTION | |------|----------------|-------|------------------------------------------------------------------| | NAME | NO. | I/O | DESCRIPTION | | VDD | 1 | Power | Supply voltage | | SCLK | 2 | Input | SPI clock | | DIN | 3 | Input | SPI input | | CS | 4 | Input | SPI chip select (active low) | | N.C. | 5, 6, 8, 9, 16 | _ | Not internally connected. Can be connected to GND | | GND | 7 | _ | Ground | | LB | 10 | I/O | Low terminal of potentiometer B | | WB | 11 | I/O | Wiper terminal of potentiometer B | | НВ | 12 | I/O | High terminal of potentiometer B | | LA | 13 | I/O | Low terminal of potentiometer A | | WA | 14 | I/O | Wiper terminal of potentiometer A | | НА | 15 | I/O | High terminal of potentiometer A | | EP | EP | _ | Exposed thermal pad Can be connected to GND or left unconnected. | Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 www.ti.com ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) (2) (3) | | | | MIN | MAX | UNIT | |----------------------------------|------------------------|-----------|------|----------------|------| | Complete series | V <sub>DD</sub> to GND | | -0.3 | 7 | V | | Supply voltage | All other pins to GND | | -0.3 | $V_{DD} + 0.3$ | V | | ļ∟ | Pulse current | | | ±20 | mA | | I <sub>W</sub><br>I <sub>H</sub> | Continuous current | PL0202-10 | | ±2 | mA | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--------------------------------------------------------|---------------------------------------------------------------------|-------|------| | ., Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2500 | V | | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-----------------|------------------------------------|--------------------------------------------|---------------------|----------|------| | $V_{DD,GND}$ | | | 2.7 | 5.5 | V | | $V_H,V_L,V_W$ | Terminal voltage range | | 0 | $V_{DD}$ | V | | M | Voltage input high (SCLK, DIN, CS) | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 2.4 | 5.5 | V | | V <sub>IH</sub> | | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | $0.7 \times V_{DD}$ | 5.5 | V | | $V_{IL}$ | Voltage input low (SCLK, DIN, CS) | | 0 | 8.0 | V | | I <sub>W</sub> | Wiper current | | | ±2 | mA | | T <sub>A</sub> | Free-air ambient temperature | | -40 | 105 | °C | #### 6.4 Thermal Information | | | TPL0202 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RTE (WQFN) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 73.2 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 33.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 34.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 34.9 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 23.5 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> Follows the algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. <sup>(3)</sup> All voltages are with respect to ground, unless otherwise specified. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com **TPL0202** SLIS135D - DECEMBER 2010-REVISED OCTOBER 2015 #### www.ti.com #### 6.5 Electrical Characteristics $V_{DD} = 2.7$ to 5.5 V, $T_A = -40$ °C to 105°C (unless otherwise noted). Typical values are at $V_{DD} = 5$ V, $T_A = 25$ °C (unless otherwise | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------|-------|-----|--------| | R <sub>TOT</sub> | End-to-end resistance (between H and L terminals) | $V_L = V_{DD}$ / 2, $I_{HL}$ = 100 $\mu$ A, Input code = 0x80, Measure $V_{HL}$ | 8 | 10 | 12 | kΩ | | R <sub>H</sub> | High terminal resistance | $V_L = V_{DD}$ / 2, $I_{HL}$ = 100 $\mu$ A, Input code = 0xFF, Measure $V_{HW}$ | | 100 | 200 | Ω | | $R_L$ | Low terminal resistance | $V_L = V_{DD}$ / 2, $I_{HL}$ = 100 $\mu A,$ Input code = 0x00, Measure $V_{WL}$ | | 60 | 200 | Ω | | R <sub>W</sub> | Wiper resistance | $V_L = V_{DD}$ / 2, $I_{WL} = 100~\mu A$ , Input code = 0x00, Measure $V_{HW}$ | | 25 | 100 | Ω | | $C_H, C_L^{(1)}$ (2) | Terminal capacitance | | | 22 | | pF | | C <sub>W</sub> (1) (2) | Wiper capacitance | | | 18 | | pF | | I <sub>LKG</sub> | Terminal leakage current | $V_H = V_{SS}$ to $V_{DD}$ , $V_L =$ Floating OR $V_L = V_{SS}$ to $V_{DD}$ , $V_H =$ Floating | | 0.1 | 1 | μΑ | | TC <sub>R</sub> | Resistance temperature coefficient | Input code = 0x80h | | 132 | | ppm/°C | | R <sub>TOT,MATCH</sub> | Channel-to-channel resistance match | | | 0.1% | | | | VOLTAGE DIVI | DER MODE | | | | | | | INL <sup>(3)</sup> (4) | Integral non-linearity | | -1 | | 1 | LSB | | DNL <sup>(3)</sup> (5) | Differential non-linearity | | -0.5 | | 0.5 | LSB | | ZS <sub>ERROR</sub> (6) (7) | Zero-scale error | | 0 | 2 | 5 | LSB | | FS <sub>ERROR</sub> (6) (8) | Full-scale error | | <b>-</b> 5 | -2 | 0 | LSB | | V <sub>MATCH</sub> (6) (9) | Channel-to-channel matching | Wiper at the same tap position, same voltage all H and the same voltage at all L terminals | -2 | | 2 | LSB | | TC <sub>V</sub> | Ratiometric temperature coefficient | Wiper set at midscale | | 12 | | ppm/°C | | BW | Bandwidth | Wiper set at midscale $C_{LOAD}$ = 10 pF $V_L = V_{DD} / 2$ , Signal applied to H; measurement at W | | 2000 | | kHz | | t <sub>wo</sub> | Register write to output time | Time from CS rising edge to 90% of expected value | | 2 | | μs | | THD+N | Total harmonic distortion + noise | V <sub>HL</sub> = 1 V <sub>RMS</sub> at 1 kHz,<br>V <sub>L</sub> = V <sub>DD</sub> / 2,<br>Measurement at W | | 0.03% | | | Product Folder Links: TPL0202 (1) Terminal and wiper capacitance extracted from self admittance of three-port network measurement $$Y_{ii} = \frac{I_i}{V_i} \Big|_{V_k = 0 \text{ for } k \neq i}$$ Digital potentiometer macromodel - LSB = (V<sub>MEAS[code 255]</sub> V<sub>MEAS[code 0]</sub>) / 255 INL = ((V<sub>MEAS[code x]</sub> V<sub>MEAS[code 0]</sub>) / LSB) [code x] DNL = ((V<sub>MEAS[code x]</sub> V<sub>MEAS[code x-1]</sub>) / LSB) 1 IDEAL\_LSB = (V<sub>H</sub> V<sub>L</sub>) / 256 - (4) (5) - (6) - ZS<sub>ERROR</sub> = V<sub>MEAS[code 0]</sub> / IDEAL\_LSB FS<sub>ERROR</sub> = [(V<sub>MEAS[code 255]</sub> (V<sub>H</sub> V<sub>L</sub>)) / IDEAL\_LSB] + 1 V<sub>MATCH</sub> = (V<sub>MEAS\_A[code x]</sub> V<sub>MEAS\_B[code x]</sub>) / IDEAL\_LSB Copyright © 2010-2015, Texas Instruments Incorporated Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 www.ti.com ## **Electrical Characteristics (continued)** $V_{DD}$ = 2.7 to 5.5 V, $T_A$ = -40°C to 105°C (unless otherwise noted). Typical values are at $V_{DD}$ = 5 V, $T_A$ = 25°C (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|--|--| | X <sub>TALK</sub> | Crosstalk | $\begin{array}{l} f_{H\_A} = 1 \text{ kHz,} \\ V_{L\_A} = V_{L\_B} = V_{DD} / 2, V_{H\_B} = \text{Floating} \\ \text{Measurement at W\_A and W\_B} \end{array}$ | | -94 | | dB | | | | RHEOSTAT MO | RHEOSTAT MODE (Measurements between W and L with H not connected, or between W and H with L not connected) | | | | | | | | | RINL (10) (11) | Integral non-linearity | | -1.5 | | 1.5 | LSB | | | | RDNL <sup>(10)</sup> (12) | Differential non-linearity | | -0.5 | | 0.5 | LSB | | | | R <sub>OFFSET</sub> (13) | Offset | | 0 | 2.5 | 7 | LSB | | | | R <sub>MATCH</sub> (13) (15) | Channel-to-channel matching | | -2 | | 2 | LSB | | | (14) R<sub>OFFSET</sub> = R<sub>MEAS[code 0]</sub> / IDEAL\_RLSB (15) R<sub>MATCH</sub> = (R<sub>MEAS\_A[code x]</sub> - R<sub>MEAS\_B[code x]</sub>) / IDEAL\_RLSB ## 6.6 Operating Characteristics $V_{DD}$ = 2.7 V to 5.5 V, $V_{H}$ = $V_{DD}$ , $V_{L}$ = GND, $T_{A}$ = $-40^{\circ}$ C to 105 $^{\circ}$ C (unless otherwise noted). Typical values are at $V_{DD}$ = 5 V, $T_{A}$ = 25°C (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------|-------|-----|--------| | I <sub>DD(STBY)</sub> | V <sub>DD</sub> supply current during standby | Digital inputs = V <sub>DD</sub> or GND | | 1 | 5 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current during write cycle only | Digital inputs = V <sub>DD</sub> or GND | | | 400 | μΑ | | I <sub>IN-DIG</sub> | Digital pins leakage current (SCLK, DIN, CS inputs) | | -1 | | 1 | μΑ | | $V_{POR}$ | Power-on recall voltage | Minimum V <sub>DD</sub> at which memory recall occurs | | 2 | | V | | EEPROM S | PECIFICATION | | | | | | | | EEDDOM and and and | T <sub>A</sub> = 105°C | | 1000 | | | | | EEPROM read endurance | T <sub>A</sub> = 25°C | | 10000 | | cycles | | | EEDDOM | T <sub>A</sub> = 105°C | | 20 | | years | | | EEPROM retention | T <sub>A</sub> = 85°C | | 100 | | | | t <sub>BUSY</sub> | Write NV register busy time | | | 20 | | ms | | t <sub>ACC</sub> | Read NV register access time | Time from CS rising edge to wiper start to 10% of expected change with read NVM command | | 40 | | ns | | t <sub>D</sub> | Power-up response time (V <sub>DD</sub> above V <sub>POR</sub> to wiper register value recall completed) | Time from V <sub>POR</sub> to wiper output settled | | 35 | 100 | μs | | SERIAL IN | TERFACE SPECIFICATIONS (SCLK, DIN | I, CS INPUTS) | | | · | | | 17 | lanut hink valtana | V <sub>DD</sub> = 3.6 to 5.5 V | 2.4 | | 5.5 | \ / | | $V_{IH}$ | Input high voltage | V <sub>DD</sub> = 2.7 to 3.6 V | $0.7 \times V_{DD}$ | | 5.5 | V | | V <sub>IL</sub> | Input low voltage | SCLK, DIN, CS inputs | 0 | | 0.8 | V | | C <sub>IN</sub> | Pin capacitance | SCLK, DIN, CS inputs | | 7 | | pF | www.ti.com # Distributor of Texas Instruments: Excellent Integrated System Limited Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 ## 6.7 SPI Timing Requirements $V_{DD}$ = 2.7 V to 5.5 V, $V_{H}$ = $V_{DD}$ , $V_{L}$ = GND, $T_{A}$ = -40°C to 105°C (unless otherwise noted) | | | MIN | MAX | UNIT | |-------------------|-------------------------------------|-----|-----|------| | f <sub>SCLK</sub> | SCLK frequency | | 5 | MHz | | t <sub>SCP</sub> | SCLK period | 200 | | ns | | t <sub>SCH</sub> | SCLK high time | 80 | | ns | | t <sub>SCL</sub> | SCLK low time | 80 | | ns | | t <sub>CSS</sub> | CS fall to SCLK rise setup time | 80 | | ns | | t <sub>CSH</sub> | SCLK rise to CS hold time | 0 | | ns | | t <sub>DS</sub> | DIN to SCLK setup time | 50 | | ns | | t <sub>DH</sub> | DIN hold after SCLK rise to CS fall | 0 | | ns | | t <sub>CS0</sub> | SCLK rise to CS fall | 20 | | ns | | t <sub>CS1</sub> | CS rise to SCLK rise hold | 80 | | ns | | t <sub>CSW</sub> | CS pulse width high | 200 | | ns | Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 www.ti.com ## 6.8 Typical Characteristics www.ti.com **TPL0202** SLIS135D - DECEMBER 2010-REVISED OCTOBER 2015 ## **Typical Characteristics (continued)** Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 www.ti.com ## **Typical Characteristics (continued)** Product Folder Links: TPL0202 Submit Documentation Feedback Figure 17. Wiper and Terminal Resistance ( $V_{DD} = 2.7 \text{ V}$ ) Copyright © 2010-2015, Texas Instruments Incorporated Figure 18. Wiper and Terminal Resistance (V<sub>DD</sub> = 5 V) 10 www.ti.com **TPL0202** SLIS135D - DECEMBER 2010-REVISED OCTOBER 2015 ## **Typical Characteristics (continued)** Figure 20. Midscale Wiper Glitch (Code 7fh to 80h) $V_{DD}$ = 5 V, $V_H = V_{DD}$ , $V_L = GND$ , $C_{load} = 10 pF$ Figure 21. $t_{POR}$ (Power-Up Response Time) Non-Volatile Memory = 40h Copyright © 2010-2015, Texas Instruments Incorporated Submit Documentation Feedback 11 Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 www.ti.com ## 7 Detailed Description #### 7.1 Overview The TPL0202 has two linear-taper digital potentiometers with 256 wiper positions and an end-to-end resistance of 100 k $\Omega$ . Each potentiometer can be used as a three-terminal potentiometer or as a two-terminal rheostat. The two potentiometers can both be used in voltage divider mode or rheostat mode at the same time, or any combination of those modes. For example, potentiometer A can be used in voltage divider mode and potentiometer B can be used in rheostat mode. The two potentiometers are functionally independent of one another. The high (H) and low (L) terminals of the TPL0202 are equivalent to the fixed terminals of a mechanical potentiometer. The H and L terminals do not have any polarity restrictions (H can be at a higher voltage than L, or L can be at a higher voltage than H). The position of the wiper (W) terminal is controlled by the value in the Wiper Resistance (WR) 8-bit register. When the WR register contains all zeroes (zero-scale), the wiper terminal is closest to its L terminal. As the value of the WR register increases from all zeroes to all ones (full-scale), the wiper moves from the position closest to the L terminal, to the position closest to the H terminal. At the same time, the resistance between W and L increases, whereas the resistance between W and H decreases. The TPL0202 has non-volatile memory (EEPROM) that can be used to store the wiper position. When the device is powered down, the last value copied in the non-volatile memory (NVM) will be maintained. When power is restored, the contents of the NVM are automatically recalled and loaded into the corresponding wiper register to set the wipers. The internal registers of the TPL0202 can be written to using a SPI-compatible interface. The factory-programmed default value for the NVM is 0x80h (1000 0000). The wiper registers (volatile memory) and the NVM registers can be written to independently without having to modify the current value in another register. See the *Register Map* for more information. #### 7.2 Functional Block Diagram Submit Documentation Feedback Product Folder Links: TPL0202 Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com TPL0202 www.ti.com SLIS135D - DECEMBER 2010-REVISED OCTOBER 2015 #### 7.3 Feature Description #### 7.3.1 Dual Channel, 256-Position Resolution The TPL0202 features two independent DPOTs. Each DPOT is capable of being used and controlled independently of the other one. #### 7.3.2 Non-Volatile Memory The TPL0202 device features non-volatile memory which is used to store the wiper positions of both potentiometers independently. This allows the user to set the default power-up position of the wiper. By default, this is 0x80h (midscale). #### 7.4 Device Functional Modes #### 7.4.1 Voltage Divider Mode The digital potentiometer generates a voltage divider when all three terminals are used. The voltage divider at wiper-to-H and wiper-to-L is proportional to the input voltage at H to L. Figure 22. Equivalent Circuit for Voltage Divider Mode For example, connecting terminal H to 5 V and terminal L to ground, the output voltage at terminal W can range from 0 V to 5 V. The general equation defining the output voltage at terminal W for any valid input voltage applied to terminal H and terminal L is: $$V_{W} = V_{WL} = \left(V_{H} - V_{L}\right) \times \frac{D}{256} \tag{1}$$ The voltage difference between terminal H and terminal W can also be calculated using Equation 2. $$V_{HW} = (V_H - V_L) \times \left(1 - \left(\frac{D}{256}\right)\right)$$ where D is the decimal value of the wiper code. (2) #### 7.4.2 Rheostat Mode The TPL0202 operates in rheostat mode when only two terminals are used as a variable resistor. The variable resistance can either be between terminal H and terminal W or between terminal L and terminal W. The unused terminal can be left floating or it can be tied to terminal W. The nominal resistance between terminal H and terminal L is 10 k $\Omega$ and has 256 tap points accessed by the wiper terminal. The 8-bit volatile register value is used to determine one of the 256 possible wiper positions. To set the resistance between terminal H and terminal W in rheostat mode, the potentiometer can be configured in two possible ways. Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 www.ti.com ## **Device Functional Modes (continued)** Figure 23. Equivalent Circuit for Rheostat Mode With Terminal H to Terminal W Resistance The general equation for determining the digitally-programmed output resistance between terminal H and terminal W is: $$R_{HW} = R_{TOT} \times \left(1 - \left(\frac{D}{256}\right)\right)$$ where - R<sub>TOT</sub> is the end-to-end resistance between terminal H and terminal L. - D is the decimal value of the wiper code. (3) Similarly, to set the resistance between terminal L and terminal W, the potentiometer can be configured in two possible ways. Figure 24. Equivalent Circuit for Rheostat Mode With Terminal L to Terminal W Resistance The general equation for determining the digitally-programmed output resistance between terminal L and terminal W is: Product Folder Links: TPL0202 $$R_{WL} = R_{TOT} \times \frac{D}{256}$$ where - R<sub>TOT</sub> is the end-to-end resistance between terminal H and terminal L. - D is the decimal value of the wiper code. (4) Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com www.ti.com TPL0202 SLIS135D - DECEMBER 2010-REVISED OCTOBER 2015 ## **Device Functional Modes (continued)** #### 7.4.3 Ideal Resistance Values Figure 25. Digital Potentiometer Measurements Table 1 shows the ideal values for DPOT with end-to-end resistance of 10 k $\Omega$ . The absolute values of resistance can vary significantly, but the ratio (R<sub>WL</sub> / R<sub>HW</sub>) is extremely accurate. **Table 1. Ideal Values for DPOT** | OTED | DINIADY | HEV | 10 | kΩ | D (D | | |------|----------|-----|-----------------|-----------------|-----------------------------------|--| | STEP | BINARY | HEX | R <sub>WL</sub> | R <sub>HW</sub> | R <sub>WL</sub> / R <sub>HW</sub> | | | 0 | 00000000 | 00 | 0.00 | 10.00 | 0.00 | | | 1 | 0000001 | 01 | 0.04 | 9.96 | 0.00 | | | 2 | 00000010 | 02 | 0.08 | 9.92 | 0.01 | | | 3 | 00000011 | 03 | 0.12 | 9.88 | 0.01 | | | 4 | 00000100 | 04 | 0.16 | 9.84 | 0.02 | | | 5 | 00000101 | 05 | 0.20 | 9.80 | 0.02 | | | 6 | 00000110 | 06 | 0.23 | 9.77 | 0.02 | | | 7 | 00000111 | 07 | 0.27 | 9.73 | 0.03 | | | 8 | 00001000 | 08 | 0.31 | 9.69 | 0.03 | | | 9 | 00001001 | 09 | 0.35 | 9.65 | 0.04 | | | 10 | 00001010 | 0A | 0.39 | 9.61 | 0.04 | | | 11 | 00001011 | 0B | 0.43 | 9.57 | 0.04 | | | 12 | 00001100 | 0C | 0.47 | 9.53 | 0.05 | | | 13 | 00001101 | 0D | 0.51 | 9.49 | 0.05 | | | 14 | 00001110 | 0E | 0.55 | 9.45 | 0.06 | | | 15 | 00001111 | 0F | 0.59 | 9.41 | 0.06 | | | 16 | 00010000 | 10 | 0.63 | 9.38 | 0.07 | | | 17 | 00010001 | 11 | 0.66 | 9.34 | 0.07 | | | 18 | 00010010 | 12 | 0.70 | 9.30 | 0.08 | | | 19 | 00010011 | 13 | 0.74 | 9.26 | 0.08 | | | 20 | 00010100 | 14 | 0.78 | 9.22 | 0.08 | | | 21 | 00010101 | 15 | 0.82 | 9.18 | 0.09 | | | 22 | 00010110 | 16 | 0.86 | 9.14 | 0.09 | | | 23 | 00010111 | 17 | 0.90 | 9.10 | 0.10 | | | 24 | 00011000 | 18 | 0.94 | 9.06 | 0.10 | | | 25 | 00011001 | 19 | 0.98 | 9.02 | 0.11 | | | 26 | 00011010 | 1A | 1.02 | 8.98 | 0.11 | | | 27 | 00011011 | 1B | 1.05 | 8.95 | 0.12 | | | 28 | 00011100 | 1C | 1.09 | 8.91 | 0.12 | | | 29 | 00011101 | 1D | 1.13 | 8.87 | 0.13 | | Copyright © 2010-2015, Texas Instruments Incorporated Submit Documentation Feedback Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 www.ti.com #### Table 1. Ideal Values for DPOT (continued) | | Table 1. | iueai vaiues | for DPOT (co | • | | |------|----------|--------------|-----------------|-----------------|-----------------------------------| | STEP | BINARY | HEX | | kΩ | R <sub>WL</sub> / R <sub>HW</sub> | | | | | R <sub>WL</sub> | R <sub>HW</sub> | | | 30 | 00011110 | 1E | 1.17 | 8.83 | 0.13 | | 31 | 00011111 | 1F | 1.21 | 8.79 | 0.14 | | 32 | 00100000 | 20 | 1.25 | 8.75 | 0.14 | | 33 | 00100001 | 21 | 1.29 | 8.71 | 0.15 | | 34 | 00100010 | 22 | 1.33 | 8.67 | 0.15 | | 35 | 00100011 | 23 | 1.37 | 8.63 | 0.16 | | 36 | 00100100 | 24 | 1.41 | 8.59 | 0.16 | | 37 | 00100101 | 25 | 1.45 | 8.55 | 0.17 | | 38 | 00100110 | 26 | 1.48 | 8.52 | 0.17 | | 39 | 00100111 | 27 | 1.52 | 8.48 | 0.18 | | 40 | 00101000 | 28 | 1.56 | 8.44 | 0.19 | | 41 | 00101001 | 29 | 1.60 | 8.40 | 0.19 | | 42 | 00101010 | 2A | 1.64 | 8.36 | 0.20 | | 43 | 00101011 | 2B | 1.68 | 8.32 | 0.20 | | 44 | 00101100 | 2C | 1.72 | 8.28 | 0.21 | | 45 | 00101101 | 2D | 1.76 | 8.24 | 0.21 | | 46 | 00101110 | 2E | 1.80 | 8.20 | 0.22 | | 47 | 00101111 | 2F | 1.84 | 8.16 | 0.22 | | 48 | 00110000 | 30 | 1.88 | 8.13 | 0.23 | | 49 | 00110001 | 31 | 1.91 | 8.09 | 0.24 | | 50 | 00110010 | 32 | 1.95 | 8.05 | 0.24 | | 51 | 00110011 | 33 | 1.99 | 8.01 | 0.25 | | 52 | 00110100 | 34 | 2.03 | 7.97 | 0.25 | | 53 | 00110101 | 35 | 2.07 | 7.93 | 0.26 | | 54 | 00110110 | 36 | 2.11 | 7.89 | 0.27 | | 55 | 00110111 | 37 | 2.15 | 7.85 | 0.27 | | 56 | 00111000 | 38 | 2.19 | 7.81 | 0.28 | | 57 | 00111001 | 39 | 2.23 | 7.77 | 0.29 | | 58 | 00111010 | 3A | 2.27 | 7.73 | 0.29 | | 59 | 00111011 | 3B | 2.30 | 7.70 | 0.30 | | 60 | 00111100 | 3C | 2.34 | 7.66 | 0.31 | | 61 | 00111101 | 3D | 2.38 | 7.62 | 0.31 | | 62 | 00111110 | 3E | 2.42 | 7.58 | 0.32 | | 63 | 00111111 | 3F | 2.46 | 7.54 | 0.33 | | 64 | 01000000 | 40 | 2.50 | 7.50 | 0.33 | | 65 | 01000001 | 41 | 2.54 | 7.46 | 0.34 | | 66 | 01000010 | 42 | 2.58 | 7.42 | 0.35 | | 67 | 01000011 | 43 | 2.62 | 7.38 | 0.35 | | 68 | 01000100 | 44 | 2.66 | 7.34 | 0.36 | | 69 | 01000101 | 45 | 2.70 | 7.30 | 0.37 | | 70 | 01000101 | 46 | 2.73 | 7.27 | 0.38 | | 71 | 01000110 | 47 | 2.77 | 7.23 | 0.38 | | 72 | 01000111 | 48 | 2.81 | 7.19 | 0.39 | | 73 | 01001000 | 49 | 2.85 | 7.15 | 0.40 | | 74 | 01001001 | 49<br>4A | 2.89 | 7.13 | 0.40 | | 75 | 01001010 | 4A<br>4B | 2.93 | 7.11 | 0.41 | | 70 | 01001011 | 4D | ۷.۶۵ | 1.01 | 0.41 | Product Folder Links: TPL0202 Submit Documentation Feedback Copyright © 2010–2015, Texas Instruments Incorporated 16 Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com www.ti.com TPL0202 SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 Table 1. Ideal Values for DPOT (continued) | | | | 10 | kΩ | | | | |------|----------|-----|-----------------|-----------------|-----------------------------------|--|--| | STEP | BINARY | HEX | R <sub>WL</sub> | R <sub>HW</sub> | R <sub>WL</sub> / R <sub>HW</sub> | | | | 76 | 01001100 | 4C | 2.97 | 7.03 | 0.42 | | | | 77 | 01001101 | 4D | 3.01 | 6.99 | 0.43 | | | | 78 | 01001110 | 4E | 3.05 | 6.95 | 0.44 | | | | 79 | 01001111 | 4F | 3.09 | 6.91 | 0.45 | | | | 80 | 01010000 | 50 | 3.13 | 6.88 | 0.45 | | | | 81 | 01010001 | 51 | 3.16 | 6.84 | 0.46 | | | | 82 | 01010010 | 52 | 3.20 | 6.80 | 0.47 | | | | 83 | 01010011 | 53 | 3.24 | 6.76 | 0.48 | | | | 84 | 01010100 | 54 | 3.28 | 6.72 | 0.49 | | | | 85 | 01010101 | 55 | 3.32 | 6.68 | 0.50 | | | | 86 | 01010110 | 56 | 3.36 | 6.64 | 0.51 | | | | 87 | 01010111 | 57 | 3.40 | 6.60 | 0.51 | | | | 88 | 01011000 | 58 | 3.44 | 6.56 | 0.52 | | | | 89 | 01011001 | 59 | 3.48 | 6.52 | 0.53 | | | | 90 | 01011010 | 5A | 3.52 | 6.48 | 0.54 | | | | 91 | 01011011 | 5B | 3.55 | 6.45 | 0.55 | | | | 92 | 01011100 | 5C | 3.59 | 6.41 | 0.56 | | | | 93 | 01011101 | 5D | 3.63 | 6.37 | 0.57 | | | | 94 | 01011110 | 5E | 3.67 | 6.33 | 0.58 | | | | 95 | 01011111 | 5F | 3.71 | 6.29 | 0.59 | | | | 96 | 01100000 | 60 | 3.75 | 6.25 | 0.60 | | | | 97 | 01100001 | 61 | 3.79 | 6.21 | 0.61 | | | | 98 | 01100010 | 62 | 3.83 | 6.17 | 0.62 | | | | 99 | 01100011 | 63 | 3.87 | 6.13 | 0.63 | | | | 100 | 01100100 | 64 | 3.91 | 6.09 | 0.64 | | | | 101 | 01100101 | 65 | 3.95 | 6.05 | 0.65 | | | | 102 | 01100110 | 66 | 3.98 | 6.02 | 0.66 | | | | 103 | 01100111 | 67 | 4.02 | 5.98 | 0.67 | | | | 104 | 01101000 | 68 | 4.06 | 5.94 | 0.68 | | | | 105 | 01101001 | 69 | 4.10 | 5.90 | 0.70 | | | | 106 | 01101010 | 6A | 4.14 | 5.86 | 0.71 | | | | 107 | 01101011 | 6B | 4.18 | 5.82 | 0.72 | | | | 108 | 01101100 | 6C | 4.22 | 5.78 | 0.73 | | | | 109 | 01101101 | 6D | 4.26 | 5.74 | 0.74 | | | | 110 | 01101110 | 6E | 4.30 | 5.70 | 0.75 | | | | 111 | 01101111 | 6F | 4.34 | 5.66 | 0.77 | | | | 112 | 01110000 | 70 | 4.38 | 5.63 | 0.78 | | | | 113 | 01110001 | 71 | 4.41 | 5.59 | 0.79 | | | | 114 | 01110010 | 72 | 4.45 | 5.55 | 0.80 | | | | 115 | 01110011 | 73 | 4.49 | 5.51 | 0.82 | | | | 116 | 01110100 | 74 | 4.53 | 5.47 | 0.83 | | | | 117 | 01110101 | 75 | 4.57 | 5.43 | 0.84 | | | | 118 | 01110110 | 76 | 4.61 | 5.39 | 0.86 | | | | 119 | 01110111 | 77 | 4.65 | 5.35 | 0.87 | | | | 120 | 01111000 | 78 | 4.69 | 5.31 | 0.88 | | | | 121 | 01111001 | 79 | 4.73 | 5.27 | 0.90 | | | Copyright © 2010–2015, Texas Instruments Incorporated Submit Documentation Feedback 17 Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 www.ti.com ## Table 1. Ideal Values for DPOT (continued) | | Table 1. | ideal values | | • | | |------|----------|--------------|-----------------|-----------------|-----------------------------------| | STEP | BINARY | HEX | | kΩ | R <sub>WL</sub> / R <sub>HW</sub> | | | | | R <sub>WL</sub> | R <sub>HW</sub> | | | 122 | 01111010 | 7A | 4.77 | 5.23 | 0.91 | | 123 | 01111011 | 7B | 4.80 | 5.20 | 0.92 | | 124 | 01111100 | 7C | 4.84 | 5.16 | 0.94 | | 125 | 01111101 | 7D | 4.88 | 5.12 | 0.95 | | 126 | 01111110 | 7E | 4.92 | 5.08 | 0.97 | | 127 | 01111111 | 7F | 4.96 | 5.04 | 0.98 | | 128 | 10000000 | 80 | 5.00 | 5.00 | 1.00 | | 129 | 10000001 | 81 | 5.04 | 4.96 | 1.02 | | 130 | 10000010 | 82 | 5.08 | 4.92 | 1.03 | | 131 | 10000011 | 83 | 5.12 | 4.88 | 1.05 | | 132 | 10000100 | 84 | 5.16 | 4.84 | 1.06 | | 133 | 10000101 | 85 | 5.20 | 4.80 | 1.08 | | 134 | 10000110 | 86 | 5.23 | 4.77 | 1.10 | | 135 | 10000111 | 87 | 5.27 | 4.73 | 1.12 | | 136 | 10001000 | 88 | 5.31 | 4.69 | 1.13 | | 137 | 10001001 | 89 | 5.35 | 4.65 | 1.15 | | 138 | 10001010 | 8A | 5.39 | 4.61 | 1.17 | | 139 | 10001011 | 8B | 5.43 | 4.57 | 1.19 | | 140 | 10001100 | 8C | 5.47 | 4.53 | 1.21 | | 141 | 10001101 | 8D | 5.51 | 4.49 | 1.23 | | 142 | 10001110 | 8E | 5.55 | 4.45 | 1.25 | | 143 | 10001111 | 8F | 5.59 | 4.41 | 1.27 | | 144 | 10010000 | 90 | 5.63 | 4.38 | 1.29 | | 145 | 10010001 | 91 | 5.66 | 4.34 | 1.31 | | 146 | 10010010 | 92 | 5.70 | 4.30 | 1.33 | | 147 | 10010011 | 93 | 5.74 | 4.26 | 1.35 | | 148 | 10010100 | 94 | 5.78 | 4.22 | 1.37 | | 149 | 10010101 | 95 | 5.82 | 4.18 | 1.39 | | 150 | 10010110 | 96 | 5.86 | 4.14 | 1.42 | | 151 | 10010111 | 97 | 5.90 | 4.10 | 1.44 | | 152 | 10011000 | 98 | 5.94 | 4.06 | 1.46 | | 153 | 10011001 | 99 | 5.98 | 4.02 | 1.49 | | 154 | 10011010 | 9A | 6.02 | 3.98 | 1.51 | | 155 | 10011011 | 9B | 6.05 | 3.95 | 1.53 | | 156 | 10011100 | 9C | 6.09 | 3.91 | 1.56 | | 157 | 10011101 | 9D | 6.13 | 3.87 | 1.59 | | 158 | 10011110 | 9E | 6.17 | 3.83 | 1.61 | | 159 | 10011111 | 9F | 6.21 | 3.79 | 1.64 | | 160 | 10100000 | A0 | 6.25 | 3.75 | 1.67 | | 161 | 10100001 | A1 | 6.29 | 3.71 | 1.69 | | 162 | 10100010 | A2 | 6.33 | 3.67 | 1.72 | | 163 | 10100011 | A3 | 6.37 | 3.63 | 1.75 | | 164 | 10100100 | A4 | 6.41 | 3.59 | 1.78 | | 165 | 10100101 | A5 | 6.45 | 3.55 | 1.81 | | 166 | 10100101 | A6 | 6.48 | 3.52 | 1.84 | | 167 | 10100110 | A7 | 6.52 | 3.48 | 1.88 | | 101 | 10100111 | iM | 0.02 | 0.70 | 1.00 | Product Folder Links: TPL0202 Submit Documentation Feedback Copyright © 2010–2015, Texas Instruments Incorporated 18 Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com www.ti.com **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 ## Table 1. Ideal Values for DPOT (continued) | | | | 10 | | | | |------|----------|-----|-----------------|-----------------|-----------------------------------|--| | STEP | BINARY | HEX | R <sub>WL</sub> | R <sub>HW</sub> | R <sub>WL</sub> / R <sub>HW</sub> | | | 168 | 10101000 | A8 | 6.56 | 3.44 | 1.91 | | | 169 | 10101001 | A9 | 6.60 | 3.40 | 1.94 | | | 170 | 10101010 | AA | 6.64 | 3.36 | 1.98 | | | 171 | 10101011 | AB | 6.68 | 3.32 | 2.01 | | | 172 | 10101100 | AC | 6.72 | 3.28 | 2.05 | | | 173 | 10101101 | AD | 6.76 | 3.24 | 2.08 | | | 174 | 10101110 | AE | 6.80 | 3.20 | 2.12 | | | 175 | 10101111 | AF | 6.84 | 3.16 | 2.16 | | | 176 | 10110000 | В0 | 6.88 | 3.13 | 2.20 | | | 177 | 10110001 | B1 | 6.91 | 3.09 | 2.24 | | | 178 | 10110010 | B2 | 6.95 | 3.05 | 2.28 | | | 179 | 10110011 | В3 | 6.99 | 3.01 | 2.32 | | | 180 | 10110100 | B4 | 7.03 | 2.97 | 2.37 | | | 181 | 10110101 | B5 | 7.07 | 2.93 | 2.41 | | | 182 | 10110110 | В6 | 7.11 | 2.89 | 2.46 | | | 183 | 10110111 | В7 | 7.15 | 2.85 | 2.51 | | | 184 | 10111000 | B8 | 7.19 | 2.81 | 2.56 | | | 185 | 10111001 | В9 | 7.23 | 2.77 | 2.61 | | | 186 | 10111010 | BA | 7.27 | 2.73 | 2.66 | | | 187 | 10111011 | BB | 7.30 | 2.70 | 2.71 | | | 188 | 10111100 | BC | 7.34 | 2.66 | 2.76 | | | 189 | 10111101 | BD | 7.38 | 2.62 | 2.82 | | | 190 | 10111110 | BE | 7.42 | 2.58 | 2.88 | | | 191 | 10111111 | BF | 7.46 | 2.54 | 2.94 | | | 192 | 11000000 | C0 | 7.50 | 2.50 | 3.00 | | | 193 | 11000001 | C1 | 7.54 | 2.46 | 3.06 | | | 194 | 11000010 | C2 | 7.58 | 2.42 | 3.13 | | | 195 | 11000011 | C3 | 7.62 | 2.38 | 3.20 | | | 196 | 11000100 | C4 | 7.66 | 2.34 | 3.27 | | | 197 | 11000101 | C5 | 7.70 | 2.30 | 3.34 | | | 198 | 11000110 | C6 | 7.73 | 2.27 | 3.41 | | | 199 | 11000111 | C7 | 7.77 | 2.23 | 3.49 | | | 200 | 11001000 | C8 | 7.81 | 2.19 | 3.57 | | | 201 | 11001001 | C9 | 7.85 | 2.15 | 3.65 | | | 202 | 11001010 | CA | 7.89 | 2.11 | 3.74 | | | 203 | 11001011 | СВ | 7.93 | 2.07 | 3.83 | | | 204 | 11001100 | CC | 7.97 | 2.03 | 3.92 | | | 205 | 11001101 | CD | 8.01 | 1.99 | 4.02 | | | 206 | 11001110 | CE | 8.05 | 1.95 | 4.12 | | | 207 | 11001111 | CF | 8.09 | 1.91 | 4.22 | | | 208 | 11010000 | D0 | 8.13 | 1.88 | 4.33 | | | 209 | 11010001 | D1 | 8.16 | 1.84 | 4.45 | | | 210 | 11010010 | D2 | 8.20 | 1.80 | 4.57 | | | 211 | 11010011 | D3 | 8.24 | 1.76 | 4.69 | | | 212 | 11010100 | D4 | 8.28 | 1.72 | 4.82 | | | 213 | 11010101 | D5 | 8.32 | 1.68 | 4.95 | | Copyright © 2010–2015, Texas Instruments Incorporated Submit Documentation Feedback 19 Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 www.ti.com ## Table 1. Ideal Values for DPOT (continued) | | | | 10 | kΩ | | | |------|----------|-----|-----------------|-----------------|-----------------------------------|--| | STEP | BINARY | HEX | R <sub>WL</sub> | R <sub>HW</sub> | R <sub>WL</sub> / R <sub>HW</sub> | | | 214 | 11010110 | D6 | 8.36 | 1.64 | 5.10 | | | 215 | 11010111 | D7 | 8.40 | 1.60 | 5.24 | | | 216 | 11011000 | D8 | 8.44 | 1.56 | 5.40 | | | 217 | 11011001 | D9 | 8.48 | 1.52 | 5.56 | | | 218 | 11011010 | DA | 8.52 | 1.48 | 5.74 | | | 219 | 11011011 | DB | 8.55 | 1.45 | 5.92 | | | 220 | 11011100 | DC | 8.59 | 1.41 | 6.11 | | | 221 | 11011101 | DD | 8.63 | 1.37 | 6.31 | | | 222 | 11011110 | DE | 8.67 | 1.33 | 6.53 | | | 223 | 11011111 | DF | 8.71 | 1.29 | 6.76 | | | 224 | 11100000 | E0 | 8.75 | 1.25 | 7.00 | | | 225 | 11100001 | E1 | 8.79 | 1.21 | 7.26 | | | 226 | 11100010 | E2 | 8.83 | 1.17 | 7.53 | | | 227 | 11100011 | E3 | 8.87 | 1.13 | 7.83 | | | 228 | 11100100 | E4 | 8.91 | 1.09 | 8.14 | | | 229 | 11100101 | E5 | 8.95 | 1.05 | 8.48 | | | 230 | 11100110 | E6 | 8.98 | 1.02 | 8.85 | | | 231 | 11100111 | E7 | 9.02 | 0.98 | 9.24 | | | 232 | 11101000 | E8 | 9.06 | 0.94 | 9.67 | | | 233 | 11101001 | E9 | 9.10 | 0.90 | 10.13 | | | 234 | 11101010 | EA | 9.14 | 0.86 | 10.64 | | | 235 | 11101011 | EB | 9.18 | 0.82 | 11.19 | | | 236 | 11101100 | EC | 9.22 | 0.78 | 11.80 | | | 237 | 11101101 | ED | 9.26 | 0.74 | 12.47 | | | 238 | 11101110 | EE | 9.30 | 0.70 | 13.22 | | | 239 | 11101111 | EF | 9.34 | 0.66 | 14.06 | | | 240 | 11110000 | F0 | 9.38 | 0.63 | 15.00 | | | 241 | 11110001 | F1 | 9.41 | 0.59 | 16.07 | | | 242 | 11110010 | F2 | 9.45 | 0.55 | 17.29 | | | 243 | 11110011 | F3 | 9.49 | 0.51 | 18.69 | | | 244 | 11110100 | F4 | 9.53 | 0.47 | 20.33 | | | 245 | 11110101 | F5 | 9.57 | 0.43 | 22.27 | | | 246 | 11110110 | F6 | 9.61 | 0.39 | 24.60 | | | 247 | 11110111 | F7 | 9.65 | 0.35 | 27.44 | | | 248 | 11111000 | F8 | 9.69 | 0.31 | 31.00 | | | 249 | 11111001 | F9 | 9.73 | 0.27 | 35.57 | | | 250 | 11111010 | FA | 9.77 | 0.23 | 41.67 | | | 251 | 11111011 | FB | 9.80 | 0.20 | 50.20 | | | 252 | 11111100 | FC | 9.84 | 0.16 | 63.00 | | | 253 | 11111101 | FD | 9.88 | 0.12 | 84.33 | | | 254 | 11111110 | FE | 9.92 | 0.08 | 127.00 | | | 255 | 11111111 | FF | 9.96 | 0.04 | 255.00 | | Product Folder Links: TPL0202 20 **TPL0202** www.ti.com SLIS135D - DECEMBER 2010-REVISED OCTOBER 2015 #### 7.5 Programming ## 7.5.1 SPI Digital Interface The TPL0202 uses a 3-wire SPI-compatible serial data interface. This write-only interface has three inputs: chip-select ( $\overline{CS}$ ), data clock (SCLK), and data input (DIN). Drive $\overline{CS}$ low to enable the serial interface and clock data synchronously into the shift register on each SCLK rising edge. The WRITE commands (C1, C0 = 00 or 01) require 16 clock cycles to clock in the command, address, and data. The COPY commands (C1, C0 = 10 or 11) can use either eight clock cycles to transfer only command and address bits or 16 clock cycles, with the device disregarding 8 data bits. After loading data into the shift register, drive $\overline{CS}$ high to latch the data into the appropriate potentiometer control register and disable the serial interface. Keep $\overline{CS}$ low during the entire serial data stream to avoid corruption of the data. A) 16-clock cycle Data Write Sequence B) 8-clock cycle Data Move/Copy Sequence Figure 26. Digital Interface Write Sequence Figure 27. Digital Interface Timing Diagram Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 www.ti.com #### 7.6 Register Map Table 2. Register Map | CLOCK EDGE | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | |-------------------------------------------------|---|---|----|----|---|---|----|----|----|----|----|----|----|----|----|----| | | - | _ | C1 | C0 | _ | _ | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Write Wiper<br>Register A | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Write Wiper<br>Register B | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Write Wiper<br>Register A and<br>B | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Write NV<br>Register A | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Write NV<br>Register B | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Write NV<br>Register A and<br>B | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Copy Wiper<br>Register A to<br>NV Register A | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | _ | _ | _ | _ | _ | _ | _ | _ | | Copy Wiper<br>Register B to<br>NV Register B | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | - | - | - | _ | - | - | - | _ | | Copy Both<br>Wiper Registers<br>to NV Registers | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | - | - | - | _ | - | - | - | _ | | Copy NV<br>Register A to<br>Wiper Register<br>A | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | _ | _ | _ | _ | _ | _ | _ | _ | | Copy NV<br>Register B to<br>Wiper Register<br>A | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | _ | _ | _ | _ | _ | _ | _ | _ | | Copy Both NV<br>Registers to<br>Wiper Registers | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | _ | _ | _ | _ | _ | _ | _ | _ | #### 7.6.1 Digital Interface Format The data format consists of three elements: command bits, address bits, and data bits. The command bits (C1 and C0) indicate the action to be taken such as changing or storing the wiper position. The address bits (A1 and A0) specify which potentiometer the command affects and the 8 data bits (D7 to D0) specify the wiper position. #### 7.6.2 Write-Wiper Register (Command 00) Data written to the write-wiper registers (C1, C0 = 00) controls the wiper positions. The 8 data bits (D7 to D0) indicate the position of the wiper. If DIN = 0x00h, the wiper moves to the position closest to the L terminal. If DIN = 0xFFh, the wiper moves to the position closest to the H terminal. This command writes data to the volatile RAM, leaving the NV registers unchanged. When the device powers up, the data stored in the NV registers transfers to the volatile wiper register, moving the wiper to the stored position #### 7.6.3 Write-NV Register (Command 01) This command (C1, C0 = 01) stores the position of the wipers to the NV registers for use at power-up. Alternatively, the *copy wiper register to NV register* command can be used to store the position of the wipers to the NV registers. Writing to the NV registers does not affect the position of the wipers. Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com **TPL0202** SLIS135D - DECEMBER 2010-REVISED OCTOBER 2015 www.ti.com ## 7.6.4 Copy Wiper Register to NV Register (Command 10) This command (C1, C0 = 10) stores the current position of the wiper to the NV register, for use at power-up. This command may affect one potentiometer at a time, or both simultaneously, depending on the state of A1 and A0. Alternatively, the *write NV register* command can be used to store the current position of the wiper to the NV register. #### 7.6.5 Copy NV Register to Wiper Register (Command 11) This command (C1, C0 = 11) restores the wiper position to the previously stored position in the NV register. This command may affect one potentiometer at a time, or both simultaneously, depending on the state of A1 and A0. Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 www.ti.com ## 8 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information Many applications require using a digital potentiometer such as the TPL0202 for variable resistance or voltage division; the following application show a few examples. In conjunction with various amplifiers, the TPL0202 can effectively be used in rheostat mode to modify the gain of an amplifier, in voltage divider mode to create a digital-to-analog converter (DAC), or one of the potentiometers can be used in voltage divider mode while the other is in rheostat mode to create a variable current sink. Digital potentiometers have additional use cases. See the *Related Documentation* section for additional resources that have application examples including adjustable current source and gain adjustment. #### 8.2 Typical Application The following typical application shows a DAC. Figure 28. DAC Schematic #### 8.2.1 Design Requirements Table 3 shows the design parameters for this application. **Table 3. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | |----------------------|---------------| | Input voltage range | 0 to 5 V | | Output voltage range | 0 to 5 V | #### 8.2.2 Detailed Design Procedure Submit Documentation Feedback The TPL0202 can be used in voltage divider mode with a unity-gain operational amplifier buffer to create an 8-bit DAC. The analog output voltage of the circuit is determined by the wiper setting programmed through the I<sup>2</sup>C bus. The operational amplifier is required to buffer the high-impedance output of the TPL0202 or else loading placed on the output of the voltage divider will affect the output voltage. www.ti.com **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 ## 8.2.3 Application Curve The voltage at terminal H determines the maximum analog voltage at the output. As the TPL0202 moves from zero-scale to full-scale, the voltage divider adjusts with relation to the voltage divider formula (Equation 1), resulting in the desired voltage at terminal W. The voltage at terminal W will range linearly from 0 V to the terminal H voltage. In this example, Vin at terminal H is 5 V and 2.7 V. Figure 29. TPL0202 Digital Input vs OPA320 Analog Output (DAC) #### 9 Power Supply Recommendations #### 9.1 Power Sequence Protection diodes limit the voltage compliance at terminal H, terminal L, and terminal W, making it important to power up $V_{DD}$ first before applying any voltage to terminal H, terminal L, and terminal W. The diodes are forward-biasing, meaning $V_{DD}$ can be powered unintentionally if $V_{DD}$ is not powered first. The ideal power-up sequence is $V_{DD}$ , digital inputs, and $V_{H}$ , $V_{L}$ , and $V_{W}$ . The order of powering digital inputs, $V_{H}$ , $V_{L}$ , and $V_{W}$ does not matter as long as they are powered after $V_{DD}$ . ### 9.2 Wiper Position Upon Power Up It is prudent to know that when the DPOT is powered off, the impedance of the device is not known. Upon power-up, the device will go to 0x80h code for a brief period of time while it loads the stored wiper position from the EEPROM, then goes to the stored position. This process happens in less than $100 \mu s$ . Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **TPL0202** SLIS135D - DECEMBER 2010 - REVISED OCTOBER 2015 www.ti.com ## 10 Layout #### 10.1 Layout Guidelines To ensure reliability of the device, follow common printed-circuit board (PCB) layout guidelines. - · Leads to the input should be as direct as possible with a minimum conductor length. - The ground path should have low resistance and low inductance. - Use short trace-lengths to avoid excessive loading. - It is common to have a dedicated ground plane on an inner layer of the board. - Terminals that are connected to ground should have a low-impedance path to the ground plane in the form of wide polygon pours and multiple vias. - Use bypass capacitors on power supplies and placed them as close as possible to the VDD pin. - Apply low equivalent series resistance (0.1 μF to 10 μF tantalum or electrolytic capacitors) at the supplies to minimize transient disturbances and to filter low frequency ripple. - To reduce the total I<sup>2</sup>C bus capacitance added by PCB parasitics, data lines (SCL and SDA) should be as short as possible and the widths of the traces should also be minimized (for example, 5 to 10 mils depending on copper weight). ## 10.2 Layout Example Figure 30. Example Layout for RTE Package Product Folder Links: TPL0202 26 Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com **TPL0202** SLIS135D - DECEMBER 2010-REVISED OCTOBER 2015 www.ti.com ## 11 Device and Documentation Support #### 11.1 Documentation Support ## 11.1.1 Related Documentation See the TPL0102 data sheet (SLIS134). ## 11.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com PACKAGE OPTION ADDENDUM 23-Oct-2015 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TPL0202-10MRTER | ACTIVE | WQFN | RTE | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | ZUR | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): Ti's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device - (6) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "-" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 1 ## **Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com PACKAGE OPTION ADDENDUM 23-Oct-2015 Addendum-Page 2 Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com ## PACKAGE MATERIALS INFORMATION www.ti.com 28-Jul-2015 #### TAPE AND REEL INFORMATION # TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 - | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPL0202-10MRTER | WQFN | RTE | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.0 | 8.0 | 12.0 | Q1 | Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # **PACKAGE MATERIALS INFORMATION** www.ti.com 28-Jul-2015 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPL0202-10MRTER | WQFN | RTE | 16 | 3000 | 370.0 | 355.0 | 55.0 | ## **MECHANICAL DATA** - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. - E. Falls within JEDEC MO-220. ## THERMAL PAD MECHANICAL DATA ## RTE (S-PWQFN-N16) ## PLASTIC QUAD FLATPACK NO-LEAD ## THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206446-5/U 08/15 NOTE: A. All linear dimensions are in millimeters ## **LAND PATTERN DATA** RTE (S-PWQFN-N16) PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. # **Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of TPL0202-10MRTER - IC DGTL POT 256POS 10K DL 16WQFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### **Applications** Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals **Data Converters** dataconverter.ti.com www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Security www.ti.com/security Logic logic.ti.com Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com **Products** **OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com www.ti.com/wirelessconnectivity Wireless Connectivity > Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated