

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments TSU6712YFPRB

For any questions, you can email us directly: <u>sales@integrated-circuit.com</u>





www.ti.com

**TSU6712** SCDS321A – MAY 2011 – REVISED JULY 2013

## SP4T SWITCH WITH IMPEDANCE DETECTION MICRO-USB SWITCH TO SUPPORT USB, UART, AUDIO, AND VIDEO

Check for Samples: TSU6712

#### FEATURES

- Detection is Compatible to CEA-936A (4-Wire Protocol, UART Interface)
- USB Path Supports USB 2.0 High Speed
- Support Control Signals (USB, UART JIG) Used in Manufacturing (JIG, BOOT)
- Interrupt for Attach and Detach Accessory
- Compatible Accessories
  - USB Cable, UART Cable, TV Out Cable
  - Mono, Stereo Headset
  - Remote Controller for DMB
  - Charging + TV Out
  - Charging + Stereo Headset
- ESD Performance Tested Per JESD 22
  - 1500-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)
- ESD Performance DP/DM/ID/VBUS to GND
  - ±6-kV Contact Discharge (IEC 61000-4-2)

### **APPLICATIONS**

- Cell Phones & Smart Phones
- Tablet PCs
- Digital Cameras & Camcorders
- GPS Navigation Systems
- Micro USB interface with USB/UART/Audio/Video



### DESCRIPTION

The TSU6712 is a multiple SP4T switch with impedance detection. The switch features impedance detection, which supports the detection of various accessories that are attached through DP and DM. The detection is based on the impedance values of the accessories as defined in Table 1. The TSU6712 is fully controlled using  $I^2C$  and enables USB data, stereo and mono audio, video, microphone, and UART data to use a common connector port.

Power for this device is supplied through VBAT of the system or through VBUS when attached. The switch can be controlled through I<sup>2</sup>C. JIG and BOOT pins are used when a USB, UART JIG cable is used to test during development and manufacturing.

#### **ORDERING INFORMATION**

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### TSU6712

SCDS321A-MAY 2011-REVISED JULY 2013

TEXAS INSTRUMENTS www.ti.com





TSU6712

SCDS321A - MAY 2011 - REVISED JULY 2013

**TERMINAL FUNCTIONS** 

| TE       | RMINAL |     |                                                                                   |
|----------|--------|-----|-----------------------------------------------------------------------------------|
| Ball NO. | NAME   | I/O | DESCRIPTION                                                                       |
| D1       | VBAT   | -   | 3.0 – 4.4V Battery supply voltage                                                 |
| A2       | VDDIO  | _   | 1.8 ~ 3.3V Logic Supply                                                           |
| A5       | VBUS   | I   | USB connector VBUS                                                                |
| A4       | OUT    | 0   | Phone charger output                                                              |
| E5       | GND    | -   | Ground                                                                            |
| B1       | D +    | I/O | USB data +                                                                        |
| C1       | D -    | I/O | USB data -                                                                        |
| D2       | IDBP   | I/O | USB ID data                                                                       |
| E1       | RxD    | I/O | UART receive data                                                                 |
| E2       | TxD    | I/O | UART transmit data                                                                |
| D3       | V_R    | I/O | TV-out right sound                                                                |
| C3       | V_L    | I/O | TV-out left sound                                                                 |
| D4       | VIDEO  | I/O | TV-out encoded video                                                              |
| B4       | MIC    | I/O | Microphone signal                                                                 |
| C4       | S_R    | I/O | Stereo headset right sound                                                        |
| B3       | S_L    | I/O | Mono or stereo headset left sound                                                 |
| C2       | SCL    | Ι   | I2C clock                                                                         |
| B2       | SDA    | I/O | I2C data                                                                          |
| C5       | DP     | I/O | Common I/O port                                                                   |
| B5       | DM     | I/O | Common I/O port                                                                   |
| D5       | ID     | I/O | Common I/O port                                                                   |
| A1       | INTB   | 0   | Processor interrupt signal when peripheral is plugged/unplugged. Push-pull output |
| A3       | ISET   | 0   | Fast-mode charger output. Open-drain output                                       |
| E4       | JIG    | 0   | GPIO factory output. Open-drain output                                            |
| E3       | BOOT   | 0   | GPIO factory output. Push-pull output                                             |



Texas Instruments

www.ti.com

### TSU6712

SCDS321A - MAY 2011 - REVISED JULY 2013

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup> <sup>(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                          |                                                     |                    | MIN  | MAX                   | UNIT |
|--------------------------|-----------------------------------------------------|--------------------|------|-----------------------|------|
| V <sub>BUS</sub>         | Supply voltage from USB connector                   |                    | -0.5 | 28                    | V    |
| $V_{BAT}$                | Supply voltage from battery                         |                    | -0.5 | 6                     | v    |
| V <sub>DDIO</sub>        | Logic supply voltage                                |                    | -0.5 | 4.6                   | V    |
| OUT                      | Phone charger output                                |                    | -0.5 | 7                     | V    |
| V <sub>AUDIO</sub>       |                                                     | Audio Switch       | -1.5 | V <sub>BAT</sub> +0.5 |      |
| V <sub>MICIO</sub>       |                                                     | Mic Switch         | -0.5 | V <sub>BAT</sub> +0.5 |      |
| V <sub>VIDEOI</sub><br>o | Switch I/O voltage range                            | Video Switch       | -1   | V <sub>BAT</sub> +0.5 | V    |
| VUARTIO                  |                                                     | UART Buffer        | -0.5 | 4.6                   |      |
| V <sub>USBIO</sub>       |                                                     | USB Switch         | -0.5 | V <sub>BAT</sub> +0.5 |      |
| V <sub>LOGIC</sub>       | Voltage applied to logic output (SCL, SDA, INTB, IS | ET, BOOT, JIG)     | -0.5 | 4.6                   | V    |
| I <sub>BUS</sub>         | Peak input current on V <sub>BUS</sub> pin          |                    |      | 2                     | А    |
| I <sub>OUT</sub>         | Peak output current on OUT pin                      |                    |      | 2                     | А    |
| I <sub>K</sub>           | Analog port diode current                           |                    | -50  | 50                    | mA   |
| I <sub>SW-DC</sub>       | ON-state continuous switch current                  |                    | -60  | 60                    | mA   |
| I <sub>SW-</sub><br>PEAK | ON-state peak switch current                        |                    | -150 | 150                   | mA   |
| I <sub>IK</sub>          | Digital logic input clamp current                   | V <sub>L</sub> < 0 |      | -50                   | mA   |
| I <sub>LOGIC_O</sub>     | Continuous current through logic output             |                    | -50  | 50                    | mA   |
| I <sub>GND</sub>         | Continuous current through GND                      |                    |      | 100                   | mA   |
| T <sub>stg</sub>         | Storage temperature range                           |                    | -65  | 150                   | °C   |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

(2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

#### THERMAL IMPEDANCE RATINGS

|               |                           |             |      | UNIT |
|---------------|---------------------------|-------------|------|------|
| $\theta_{JA}$ | Package thermal impedance | YFP package | 98.8 | °C/W |

### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

| Condition         | Min  | Мах | Units |
|-------------------|------|-----|-------|
| V <sub>BUS</sub>  | 4.0  | 6.5 | V     |
| V <sub>BAT</sub>  | 3.0  | 4.4 | V     |
| V <sub>DDIO</sub> | 1.8  | 3.3 | V     |
| USB_I/O           | 0    | 3.6 | V     |
| UART_I/O          | 0    | 2.7 | V     |
| Video_I/O         | -0.5 | 2   | V     |
| Audio_I/O         | -0.8 | 0.8 | V     |
| MIC_I/O           | 0    | 2.3 | V     |
| Temperature       | -40  | 85  | °C    |

4



www.ti.com

#### TSU6712

SCDS321A-MAY 2011-REVISED JULY 2013

### DIGITAL SIGNALS – I<sup>2</sup>C INTERFACE AND GPIO

over operating free-air temperature range (unless otherwise noted)

|                   |                              | TEST CONDITIONS         | MIN                   | MAX                   | UNIT |
|-------------------|------------------------------|-------------------------|-----------------------|-----------------------|------|
| V <sub>DDIO</sub> | Logic and I/O supply voltage |                         | 1.65                  | 3.6                   | V    |
| VIH               | High-level input voltage     |                         | $V_{DDIO} \times 0.7$ | V <sub>DDIO</sub>     | V    |
| VIL               | Low-level input voltage      |                         | 0                     | $V_{DDIO} \times 0.3$ | V    |
| V <sub>OH</sub>   | High-level output voltage    | I <sub>OH</sub> = -3 mA | $V_{DDIO} \times 0.7$ |                       | V    |
| V <sub>OL</sub>   | Low-level output voltage     | I <sub>OL</sub> = 3 mA  | 0                     | 0.4                   | V    |
| f <sub>SCL</sub>  | SCL frequency                |                         |                       | 400                   | kHz  |

#### **UART BUFFER**

over operating free-air temperature range (unless otherwise noted)

|                                     | PARAMETER                          | TEST CONDITIONS                                       | MIN  | MAX               | UNIT |  |  |  |  |  |  |
|-------------------------------------|------------------------------------|-------------------------------------------------------|------|-------------------|------|--|--|--|--|--|--|
| From Phone Transmitter to Accessory |                                    |                                                       |      |                   |      |  |  |  |  |  |  |
| V <sub>IH</sub>                     | High-level input voltage (TxD)     | $V_{DDIO} = 2.8 V$                                    | 1.15 | V <sub>DDIO</sub> | V    |  |  |  |  |  |  |
| V <sub>IL</sub>                     | Low-level input voltage (TxD)      | V <sub>DDIO</sub> = 2.8 V                             | 0    | 0.49              | V    |  |  |  |  |  |  |
| V <sub>OH</sub>                     | High-level output voltage (DP, DM) | $I_{OH} = -4 \text{ mA}$ , $V_{BAT} = 3.0 \text{ V}$  | 2.4  | V <sub>BAT</sub>  | V    |  |  |  |  |  |  |
| V <sub>OL</sub>                     | Low-level output voltage (DP, DM)  | $I_{OL} = 4 \text{ mA}$ , $V_{BAT} = 3.0 \text{ V}$   | 0    | 0.55              | V    |  |  |  |  |  |  |
| From Ac                             | ccessory to Phone Receiver         |                                                       |      | ·                 |      |  |  |  |  |  |  |
| V <sub>IH</sub>                     | High-level input voltage (DP, DM)  | V <sub>BAT</sub> = 3.0 V                              | 2.0  | V <sub>BAT</sub>  | V    |  |  |  |  |  |  |
| V <sub>IL</sub>                     | Low-level input voltage (DP, DM)   | V <sub>BAT</sub> = 3.0 V                              | 0    | 0.8               | V    |  |  |  |  |  |  |
| V <sub>OH</sub>                     | High-level output voltage (RxD)    | $I_{OH} = -4 \text{ mA}$ , $V_{DDIO} = 2.8 \text{ V}$ | 1.16 | V <sub>DDIO</sub> | V    |  |  |  |  |  |  |
| V <sub>OL</sub>                     | Low-level output voltage (RxD)     | $I_{OL} = 4 \text{ mA}$ , $V_{DDIO} = 2.8 \text{ V}$  | 0    | 0.33              | V    |  |  |  |  |  |  |

#### JIG AND ISET FAST-MODE CHARGER OUTPUT (OPEN-DRAIN OUTPUT)

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER           | TEST CONDITIONS                                   | MIN | MAX | UNIT |
|----------------------|---------------------|---------------------------------------------------|-----|-----|------|
| V <sub>OL</sub> Low- | evel output voltage | $I_{OL} = 10 \text{ mA}, V_{BAT} = 3.0 \text{ V}$ |     | 0.5 | V    |

### INTB AND BOOT (PUSH-PULL OUTPUT)

over operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                           | TEST CONDITIONS                                       | MIN | MAX               | UNIT |
|-----------------|---------------------------|-------------------------------------------------------|-----|-------------------|------|
| V <sub>OH</sub> | High-level output voltage | $I_{OH} = -4 \text{ mA}$ , $V_{DDIO} = 2.8 \text{ V}$ | 2.2 | V <sub>DDIO</sub> | V    |
| V <sub>OL</sub> | Low-level output voltage  | $I_{OL} = 4 \text{ mA}$ , $V_{DDIO} = 2.8 \text{ V}$  | 0   | 0.33              | V    |



SCDS321A - MAY 2011 - REVISED JULY 2013



www.ti.com

#### **OVP ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                          |                  | SYMBOL                     | TEST CONDITIONS                                               | MIN  | TYP  | MAX | UNIT |
|--------------------------------------------------------------------|------------------|----------------------------|---------------------------------------------------------------|------|------|-----|------|
| In                                                                 | •                |                            |                                                               |      |      |     |      |
| Undervoltage lockout, input<br>power detected threshold<br>rising  |                  | V <sub>UVLO+</sub>         | V <sub>BUS</sub> increasing from 0V to 5V, No load on OUT pin | 2.65 | 2.8  | 3   | V    |
| Undervoltage lockout, input<br>power detected threshold<br>falling |                  | V <sub>UVLO-</sub>         | V <sub>BUS</sub> decreasing from 5V to 0V, No load on OUT pin | 2.25 | 2.44 | 2.7 | V    |
| Hysteresis on UVLO                                                 |                  | V <sub>HYS-UVLO</sub>      | $\Delta$ of V_{UVLO+} and V_{UVLO-}                           | 150  | 260  | 550 | mV   |
| Input to Output Charac                                             | teristic         | s                          |                                                               |      |      |     |      |
| V <sub>BUS</sub> switch resistance                                 |                  | R <sub>DS-VBUSSWITCH</sub> | $V_{BUS} = 5 \text{ V}, \text{ I}_{OUT} = 100 \text{ mA}$     |      | 120  | 200 | mΩ   |
| Turn-ON time                                                       |                  | t <sub>ON</sub>            | $R_L = 36 \Omega, C_L = 400 pF$                               |      | 16   |     | ms   |
| Turn-OFF time                                                      |                  | t <sub>OFF</sub>           | $R_{L} = 36 \Omega, C_{L} = 400 \text{ pF}$                   |      | 50   |     | μs   |
| Input Overvoltage Prot                                             | ection (         | (OVP)                      |                                                               |      |      |     |      |
| Input overvoltage<br>protection threshold                          | V <sub>BUS</sub> | V <sub>OVP</sub>           | V <sub>BUS</sub> increasing from 6 V to 8 V                   | 6.8  | 7    | 7.2 | V    |
| Maximum OV delay                                                   | V <sub>BUS</sub> | t <sub>PD(OVP)</sub>       |                                                               |      | 0.25 | 1   | μs   |
| Hysteresis on OVP                                                  | V <sub>BUS</sub> | V <sub>HYS-UVLO</sub>      | V <sub>BUS</sub> decreasing from 8 V to 6 V                   | 25   | 100  | 300 | mV   |
| Recovery time from<br>input overvoltage<br>condition               | V <sub>BUS</sub> | t <sub>on(ovp)</sub>       | Time measured from $V_{BUS} 8 V \ge 6 V$ , 1-µs fall-time     |      | 8    |     | ms   |

### TOTAL SWITCH CURRENT CONSUMPTION

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                             | SYMBOL                      | TEST CONDITIONS                     | MIN | ΤΥΡ ΜΑΧ | UNIT |
|---------------------------------------|-----------------------------|-------------------------------------|-----|---------|------|
| VBAT Standby Current<br>Consumption   | I <sub>BAT(Standby)</sub>   | V <sub>BUS</sub> = 0 V              |     | 30      | μA   |
| VBAT Operating Current<br>Consumption | I <sub>BAT(Operating)</sub> | V <sub>BUS</sub> = 0 V              |     | 150     | μA   |
| VBUS Operating Current<br>Consumption | I <sub>VBUS</sub>           | No load on OUT pin, $V_{BUS}$ = 5 V | 150 | 600     | μA   |



**ÎNSTRUMENTS** 

**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of TSU6712YFPRB - IC USB SWITCH SP4T 25DSBGA Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

www.ti.com

#### **TSU6712**

SCDS321A-MAY 2011-REVISED JULY 2013

#### AUDIO SWITCH ELECTRICAL CHARACTERISTICS<sup>(1)</sup>

 $V_{BAT}$  = 3 V to 4.4 V,  $V_{DDIO}$  = 2.8 V,  $T_A$  = –40°C to 85°C (unless otherwise noted)

| PARAMETER                                         |                                                 | SYMBOL                                     | TEST CONDITIONS                                                                                         | MIN  | TYP  | MAX | UNIT |
|---------------------------------------------------|-------------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------|------|------|-----|------|
| Analog Switch                                     |                                                 |                                            | •                                                                                                       |      |      |     |      |
| Analog signal range                               |                                                 | V <sub>AUDIO</sub>                         |                                                                                                         | -0.8 |      | 0.8 | V    |
| ON-state resistance                               | S_L or S_R,<br>DM or DP                         | r <sub>ON</sub>                            | $V_{I} = \pm 0.8 \text{ V}, I_{O} = -20 \text{ mA}, V_{BAT} = 3.F0 \text{ V}$                           |      | 2    | 5.5 | Ω    |
| ON-state resistance match between channels        | S_L or S_R,<br>DM or DP                         | ∆r <sub>ON</sub>                           | $V_{I} = 0.8 \text{ V}, I_{I} = -20 \text{mA}, V_{BAT} = 3.0 \text{ V}$                                 |      | 0.05 | 0.5 | Ω    |
| ON-state resistance flatness                      | S_L or S_R,<br>DM or DP                         | r <sub>ON(flat)</sub>                      | $V_{I} = \pm 0.8 \text{ V}, I_{O} = -20 \text{ mA}, V_{BAT} = 3.0 \text{ V}$                            |      | 0.05 | 0.2 | Ω    |
| V <sub>I</sub> or V <sub>O</sub> OFF leakage curr | ent                                             | I <sub>IO(OFF)</sub>                       | $(V_{I} = 0 V, V_{O} = 0.8 V) \text{ or } (V_{I} = 0.8 V, V_{O} = -0.8 V), V_{BAT} = 4.4 V, Switch OFF$ |      | 200  | 500 | nA   |
| V <sub>O</sub> ON leakage current                 |                                                 | I <sub>IO(ON)</sub>                        | $V_I = OPEN, V_O = -0.8 V \text{ or } 0.8 V,$<br>$V_{BAT} = 4.4 V, Switch ON$                           |      | 10   | 300 | nA   |
| Dynamic                                           |                                                 |                                            |                                                                                                         |      |      |     |      |
| Turn-ON time                                      | From receipt<br>of I <sup>2</sup> C stop<br>bit | t <sub>ON</sub>                            | $V_{I} \text{ or } V_{O} = V_{BAT}, R_{L} = 50 \ \Omega, C_{L} = 35 \text{ pF}$                         |      | 120  |     | μs   |
| Turn-OFF time                                     | From receipt<br>of I <sup>2</sup> C stop<br>bit | t <sub>OFF</sub>                           | $V_{I} \text{ or } V_{O} = V_{BAT}, R_{L} = 50 \ \Omega, C_{L} = 35 \text{ pF}$                         |      | 4.5  |     | μs   |
| VI OFF capacitance                                |                                                 | C <sub>I(OFF)</sub>                        | DC bias = 0 V or 1.6 V, f = 10 MHz,<br>Switch OFF                                                       |      | 5.5  |     | pF   |
| V <sub>O</sub> OFF capacitance                    |                                                 | C <sub>O(OFF)</sub>                        | DC bias = 0 V or 1.6 V, f = 10 MHz,<br>Switch OFF                                                       |      | 10   |     | pF   |
| V <sub>I</sub> , V <sub>O</sub> ON capacitance    |                                                 | C <sub>I(ON)</sub> ,<br>C <sub>O(ON)</sub> | DC bias = 0 V or 1.6 V<br>f = 10 MHz, Switch ON                                                         |      | 13   |     | pF   |
| Bandwidth                                         |                                                 | BW                                         | $R_L = 50 \Omega$ , Switch ON                                                                           |      | 450  |     | MHz  |
| OFF Isolation                                     |                                                 | O <sub>ISO</sub>                           | f = 20 kHz, $R_L$ = 50 $\Omega$ , Switch OFF                                                            |      | -100 |     | dB   |
| Crosstalk                                         |                                                 | X <sub>TALK</sub>                          | $f = 20 \text{ kHz}, R_L = 50 \Omega$                                                                   |      | -85  |     | dB   |
| Total harmonic distortion                         |                                                 | THD                                        | $R_L$ = 16 $\Omega,C_L$ = 20 pF, f = 20 Hz to 20 kHz, 1.6-V_{pp} output                                 |      | 0.05 |     | %    |

(1)  $V_l$  is equal to the asserted voltage on S\_R and S\_L pins.  $V_O$  is equal to the asserted voltage on DP and DM pins.  $I_l$  is equal to the current on the S\_R and S\_L pins.  $I_O$  is equal to the current on the DP and DM pins.

7



SCDS321A-MAY 2011-REVISED JULY 2013

Texas Instruments

www.ti.com

#### MIC SWITCH ELECTRICAL CHARACTERISTICS (1)

#### $V_{BAT}$ = 3 V to 4.4 V, $V_{DDIO}$ = 2.8 V, $T_A$ = –40°C to 85°C (unless otherwise noted)

| PARAMETER                                            |                                                | SYMBOL                                     | TEST CONDITIONS                                                                           | MIN | TYP  | MAX  | UNIT |
|------------------------------------------------------|------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------|-----|------|------|------|
| Analog Switch                                        |                                                | •                                          | •                                                                                         | •   |      |      |      |
| Analog signal range                                  |                                                | V <sub>MICIO</sub>                         |                                                                                           | 0   |      | 2.3  | V    |
| ON-state resistance                                  | MIC, V <sub>BUS</sub>                          | r <sub>ON</sub>                            | V <sub>I</sub> = 2.3 V, I <sub>O</sub> = -2 mA, V <sub>BAT</sub> = 3 V                    |     | 40   | 70   | Ω    |
| V <sub>I</sub> or V <sub>O</sub> OFF leakage current |                                                | I <sub>IO(OFF)</sub>                       |                                                                                           |     | 5    | 500  | nA   |
| MIC pulldown resistance                              |                                                | R <sub>PD (ON)</sub>                       | $V_I = OPEN, V_O = 1.35 V, V_{BAT} = 4.4 V,$<br>Switch ON                                 |     | 1.5  |      | kΩ   |
| Dynamic                                              |                                                | •                                          | ·                                                                                         |     |      |      |      |
| Turn-ON time                                         | From receipt<br>of I <sup>2</sup> C ACK<br>bit | t <sub>ON</sub>                            | $V_{I} \text{ or } V_{O} = V_{BAT}, R_{L} = 50 \ \Omega, C_{L} = 35 \text{ pF}$           |     | 120  |      | μs   |
| Turn-OFF time                                        | From receipt<br>of I <sup>2</sup> C ACK<br>bit | t <sub>OFF</sub>                           | $V_{I} \text{ or } V_{O} = V_{BAT}, R_{L} = 50 \ \Omega, C_{L} = 35 \text{ pF}$           |     | 11   |      | μs   |
| V <sub>I</sub> OFF capacitance                       |                                                | C <sub>I(OFF)</sub>                        | DC bias = 0 V or 3.6 V, f = 10 MHz,<br>Switch OFF                                         |     | 140  |      | pF   |
| V <sub>O</sub> OFF capacitance                       |                                                | C <sub>O(OFF)</sub>                        | DC bias = 0 V or 3.6 V, f = 10 MHz,<br>Switch OFF                                         |     | 10.5 |      | pF   |
| V <sub>I</sub> , V <sub>O</sub> ON capacitance       |                                                | C <sub>I(ON)</sub> ,<br>C <sub>O(ON)</sub> | DC bias = 0 V or 3.6 V, f = 10 MHz,<br>Switch ON                                          |     | 140  |      | pF   |
| Bandwidth                                            |                                                | BW                                         | $R_L = 50 \Omega$ , Switch ON                                                             |     | 40   |      | MHz  |
| OFF Isolation                                        |                                                | O <sub>ISO</sub>                           | f = 20 kHz, $R_L$ = 50 $\Omega$ , Switch OFF                                              |     | -95  |      | dB   |
| Crosstalk                                            |                                                | X <sub>TALK</sub>                          | $f = 20 \text{ kHz}, R_L = 50 \Omega$ , to audio output                                   |     | -85  |      | dB   |
| Total harmonic distortion                            |                                                | THD                                        | RL = 600 Ω, CL = 20 pF, f = 20 Hz–20 kHz , $V_{in}$ =0.1 $V_{pp}$ centered at $V_{BAT}/2$ |     | 0.46 | 0.65 | %    |

(1)  $V_I$  is equal to the asserted voltage on  $V_{BUS}$  pin.  $V_O$  is equal to the asserted voltage on MIC pin.  $I_I$  is equal to the current on the  $V_{BUS}$  pin.  $I_O$  is equal to the current on the MIC pin.



www.ti.com

**TSU6712** 

SCDS321A-MAY 2011-REVISED JULY 2013

#### VIDEO SWITCH ELECTRICAL CHARACTERISTICS<sup>(1)</sup>

 $V_{BAT}$  = 3.0 V to 4.4 V,  $V_{DDIO}$  = 2.8 V,  $T_A$  = –40°C to 85°C (unless otherwise noted)

| PARAM                                                | ETER                                     | SYMBOL                                     | TEST CONDITIONS                                                                                                              | MIN  | TYP  | MAX | UNIT |
|------------------------------------------------------|------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|------|-----|------|
| Analog Switch                                        |                                          |                                            | •                                                                                                                            |      |      |     |      |
| Analog signal range                                  |                                          | V <sub>VIDEOIO</sub>                       |                                                                                                                              | -0.5 |      | 2   | V    |
| ON-state resistance                                  | V_L, V_R, or<br>VIDEO<br>DM, DP, or ID   | r <sub>ON</sub>                            | $V_{\rm I}$ = 0.5 V to 2 V, $I_{\rm O}$ = –20 mA, $V_{\rm BAT}$ = 3.0 V                                                      |      | 12   | 18  | Ω    |
| ON-state resistance<br>match between<br>channels     | V_L, V_R<br>DM, DP                       | Δr <sub>ON</sub>                           | $V_{I} = 1.0 \text{ V}, I_{I} = -2.0 \text{ mA}, V_{BAT} = 3.0 \text{ V}$                                                    |      | 0.5  | 2   | Ω    |
| ON-state resistance flatness                         | V_L, V_R<br>DM, DP                       | r <sub>ON(flat)</sub>                      | $V_{\rm I}$ = 0.5 V to 2.0 V, $I_{\rm O}$ = –20 mA, $V_{\rm BAT}$ = 3.0 V                                                    |      | 0.5  | 2   | Ω    |
| V <sub>I</sub> or V <sub>O</sub> OFF leakage current |                                          | I <sub>IO(OFF)</sub>                       |                                                                                                                              |      | 60   | 360 | nA   |
| V <sub>O</sub> ON leakage current                    |                                          | I <sub>IO(ON)</sub>                        | $V_I = OPEN, V_O = 0.3 V \text{ or } 2.0 V,$<br>$V_{BAT} = 4.4 V, Switch ON$                                                 |      | 60   | 360 | nA   |
| Dynamic                                              |                                          |                                            |                                                                                                                              |      |      |     |      |
| Turn-ON time                                         | From receipt of I <sup>2</sup> C ACK bit | t <sub>ON</sub>                            | $V_{I} \text{ or } V_{O} = V_{BAT}, R_{L} = 50 \ \Omega, C_{L} = 35 \text{ pF}$                                              |      | 70   |     | μs   |
| Turn-OFF time                                        | From receipt of I <sup>2</sup> C ACK bit | t <sub>OFF</sub>                           | $V_{\text{I}} \text{ or } V_{\text{O}}$ = $V_{\text{BAT}},  \text{R}_{\text{L}}$ = 50 $\Omega,  \text{C}_{\text{L}}$ = 35 pF |      | 26   |     | μs   |
| V <sub>I</sub> OFF capacitance                       |                                          | C <sub>I(OFF)</sub>                        | DC bias = 0 V or 3.6 V, f = 10 MHz,<br>Switch OFF                                                                            |      | 3    |     | pF   |
| V <sub>O</sub> OFF capacitance                       |                                          | C <sub>O(OFF)</sub>                        | DC bias = 0 V or 3.6 V, f = 10 MHz,<br>Switch OFF                                                                            |      | 10   |     | pF   |
| V <sub>I</sub> , V <sub>O</sub> ON capacitance       |                                          | C <sub>I(ON)</sub> ,<br>C <sub>O(ON)</sub> | DC bias = 0 V or 3.6 V, f = 10 MHz,<br>Switch ON                                                                             |      | 12   |     | pF   |
| Bandwidth                                            |                                          | BW                                         | $R_L = 50 \Omega$ , Switch ON                                                                                                |      | 450  |     | MHz  |
| OFF Isolation                                        |                                          | O <sub>ISO</sub>                           | f = 10 MHz, $R_{L(VIDEO)}$ = 50 Ω,<br>Switch OFF                                                                             |      | -58  |     | dB   |
| Crosstalk                                            |                                          | X <sub>TALK</sub>                          | f = 10 MHz, $R_{L(VIDEO)}$ = 50 Ω,<br>Switch ON                                                                              |      | -60  |     | dB   |
| Total harmonic distortion                            | V_L or V_R                               | THD                                        | $R_L$ = 600 Ω, $C_L$ = 20 pF, f = 20 Hz~20 kHz ,<br>2.3V <sub>pp</sub> output                                                |      | 0.05 |     | %    |

(1) V<sub>O</sub> is equal to the asserted voltage on DP, DM, and ID pins. V<sub>I</sub> is equal to the asserted voltage on D+, D–, and IDBP pins. I<sub>O</sub> is equal to the current on the DP, DM, and ID pins. I<sub>I</sub> is equal to the current on the D+, D–, and IDBP pins.



SCDS321A - MAY 2011 - REVISED JULY 2013



www.ti.com

#### USB SWITCH ELECTRICAL CHARACTERISTICS<sup>(1)</sup>

 $V_{BAT}$  = 3 V to 4.4 V,  $V_{DDIO}$  = 2.8 V,  $T_A$  = –40°C to 85°C (unless otherwise noted)

| PARAMETER                                            |                                          | SYMBOL                                     | TEST CONDITIONS                                                                                                                                                | MIN | TYP | MAX       | UNIT |
|------------------------------------------------------|------------------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----------|------|
| Analog Switch                                        |                                          |                                            |                                                                                                                                                                | •   |     |           |      |
| Analog signal range                                  |                                          | V <sub>USBIO</sub>                         |                                                                                                                                                                | 0   |     | $V_{BAT}$ | V    |
| ON-state resistance                                  | D–, D+, or IDBP<br>DM, DP, or ID         | r <sub>ON</sub>                            | $V_{I} = 0$ V to 3.6 V, $I_{O} = -2$ mA, $V_{BAT} = 3$ V                                                                                                       |     | 8   | 15        | Ω    |
| ON-state resistance<br>match between<br>channels     | D–, D+<br>DM, DP                         | Δr <sub>ON</sub>                           | $V_{I} = 0.4 \text{ V}, I_{O} = -2 \text{ mA}, V_{BAT} = 3 \text{ V}$                                                                                          |     | 0.5 | 1         | Ω    |
| ON-state resistance flatness                         | D–, D+<br>DM, DP                         | r <sub>ON(flat)</sub>                      | $V_{I} = 0$ V to 3.6 V, $I_{O} = -2$ mA, $V_{BAT} = 3$ V                                                                                                       |     | 0.5 | 1         | Ω    |
| V <sub>I</sub> or V <sub>O</sub> OFF leakage current |                                          | I <sub>IO(OFF)</sub>                       | $ \begin{array}{c} V_{I} = 0.3 \; V,  V_{O} = 2.7 \; V \\ or \\ V_{I} = 2.7 \; V,  V_{O} = 0.3 \; V, \\ V_{BAT} = 4.4 \; V, \; \text{Switch OFF} \end{array} $ |     | 45  | 360       | nA   |
| V <sub>O</sub> ON leakage current                    |                                          | I <sub>IO(ON)</sub>                        | $V_I = OPEN, V_O = 0.3 V \text{ or } 2.7 V,$<br>$V_{BAT} = 4.4 V,$ Switch ON                                                                                   |     | 50  | 360       | nA   |
| Dynamic                                              |                                          |                                            |                                                                                                                                                                |     |     |           |      |
| Turn-ON time                                         | From receipt of I <sup>2</sup> C ACK bit | t <sub>ON</sub>                            | $V_{I} \text{ or } V_{O} = V_{BAT}, R_{L} = 50 \Omega, C_{L} = 35 \text{ pF}$                                                                                  |     | 95  |           | μs   |
| Turn-OFF time                                        | From receipt of I <sup>2</sup> C ACK bit | t <sub>OFF</sub>                           | $V_{I} \text{ or } V_{O} = V_{BAT}, R_{L} = 50 \ \Omega, C_{L} = 35 \text{ pF}$                                                                                |     | 25  |           | μs   |
| V <sub>I</sub> OFF capacitance                       |                                          | C <sub>I(OFF)</sub>                        | DC bias = 0 V or 3.6 V, f = 10 MHz,<br>Switch OFF                                                                                                              |     | 3   |           | pF   |
| V <sub>O</sub> OFF capacitance                       |                                          | C <sub>O(OFF)</sub>                        | DC bias = 0 V or 3.6 V, f = 10 MHz,<br>Switch OFF                                                                                                              |     | 10  |           | pF   |
| V <sub>I</sub> , V <sub>O</sub> ON capacitance       |                                          | C <sub>I(ON)</sub> ,<br>C <sub>O(ON)</sub> | DC bias = 0 V or 3.6 V, f = 10 MHz,<br>Switch ON                                                                                                               |     | 11  |           | pF   |
| Bandwidth                                            |                                          | BW                                         | $R_L = 50 \Omega$ , Switch ON                                                                                                                                  |     | 510 |           | MHz  |
| OFF Isolation                                        |                                          | O <sub>ISO</sub>                           | f = 240 MHz, $R_L$ = 50 $\Omega$ , Switch OFF                                                                                                                  |     | -24 |           | dB   |
| Crosstalk                                            |                                          | X <sub>TALK</sub>                          | f = 240 MHz, R <sub>L</sub> = 50 Ω                                                                                                                             |     | -40 |           | dB   |

(1) V<sub>O</sub> is equal to the asserted voltage on DP, DM, and ID pins. V<sub>I</sub> is equal to the asserted voltage on D+, D–, and IDBP pins. I<sub>O</sub> is equal to the current on the DP, DM, and ID pins. I<sub>I</sub> is equal to the current on the D+, D–, and IDBP pins.



**TSU6712** 

SCDS321A - MAY 2011 - REVISED JULY 2013

#### GENERAL OPERATION

The TSU6712 will automatically detect accessories plugged into the phone via the mini USB 5 pin connector. The type of accessory detected will be stored in  $l^2C$  registers within the TSU6712 for retrieval by the host. The TSU6712 has a network of switches that can be automatically opened and closed base on the accessory detection. See Table 1 for details of which switches are open during each mode of operation. For flexibility, the TSU6712 also offers a manual switching mode allowing the host processor to decide which switches should be opened and closed and execute the settings through the  $l^2C$  interface.

#### Standby Mode

Standby mode is the default mode upon power up and occurs when no accessory has been detected. During this mode, the VBUS and ID lines are continually monitored through comparators to determine when an accessory is inserted. Power consumption is minimal during standby mode.

#### Accessory ID Detection

If VBUS is high and the attachment is not a charger, then determine the impedance on the ID pin. If VBUS is low and an accessory is attached, then use an ADC for impedance sensing on the ID pin to identify which accessory is attached and/or what kind of remote control key button is pushed.

#### Impedance Buckets for Each Accessory and Remote Control Key Button

In order to implement ID detection, each accessory and remote control key button of audio accessory should contain below ID impedance resistor value which is 1% tolerance accuracy.

#### OVP OPERATION

The device continuously monitors the input voltage and the input current as described in detail in the following sections.

#### Input Overvoltage Protection

When the input voltage rises above  $V_{OVP}$ , the internal  $V_{BUS}$  switch is turned off, removing power from the circuit. The response is very rapid, with the FET switch turning off in less than 1 µs. The OVP\_EN interrupt bit is set high when an overvoltage condition is detected. When the input voltage returns below  $V_{OVP} - V_{HYS-OVP}$  and remains above  $V_{UVLO}$ , the  $V_{BUS}$  FET switch is turned on again after a deglitch time of  $t_{ON(OVP)}$ . The deglitch time ensures that the input supply has stabilized before turning the switch on. When the OVP condition is cleared, the OVP\_OCP\_DIS interrupt bit is set high.

#### OVP Glitch Immunity

When  $V_{BUS}$  is near the OVP threshold, noise on  $V_{BUS}$  cause spurious OVP triggering. To avoid this, OVP glitch immunity allows noise on the  $V_{BUS}$  line to be rejected. The glitch protection circuitry integrates the glitch over time allowing the OVP circuitry to trigger faster for larger voltage excursions above the OVP threshold and slower for shorter excursions. The protection circuitry has a maximum OV delay of 1 µs



SCDS321A-MAY 2011-REVISED JULY 2013

INSTRUMENTS

Texas

www.ti.com

#### **AV Cable Detection**

Once an A/V cable is attached with 365 k $\Omega$  ID resistance and/or 75  $\Omega$  load resistance, the ID voltage will drop below the internal comparator reference level of the TSU6712 and the ADC block of the TSU6712 will determine the ID line impedance value. The ID detect signal that is sent to the logic control block will be set equal to an A/V cable accessory. With the video driver in the phone enabled, detection block of the TSU6712 will sense that the 750hm load resistance at the end of the A/V cable is still attached since the video sync pulse will always be present.

#### **Power-On Reset**

When power (from 0 V) is applied to  $V_{BAT}$ , an internal power-on reset holds the TSU6712 in a reset condition until  $V_{BAT}$  has reached  $V_{POR}$ . At that point, the reset condition is released, and the TSU6712 registers and I<sup>2</sup>C state machine initialize to their default states.

After the initial power-up phase,  $V_{BAT}$  must be lowered to below 0.2 V and then back up to the operating voltage ( $V_{DDIO}$ ) for a power-reset cycle.

#### Software Reset

The TSU6712 has software reset feature. Hold low both SCL and SDA more than 30ms will reset digital logic of the TSU6712. After resetting, INTB will keep low until INT\_Mask bit of Control register (0x02) is cleared.

#### **Key Press Identification**



A. Key press

B. Released key press  $\rightarrow$  Set KP Interrupt  $\rightarrow$  Set error bit in Button register  $\rightarrow$  INTB pulled low

C. I<sup>2</sup>C read of INT register  $\rightarrow$  Clear KP interrupt  $\rightarrow$  INTB goes back high

Figure 1. Short Key Press



# www.ti.com

#### **TSU6712**

SCDS321A - MAY 2011 - REVISED JULY 2013



- A. Key press
- B. Released key press → Set KP Interrupt → Set Key (S/E, 1–12) bit in Button register → INTB pulled low
- C. I<sup>2</sup>C read of INT register  $\rightarrow$  Clear KP interrupt  $\rightarrow$  INTB goes back high





- A. Key press
- B. Long key press timing reached  $\rightarrow$  Set LKP interrupt bit  $\rightarrow$  Set Key (S/E, 1–12) bit in Button register  $\rightarrow$  INTB pulled low
- C. I<sup>2</sup>C read of INT register  $\rightarrow$  Clear LKP interrupt bit  $\rightarrow$  INTB goes back high
- D. Released key press  $\rightarrow$  Set LKR Interrupt bit  $\rightarrow$  INTB pulled low
- E. I<sup>2</sup>C read of INT register  $\rightarrow$  Clear LKR interrupt bit  $\rightarrow$  INTB goes back high

Figure 3. Long Key Press





www.ti.com

SCDS321A-MAY 2011-REVISED JULY 2013



A. Key press detected when accessory attached

B. Long key press timing reached  $\rightarrow$  Set SK interrupt bit  $\rightarrow$  Set Key (S/E, 1–12) bit in Button register  $\rightarrow$  INTB pullled low

C. I<sup>2</sup>C read of INT register  $\rightarrow$  Clear SK interrupt bit  $\rightarrow$  INTB goes back high

D. Released key press detected when accessory ID resistor is 1 M $\Omega \rightarrow$  Set SKR Interrupt bit  $\rightarrow$  INTB pullled low

E.  $I^2C$  read of INT register  $\rightarrow$  Clear SKR interrupt bit $\rightarrow$  INTB goes back high

#### Figure 4. Stuck Key Press



Figure 5. Audio / Remote Controller Accessory



www.ti.com

#### **TSU6712**

SCDS321A - MAY 2011 - REVISED JULY 2013

# Table 1. Accessory Detection Scheme 1% ID Resistor Tolerance (Resistor Values and Part Numbers)

| ACCCESSORY                                       | ID RESISTOR<br>VALUE ON<br>ACCESSORY | DETECTED<br>IMPEDANCE ON<br>TSU6712 | ADC VALUE |
|--------------------------------------------------|--------------------------------------|-------------------------------------|-----------|
| OTG                                              | -                                    | -                                   | 00000     |
| Send_End Button                                  | 2K                                   | 2K                                  | 00001     |
| Stereo Headset with RC S1 Button                 | 0.604K                               | 2.604K                              | 00010     |
| Stereo Headset with RC S2 Button                 | 0.604K                               | 3.208K                              | 00011     |
| Stereo Headset with RC S3 Button                 | 0.806K                               | 4.014K                              | 00100     |
| Stereo Headset with RC S4 Button                 | 0.806K                               | 4.82K                               | 00101     |
| Stereo Headset with RC S5 Button                 | 1.21K                                | 6.03K                               | 00110     |
| Stereo Headset with RC S6 Button                 | 2K                                   | 8.03K                               | 00111     |
| Stereo Headset with RC S7 Button                 | 2K                                   | 10.03K                              | 01000     |
| Stereo Headset with RC S8 Button                 | 2K                                   | 12.03K                              | 01001     |
| Stereo Headset with RC S9 Button                 | 2.43K                                | 14.46K                              | 01010     |
| Stereo Headset with RC S10 Button                | 2.8K                                 | 17.26K                              | 01011     |
| Stereo Headset with RC S11 Button                | 3.24K                                | 20.5K                               | 01100     |
| Stereo Headset with RC S12 Button                | 3.57K                                | 24.07K                              | 01101     |
| Audio Device Type 3                              | 28.7K                                | 28.7K                               | 01110     |
| Reserved Accessory #2                            | 34K                                  | 34K                                 | 01111     |
| Reserved Accessory #4                            | 49.9K                                | 49.9K                               | 10001     |
| Reserved Accessory #5                            | 64.9K                                | 64.9K                               | 10010     |
| Audio Device Type 2                              | 56.2K                                | 80.27K                              | 10011     |
| Phone Powered Device                             | 102K                                 | 102K                                | 10100     |
| TTY Converter                                    | 121K                                 | 121K                                | 10101     |
| UART Cable                                       | 150K                                 | 150K                                | 10110     |
| Type 1 Charger                                   | 200K                                 | 200K                                | 10111     |
| Factory Mode Cable –Boot Off USB                 | 255K                                 | 255K                                | 11000     |
| Factory Mode Cable –Boot On USB                  | 301K                                 | 301K                                | 11001     |
| Audio/Video Cable                                | 365K                                 | 365K                                | 11010     |
| Type 2 Charger                                   | 442K                                 | 442K                                | 11011     |
| Factory Mode Cable – Boot Off UART               | 523K                                 | 523K                                | 11100     |
| Factory Mode Cable – Boot On UART                | 619K                                 | 619K                                | 11101     |
| Stereo Headset with Remote (Audio Device Type 1) | 976K                                 | 1000.07K                            | 11110     |
| Mono/Stereo Headset (Audio Device Type 1)        | 1000K                                | 1002K                               | 11110     |
| No Device                                        | _                                    | _                                   | 11111     |

#### Standard I<sup>2</sup>C Interface Details

The bidirectional  $I^2C$  bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply via a pullup resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

I<sup>2</sup>C communication with this device is initiated by the master sending a START condition, a high-to-low transition on the SDA input/output while the SCL input is high (see Figure 6). After the start condition, the device address byte is sent, MSB first, including the data direction bit (R/W). This device does not respond to the general call address. After receiving the valid address byte, this device responds with an ACK, a low on the SDA input/output during the high of the ACK-related clock pulse.





Figure 6. Definition of START and STOP Conditions

The data byte follows the address ACK. The R/W bit is kept low for transfer from the master to the slave. The data byte is followed by an ACK sent from this device. Data are output only if complete bytes are received and acknowledged. The output data is valid at time (tpv) after the low-to-high transition of SCL, during the clock cycle for the ACK.

On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (START or STOP) (see Figure 7).



Figure 7. Bit Transfer

A Stop condition, a low-to-high transition on the SDA input/output while the SCL input is high, is sent by the master (see Figure 6).

The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit.

A slave receiver that is addressed must generate an ACK after the reception of each byte. The device that acknowledges has to pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 8). Setup and hold times must be taken into account.







www.ti.com

SCDS321A - MAY 2011 - REVISED JULY 2013

#### Writes

Data is transmitted to the TSU6712 by sending the device slave address and setting the LSB to a logic 0 (see Figure 9 for device address). The command byte is sent after the address and determines which register receives the data that follows the command byte. The next byte is written to the specified register on the rising edge of the ACK clock pulse.



Figure 9. Write to Register

#### Reads

The bus master first must send the TSU6712 slave address with the LSB set to a logic 0. The command byte is sent after the address and determines which register is accessed. After a restart, the device slave address is sent again but, this time, the LSB is set to a logic 1. Data from the register defined by the command byte then is sent by the TSU6712. Data is clocked into the SDA output shift register on the rising edge of the ACK clock pulse. See Figure 10.



Figure 10. Read From Register

#### **Clear INT Registers Upon Read**

The TSU6712 I<sup>2</sup>C logic core is set to clear all INT bits in a register after that register is read by the host. When the acknowledge is received from the Master after the INT register has been read, the contents of the register is reset to the default state.

#### I<sup>2</sup>C Timing



Figure 11. Repeated Data Write to a Single Register



TSU6712

SCDS321A-MAY 2011-REVISED JULY 2013





Figure 15. Repeated Data Read from a Single Register – Split Mode



**INSTRUMENTS** 

**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of TSU6712YFPRB - IC USB SWITCH SP4T 25DSBGA Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

**TSU6712** www.ti.com SCDS321A - MAY 2011 - REVISED JULY 2013 Slave Address Sub Address Slave Address Date Byte D7 D6 D5 D4 D3 D2 D1 D0 1 0 0 1 0 SDA ST 1 0 0 0 0 0 0 0 1 ٥ 0 4 SP ST 0 1 1 0 Α Δ **↑** Start 1 Start 1 W/R Data from Interrupt 1 Reg w/R ACK Register Address From Stop ACK From Slave (Interrupt 1 Reg) ACK From Slave Slave Continued Auto-Inc. Date Byte Date Byte continued ••• A [D7|D6|D5|D4|D3|D2|D1|D0| A [D7|D6|D5|D4|D3|D2|D1|D0|NA|SP Data from Interrupt 2 Reg. Data from Int Mask Stop ACK From Master No ACK From Master (Message Ends) ACK From Master Figure 16. Burst Data Read from Multiple Registers – Split Mode

- A. SDA is pulled low on ACK from slave or ACK from master.
- B. Register writes always require sub-address write before first data byte.
- C. Repeated data writes to a single register continue indefinitely until stop or restart.
- D. Repeated data reads from a single register continue indefinitely until no ACK from master.
- E. Burst data writes start at the specified register address, then advance to the next register address, even to the readonly registers. For these registers, data write appears to occur, though no data are changed by the writes. After register 14h is written, writing resumes to register 01h and continues until stop or restart.
- F. Burst data reads start at the specified register address, then advance to the next register address. Once register 14h is read, reading resumes from register 01h and continues until No ACK from master.



SCDS321A-MAY 2011-REVISED JULY 2013



www.ti.com

|      |                                     |      |                | <sup>2</sup> ( | C Regis                       | ter Map    | (1)(2)(3)         |                  |                 |                     |              |  |
|------|-------------------------------------|------|----------------|----------------|-------------------------------|------------|-------------------|------------------|-----------------|---------------------|--------------|--|
| ADDR | REGISTER                            | TYPE | RESET<br>VALUE | BIT 7          | BIT 6                         | BIT 5      | BIT4              | BIT 3            | BIT 2           | BIT1                | BIT0         |  |
| 01h  | Device ID                           | R    | 01010010       |                |                               | Version ID |                   |                  |                 | Vendor ID           |              |  |
| 02h  | Control                             | R/W  | xxx11111       |                |                               |            | Switch Open       | Raw Data         | Manual S/W      | Wait                | INT Mask     |  |
| 03h  | Interrupt 1                         | R    | 00000000       | OVP_OCP_DIS    | OCP_EN                        | OVP_EN     | LKR               | LKP              | KP              | Detach              | Attach       |  |
| 04h  | Interrupt 2                         | R    | x0000000       |                | OTP_EN                        | CONNECT    | Stuck_Key_R<br>CV | Stuck_Key        | ADC_Change      | Reserved<br>_Attach | A/V_Charging |  |
| 05h  | Interrupt<br>Mask 1                 | R/W  | 00000000       | OVP_OCP_DIS    | OCP_EN                        | OVP_EN     | LKR               | LKP              | KP              | Detach              | Attach       |  |
| 06h  | Interrupt<br>Mask 2                 | R/W  | x0000000       |                | OTP_EN                        | CONNECT    | Stuck_Key<br>_RCV | Stuck_Key        | ADC_Change      | Reserved<br>_Attach | A/V_Charging |  |
| 07h  | ADC                                 | R    | xxx11111       |                |                               |            |                   |                  | ADC Value       |                     |              |  |
| 08h  | Timing Set 1                        | R/W  | 00000000       |                | Key Press Device V            |            |                   |                  |                 | ce Wake Up          |              |  |
| 09h  | Timing Set 2                        | R/W  | 00000000       |                | Switchi                       | ng Wait    |                   |                  | Long Ke         | ong Key Press       |              |  |
| 0Ah  | Device Type<br>1                    | R    | 00000000       | USB OTG        | DCP                           | CDP        |                   | UART             | USB             | Audio Type2         | Audio Type1  |  |
| 0Bh  | Device Type<br>2                    | R    | 00000000       | Audio Type3    | A/V                           | TTY        | PPD               | JIG_UART<br>_OFF | JIG_UART<br>_ON | JIG_USB<br>_OFF     | JIG_USB_ON   |  |
| 0Ch  | Button 1                            | R    | 00000000       | 7              | 6                             | 5          | 4                 | 3                | 2               | 1                   | Send_End     |  |
| 0Dh  | Button 2                            | R    | x0000000       |                | Unknown                       | Error      | 12                | 11               | 10              | 9                   | 8            |  |
| 0Fh  | Unused Int<br>1 <sup>(4)</sup>      | R    | 00000000       |                |                               |            |                   |                  |                 |                     |              |  |
| 10h  | Unused Int<br>2 <sup>(4)</sup>      | R    | xxxx0000       |                |                               |            |                   |                  |                 |                     |              |  |
| 11h  | Unused Int<br>Mask 1 <sup>(4)</sup> | R/W  | 00000000       |                |                               |            |                   |                  |                 |                     |              |  |
| 12h  | Unused Int<br>Mask 2 <sup>(4)</sup> | R/W  | xxxx0000       |                |                               |            |                   |                  |                 |                     |              |  |
| 13h  | Manual S/W 1                        | R/W  | 00000000       | D              | <ul> <li>Switching</li> </ul> | •          |                   | D+ Switching     |                 | VBUS S              | Switching    |  |
| 14h  | Manual S/W 2                        | R/W  | xxx00000       |                |                               |            | Charger DET       | BOOT_SW          | JIG-ON          | ID Sw               | vitching     |  |

Do not use blank register bits. (1)

(2) Write "0" to the blank register bits.

Values read from the blank register bits are not defined and invalid.

(3) (4) In order to prevent unused interrupts from interfering with normal operation, it is advised to write 'FFh' to Reg. 11h and '0Fh' to Reg. 12h on start-up. Otherwise, Reg. 0Fh and 10h must be read to clear an interrupt if Reg. 03h and 04h have been read and contain data '00h'

#### **Table 2. Slave Address**

| NAME          |            | DESCRIPTION |       |       |       |       |       |       |       |
|---------------|------------|-------------|-------|-------|-------|-------|-------|-------|-------|
| NAWE          | SIZE(BITS) | BIT 7       | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| Slave address | 8          | 0           | 1     | 0     | 0     | 1     | 0     | 1     | R/W   |



SCDS321A-MAY 2011-REVISED JULY 2013

### www.ti.com **Device ID**

Address: 01h Reset Value: 01010010 Type: Read

| BIT NO. | NAME       | SIZE<br>(BITS) | DESCRIPTION                                           |
|---------|------------|----------------|-------------------------------------------------------|
| 0-2     | Version ID | 4              | A unique number for vendor 010b for Texas Instruments |
| 4-7     | Vendor ID  | 5              | A unique number for chip version 01010b for TSU6712   |

#### Control

Address: 02h

Reset Value: xxx11111

Type: Read/Write

| BIT NO. | NAME        | SIZE<br>(BITS) | DESCRIPTION                                                                                                            |
|---------|-------------|----------------|------------------------------------------------------------------------------------------------------------------------|
| 0       | INT Mask    | 1              | 0: Unmask interrupt<br>1: Mask interrupt                                                                               |
| 1       | Wait        | 1              | 0: Wait until host re-sets this bit(WAIT bit) high<br>1: Wait until Switching timer is expired defined in Timing Set 1 |
| 2       | Manual S/W  | 1              | 0: Manual Switching<br>1: Automatic Switching                                                                          |
| 3       | RAW Data    | 1              | 0: Report the status changes on ID to Host<br>1: Don't report the status changes on ID                                 |
| 4       | Switch Open | 1              | 0: Open all Switches (Including load switch)<br>1: Automatic Switching by accessory status                             |
| 5-7     | Unused      | 3              |                                                                                                                        |



SCDS321A - MAY 2011 - REVISED JULY 2013

#### Interrupt 1

Address: 03h

Reset Value: 0000000

Type: Read and Clear

SIZE BIT NO. NAME DESCRIPTION (BITS) 0 Attach 1 1: Accessory is attached 1 Detach 1 1: Accessory is detached 2 KP 1 1: Key press LKP 3 1 1: Long key press 4 LKR 1 1: Long key release OVP\_EN 5 1 1: OVP enabled 6 OCP\_EN 1 1: OCP enabled 7 OVP\_OCP\_DIS 1: OVP\_OCP disabled 1

#### Interrupt 2

| Address:     | 04h            |
|--------------|----------------|
| Reset Value: | x0000000       |
| Туре:        | Read and Clear |

| BIT NO. | NAME            | SIZE<br>(BITS) | DESCRIPTION                                      |
|---------|-----------------|----------------|--------------------------------------------------|
| 0       | A/V_Charging    | 1              | 1: Charger detected when A/V cable is attached   |
| 1       | Reserved_Attach | 1              | 1: Reserved Device is attached                   |
| 2       | ADC_Change      | 1              | 1: ADC value is changed when RAW data is enabled |
| 3       | Stuck_Key       | 1              | 1: Stuck Key is detected                         |
| 4       | Stuck_Key_RCV   | 1              | 1: Stuck Key is recovered                        |
| 5       | Connect         | 1              | 1: Switch is connected(closed)                   |
| 6       | OTP_EN          | 1              | 1: Over Temperature Protection enabled           |
| 7       | Unused          | 1              |                                                  |



#### Interrupt Mask 1

Address: 05h

Reset Value: 0000000

Type: Read and Clear

| BIT NO. | NAME        | SIZE<br>(BITS) | DESCRIPTION                                                                |
|---------|-------------|----------------|----------------------------------------------------------------------------|
| 0       | Attach      | 1              | 0: Unmask Attach Interrupt<br>1: Mask Attach Interrupt                     |
| 1       | Detach      | 1              | 1: Mask Detach Interrupt<br>0: Unmask Key press Interrupt                  |
| 2       | KP          | 1              | 0: Unmask Key press Interrupt<br>1: Mask Key press Interrupt               |
| 3       | LKP         | 1              | 0: Unmask Long key press Interrupt<br>1: Mask Long key press Interrupt     |
| 4       | LKR         | 1              | 0: Unmask Long key release Interrupt<br>1: Mask Long key release Interrupt |
| 5       | OVP_EN      | 1              | 0: Unmask OVP_EN Interrupt<br>1: Mask OVP_EN Interrupt                     |
| 6       | OCP_EN      | 1              | 0: Unmask OCP_EN Interrupt<br>1: Mask OCP_EN Interrupt                     |
| 7       | OVP_OCP_DIS | 1              | 0: Unmask OVP_OCP_DIS Interrupt<br>1: Mask OVP_OCP_DIS Interrupt           |

**TSU6712** 

SCDS321A - MAY 2011 - REVISED JULY 2013



SCDS321A-MAY 2011-REVISED JULY 2013

#### Interrupt Mask 2

Address: 06h

Reset Value: x0000000

Type: Read and Clear

| BIT NO. | NAME            | SIZE<br>(BITS) | DESCRIPTION                                                              |
|---------|-----------------|----------------|--------------------------------------------------------------------------|
| 0       | A/V_Charging    | 1              | 0: Unmask A/V_Charging Interrupt<br>1: Mask A/V_Charging Interrupt       |
| 1       | Reserved_Attach | 1              | 0: Unmask Reserved_Attach Interrupt<br>1: Mask Reserved_Attach Interrupt |
| 2       | ADC_Change      | 1              | 0: Unmask ADC_Change Interrrupt<br>1: Mask ADC_Change Interrrupt         |
| 3       | Stuck_Key       | 1              | 0: Unmask Stuck_Key Interrupt<br>1: Mask Stuck_Key Interrupt             |
| 4       | Stuck_Key_RCV   | 1              | 0: Unmask Stuck_Key_RCV Interrupt<br>1: Mask Stuck_Key_RCV Interrupt     |
| 5       | Connect         | 1              | 0: Unmask Connect Interrupt<br>1: Mask Connect Interrupt t               |
| 6       | OTP_EN          | 1              | 0: Unmask OTP_EN Interrupt<br>1: Mask OTP_EN Interrupt                   |
| 7       | Unused          | 1              |                                                                          |

#### ADC Value

Address: 07h Reset Value: xxx11111 Type: Read

| BIT NO. | NAME      | SIZE<br>(BITS) | DESCRIPTION            |
|---------|-----------|----------------|------------------------|
| 0-4     | ADC value | 5              | ADC value read from ID |
| 5-7     | N/A       | 3              |                        |

www.ti.com



**TSU6712** SCDS321A – MAY 2011–REVISED JULY 2013

Timing Set 1

| Address:     | 08h        |
|--------------|------------|
| Reset Value: | 00000000   |
| Туре:        | Read/Write |

| BIT NO. | NAME           | SIZE<br>(BITS) | DESCRIPTION               |
|---------|----------------|----------------|---------------------------|
| 0-3     | Device wake up | 4              | Device wake up duration   |
| 4-7     | Key press      | 4              | Normal key press duration |

#### **Timing Set 2**

Address: 09h

Reset Value: 0000000

Type: Read/Write

| BIT NO. | NAME           | SIZE<br>(BITS) | DESCRIPTION                       |
|---------|----------------|----------------|-----------------------------------|
| 0-3     | Long key press | 4              | Long key press duration           |
| 4-7     | Switching wait | 4              | Waiting duration before switching |

#### Table 3. Time Table

| SETTING<br>VALUE | DEVICE<br>WAKE UP | KEY PRESS | LONG<br>KEY PRESS | SWITCHING<br>WAIT |
|------------------|-------------------|-----------|-------------------|-------------------|
| 0000             | 50 ms             | 100 ms    | 300 ms            | 10 ms             |
| 0001             | 100 ms            | 200 ms    | 400 ms            | 30 ms             |
| 0010             | 150 ms            | 300 ms    | 500 ms            | 50 ms             |
| 0011             | 200 ms            | 400 ms    | 600 ms            | 70 ms             |
| 0100             | 300 ms            | 500 ms    | 700 ms            | 90 ms             |
| 0101             | 400 ms            | 600 ms    | 800 ms            | 110 ms            |
| 0110             | 500 ms            | 700 ms    | 900 ms            | 130 ms            |
| 0111             | 600 ms            | 800 ms    | 1000 ms           | 150 ms            |
| 1000             | 700 ms            | 900 ms    | 1100 ms           | 170 ms            |
| 1001             | 800 ms            | 1000 ms   | 1200 ms           | 190 ms            |
| 1010             | 900 ms            | -         | 1300 ms           | 210 ms            |
| 1011             | 1000 ms           | -         | 1400 ms           | _                 |
| 1100             | _                 | -         | 1500 ms           | _                 |
| 1101             | -                 | -         | -                 | _                 |
| 1110             | -                 | -         | _                 | _                 |
| 1111             | _                 | -         | _                 | -                 |



SCDS321A - MAY 2011 - REVISED JULY 2013



www.ti.com

#### **Device Type 1**

| Address:     | 0Ah      |
|--------------|----------|
| Reset Value: | 000x0000 |
| Туре:        | Read     |

| BIT NO. | NAME         | SIZE<br>(BITS) | DESCRIPTION                                     |
|---------|--------------|----------------|-------------------------------------------------|
| 0       | Audio type 1 | 1              | Audio device type 1                             |
| 1       | Audio type 2 | 1              | Audio device type 2                             |
| 2       | USB          | 1              | USB host                                        |
| 3       | UART         | 1              | UART                                            |
| 4       | Unused       | 1              |                                                 |
| 5       | CDP          | 1              | Charging Downstream Port (USB Host Hub Charger) |
| 6       | DCP          | 1              | Dedicated Charging Charger                      |
| 7       | USB OTG      | 1              | USB on-the-go device                            |

#### Device Type 2

| Address:     | 0Bh      |
|--------------|----------|
| Reset Value: | 00000000 |
| Type         | Road     |

Type: Read

| BIT NO. | NAME         | SIZE<br>(BITS) | DESCRIPTION          |
|---------|--------------|----------------|----------------------|
| 0       | JIG_USB_ON   | 1              | Factory mode cable   |
| 1       | JIG_USB_OFF  | 1              | Factory mode cable   |
| 2       | JIG_UART_ON  | 1              | Factory mode cable   |
| 3       | JIG_UART_OFF | 1              | Factory mode cable   |
| 4       | PPD          | 1              | Phone-powered device |
| 5       | TTY          | 1              | TTY converter        |
| 6       | A/V          | 1              | A/V cable            |
| 7       | Audio Type 3 | 1              | Audio device type 3  |



#### **Button 1**

Address: 0Ch

Reset Value: 0000000

Type: Read and Clear

> SIZE (BITS) BIT NO. NAME DESCRIPTION Send\_End 0 1 Send\_End key is pressed 1 1 1 Number 1 key is pressed 2 2 1 Number 2 key is pressed 3 3 1 Number 3 key is pressed 4 4 1 Number 4 key is pressed 5 1 Number 5 key is pressed 5 6 6 1 Number 6 key is pressed 7 Number 7 key is pressed 7 1

#### **Button 2**

| Address:     | 0Dh            |
|--------------|----------------|
| Reset Value: | x0000000       |
| Туре:        | Read and Clear |

| BIT NO. | NAME    | SIZE<br>(BITS) | DESCRIPTION              |
|---------|---------|----------------|--------------------------|
| 0       | 8       | 1              | Number 8 key is pressed  |
| 1       | 9       | 1              | Number 9 key is pressed  |
| 2       | 10      | 1              | Number 10 key is pressed |
| 3       | 11      | 1              | Number 11 key is pressed |
| 4       | 12      | 1              | Number 12 key is pressed |
| 5       | Error   | 1              | Error key is pressed     |
| 6       | Unknown | 1              | Unknown key is pressed   |
| 7       | Unused  |                |                          |

**TSU6712** 

SCDS321A - MAY 2011 - REVISED JULY 2013



SCDS321A-MAY 2011-REVISED JULY 2013

#### Manual S/W 1

Address: 13h

Reset Value: 0000000

Type: Read and write

| BIT NO. | NAME                       | SIZE<br>(BITS) | DESCRIPTION                                                                                                                                                      |
|---------|----------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-1     | V <sub>BUS</sub> Switching | 2              | 00: Open all switch<br>01: V <sub>BUS</sub> is connected to OUT (charger)<br>10: V <sub>BUS</sub> is connected to MIC                                            |
| 2-4     | D+ Switching               | 3              | 000: Open all switch<br>001: D+ is connected to D+ of USB port<br>010: D+ is connected to S_R<br>011: D+ is connected to RxD of UART<br>100: D+ Connected to V_R |
| 5-7     | D– Switching               | 3              | 000: Open all switch<br>001: D– is connected to D– of USB port<br>010: D– is connected to S_L<br>011: D– is connected to TxD of UART<br>100: D– Connected to V_L |

#### Manual S/W 2

Address: 14h

Reset Value: xxx00000

Type: Read and write

| BIT NO. | NAME         | SIZE<br>(BITS) | DESCRIPTION                                                                        |
|---------|--------------|----------------|------------------------------------------------------------------------------------|
| 0-1     | ID Switching | 2              | 00: Open all switch<br>01: ID is connected to Video<br>10: ID is connected to IDBP |
| 2       | JIG          | 1              | 0: Low<br>1: High                                                                  |
| 3       | BOOT         | 1              | 0: Low<br>1: High                                                                  |
| 4       | ISET         | 1              | 0: High Impedance<br>1: GND                                                        |
| 5-7     | N/A          |                |                                                                                    |



www.ti.com



INSTRUMENTS

www.ti.com

TSU6712

SCDS321A - MAY 2011 - REVISED JULY 2013



#### Figure 17. TSU6712 Application Schematic



SCDS321A-MAY 2011-REVISED JULY 2013



www.ti.com

| Pin Name          | Pin Number | Critical Component                    |  |  |
|-------------------|------------|---------------------------------------|--|--|
| V <sub>BUS</sub>  | A5         | 1µF~10µF                              |  |  |
|                   |            | ESD Protection Diode                  |  |  |
|                   |            | 0.1 μF                                |  |  |
| V <sub>DDIO</sub> | A2         | 1μF~10 μF                             |  |  |
|                   |            | 0.1 µF                                |  |  |
| V <sub>BAT</sub>  | D1         | 1µF~10µF                              |  |  |
|                   |            | Battery                               |  |  |
|                   |            | 0.1 µF                                |  |  |
| JIG               | E4         | 1kΩ~10kΩ                              |  |  |
| MIC               | B4         | 2.2 kΩ                                |  |  |
|                   |            | 10 µF                                 |  |  |
| ISET              | A3         | Resistor determine by Battery Charger |  |  |
| S_R               | C4         | 220 μF <sup>(1)</sup>                 |  |  |
| S_L               | B3         | 220 μF <sup>(1)</sup>                 |  |  |
| SCL               | C2         | 1kΩ~10kΩ                              |  |  |
| SDA               | B2         | 1kΩ~10kΩ                              |  |  |
| DM                | B5         | 2.2Ω                                  |  |  |
|                   |            | ESD Protection Diode                  |  |  |
| DP                | C5         | 2.2Ω                                  |  |  |
|                   |            | ESD Protection Diode                  |  |  |
| ID                | D5         | 2.2Ω <sup>(1)</sup>                   |  |  |
|                   |            | ESD Protection Diode                  |  |  |

(1) Optional Components

#### **Schematic Guidelines**

- 1.  $V_{BUS}$ ,  $V_{DDIO}$ , & VBAT require  $1\mu F \sim 10\mu F$  and  $0.1\mu F$  decoupling capacitors to reduce noise from circuit elements. The capacitors act as a shunt to block off the noise. The  $0.1\mu F$  capacitor smoothes out high frequencies and has a lower series inductance. The  $1\mu F \sim 10\mu F$  capacitor smoothes out the lower frequencies and has a much higher series inductance. Placing both capacitors will provide better load regulation across the frequency spectrum.
- 2. OUT requires a 10µF load capacitor to prevent sudden increases of voltage on the pin during charging.
- 3. JIG is an open-drain output and therefore requires a  $1k\Omega \sim 10k\Omega$  pull-up resistor to VBAT.
- 4. ISET is an open drain output. It can be used by the battery charger to set the input current limit with a series resistor (for example  $75\Omega$  determined by the charger).
- 5. SCL and SDA require  $1k\Omega \sim 10k\Omega$  pull-up resistors to VDDIO to prevent floating inputs.
- 6. Depending on the codec used, S\_R and S\_L may require DC blocking capacitors as high as 220µF. The capacitor might not be needed if the codec has the capability to provide ground centered signals.
- 7. MIC requires a  $2.2k\Omega$  pull-up resistor to MIC\_BIAS to provide DC bias for the microphone. Additionally the  $10\mu$ F capacitor is required to block the DC signals from MIC\_BIAS to the Audio Codec.
- 8.  $V_{BUS}$ , DM and DP are recommended to have an external resistor 2.2 $\Omega$  to provide extra ballasting to protect the chip and internal circuitry.
  - (a) For ID, if there is less stress on the ID pin then the external 2.2 $\Omega$  resistor is optional.



**TSU6712** 

SCDS321A - MAY 2011 - REVISED JULY 2013

- 9. DM, DP, and ID are rated for 6kV IEC contact discharge protection. To prevent failure in case of an IEC contact discharge greater than 6kV, it is recommended to have an external ESD Protection Diode (~1pF of capacitance allowed) rated for greater than 6kV IEC protection. It is also recommended to have an external ESD Protection Diode to prevent DP and DM from failure in the event of EOS related to electrical surge propagated downstream from the AC power supply.
- 10. V<sub>BUS</sub> is rated for 6kV IEC contact discharge protection. To prevent failure in case of an IEC contact discharge greater than 6kV, it is recommended to have an external ESD Protection Diode (~1pF of capacitance allowed) rated for greater than 6kV IEC protection. It is also recommended to have an external ESD Protection Diode to prevent VBUS from failure in the event of EOS related to electrical surge propagated downstream from the AC power supply.

#### **PCB** Routing Guidelines

Routing Guidelines for USB Signal Integrity

- a. All the USB lines DP, DM, D+ & D-
  - Must have 45Ω single ended characteristic impedance
  - Must have 90Ω differential ended impedance
  - To fulfill USB 2.0 requirements
- b. TSU6712 location
  - Close to the USB connector as possible
  - The distance between the USB controller and the device less than 1 inch
  - Shorter length of the trace will reduce effect of stray noise and radiate less EMI
- c. Minimize use of VIAs for USB related signals
  - Differential transmission lines should be matched as close as possible
  - No VIAs for optimum USB2.0 performance











SCDS321A-MAY 2011-REVISED JULY 2013

#### **REVISION HISTORY**

| Changes from Or | riginal (May 2011) | to Revision A |
|-----------------|--------------------|---------------|
|-----------------|--------------------|---------------|

| • F | Removed all references of carkit from document. |  | 1 |
|-----|-------------------------------------------------|--|---|
|-----|-------------------------------------------------|--|---|



Page

www.ti.com



30-Jun-2015

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TSU6712YFPRB     | ACTIVE | DSBGA        | YFP     | 25   | 3000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | 56N            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight

in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "-" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Addendum-Page 1



30-Jun-2015

Addendum-Page 2



TEXAS INSTRUMENTS

## PACKAGE MATERIALS INFORMATION

27-Jun-2015

### TAPE AND REEL INFORMATION





TAPE DIMENSIONS

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are | nominal |
|---------------------|---------|
|                     |         |

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TSU6712YFPRB | DSBGA           | YFP                | 25 | 3000 | 178.0                    | 9.2                      | 2.19       | 2.19       | 0.62       | 4.0        | 8.0       | Q1               |



**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of TSU6712YFPRB - IC USB SWITCH SP4T 25DSBGA Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



### PACKAGE MATERIALS INFORMATION

27-Jun-2015



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TSU6712YFPRB | DSBGA        | YFP             | 25   | 3000 | 220.0       | 220.0      | 35.0        |



### **MECHANICAL DATA**

YFP (S-XBGA-N25)

DIE-SIZE BALL GRID ARRAY



ES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. B. This drawing is subject to change without notice.

C. NanoFree™ package configuration.

NanoFree is a trademark of Texas Instruments





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated