# **Excellent Integrated System Limited** Stocking Distributor Click to view price, real time Inventory, Delivery & Lifecycle Information: <u>Texas Instruments</u> <u>MSP430F2013QRSATEP</u> For any questions, you can email us directly: sales@integrated-circuit.com Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### MIXED SIGNAL MICROCONTROLLER #### **FEATURES** - Low Supply Voltage Range 1.8 V to 3.6 V - **Ultra-Low Power Consumption** - Active Mode: 220 µA at 1 MHz, 2.2 V - Standby Mode: 0.5 μA - Off Mode (RAM Retention): 0.1 µA - **Five Power-Saving Modes** - Ultra-Fast Wake-Up From Standby Mode in Less Than 1 µs - 16-Bit RISC Architecture, 62.5-ns Instruction **Cycle Time** - **Basic Clock Module Configurations:** - Internal Frequencies up to 16 MHz With Four Calibrated Frequencies to ±1% - Internal Very Low-Power Low-Frequency **Oscillator** - 32-kHz Crvstal (1) - External Digital Clock Source - 16-Bit Timer A With Two Capture/Compare Registers - 16-Bit Sigma-Delta A/D Converter With Differential PGA Inputs and Internal Reference (2) - Universal Serial Interface (USI) Supporting SPI and I2C - Crystal oscillator cannot be operated beyond 105°C. - ADC performance characterized up to 105°C only. - **Brownout Detector** - Serial Onboard Programming, No External **Programming Voltage Needed, Programmable Code Protection by Security Fuse** - On-Chip Emulation Logic With Spy-Bi-Wire Interface - 2KB + 256B Flash Memory; 128B RAM - Available in a 16-Pin QFN Package - For Complete Module Descriptions, See the MSP430x2xx Family User's Guide (SLAU144) ### SUPPORTS DEFENSE. AEROSPACE. AND MEDICAL APPLICATIONS - **Controlled Baseline** - One Assembly/Test Site - One Fabrication Site - Available in Extended (-40°C/125°C) Temperature Range<sup>(3)</sup> - **Extended Product Life Cycle** - **Extended Product-Change Notification** - **Product Traceability** (3) Custom temperature ranges available ### **DESCRIPTION** The Texas Instruments MSP430 family of ultra-low-power microcontrollers consist of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low-power modes is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 1 µs. The MSP430F2013 is an ultra-low-power mixed signal microcontroller with a built-in 16-bit timer and ten I/O pins. In addition, the MSP430F2013 has a built-in communication capability using synchronous protocols (SPI or I2C) and a 16-bit sigma-delta A/D converter. Typical applications include sensor systems that capture analog signals, convert them to digital values, and then process the data for display or for transmission to a host system. Stand alone RF sensor front end is another area of application. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com ### Table 1. ORDERING INFORMATION(1) | T <sub>A</sub> | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER | VID NUMBER | |----------------|------------------------|-----------------------|----------------| | -40°C to 125°C | QFN (RSA) | MSP430F2013QRSATEP | V62/11613-01XE | - (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com. - (2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ### **Device Pinout** See port schematics section for detailed I/O information. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP **TEXAS** Instruments www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### **Functional Block Diagram** NOTE: See port schematics section for detailed I/O information. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com #### **Table 2. Terminal Functions** | TERMINA | | | Table 2. Terminal Functions | |---------------------------------------------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O | DESCRIPTION | | P1.0/TACLK/ACLK/A0+ | 1 | I/O | General-purpose digital I/O pin Timer_A, clock signal TACLK input ACLK signal output SD16_A positive analog input A0 | | P1.1/TA0/A0-/A4+ | 2 | I/O | General-purpose digital I/O pin Timer_A, capture: CCI0A input, compare: Out0 output SD16_A negative analog input A0 SD16_A positive analog input A4 | | P1.2/TA1/A1+/A4- | 3 | I/O | General-purpose digital I/O pin<br>Timer_A, capture: CCI1A input, compare: Out1 output<br>SD16_A positive analog input A1<br>SD16_A negative analog input A4 | | P1.3/VREF/A1- | 4 | I/O | General-purpose digital I/O pin Input for an external reference voltage/internal reference voltage output (can be used as mid-voltage) SD16_A negative analog input A1 | | P1.4/SMCLK/A2+/TCK | 5 | I/O | General-purpose digital I/O pin SMCLK signal output SD16_A positive analog input A2 JTAG test clock, input terminal for device programming and test | | P1.5/TA0/A2-/SCLK/TMS | 6 | I/O | General-purpose digital I/O pin Timer_A, compare: Out0 output SD16_A negative analog input A2 USI: external clock input in SPI or I2C mode; clock output in SPI mode JTAG test mode select, input terminal for device programming and test | | P1.6/TA1/A3+/SDO/SCL/<br>TDI/TCLK | 7 | I/O | General-purpose digital I/O pin Timer_A, capture: CCl1B input, compare: Out1 output SD16_A positive analog input A3 USI: Data output in SPI mode; I2C clock in I2C mode JTAG test data input or test clock input during programming and test | | P1.7/A3-/SDI/SDA/<br>TDO/TDI <sup>(1)</sup> | 8 | I/O | General-purpose digital I/O pin SD16_A negative analog input A3 USI: Data input in SPI mode; I2C data in I2C mode JTAG test data output terminal or test data input during programming and test | | XIN/P2.6/TA1 | 12 | I/O | Input terminal of crystal oscillator<br>General-purpose digital I/O pin<br>Timer_A, compare: Out1 output | | XOUT/P2.7 | 11 | I/O | Output terminal of crystal oscillator<br>General-purpose digital I/O pin (2) | | RST/NMI/SBWTDIO | 9 | l | Reset or nonmaskable interrupt input Spy-Bi-Wire test data input/output during programming and test | | TEST/SBWTCK | 10 | I | Selects test mode for JTAG pins on Port 1. The device protection fuse is connected to TEST. Spy-Bi-Wire test clock input during programming and test | | DV <sub>CC</sub> | 16 | | Digital supply voltage | | AV <sub>CC</sub> | 15 | | Analog supply voltage | | DV <sub>SS</sub> | 14 | | Digital ground reference | | AV <sub>SS</sub> | 13 | | Analog ground reference | | QFN Pad | Pad | NA | QFN package pad. Connection to VSS is recommended. | <sup>(1)</sup> TDO or TDI is selected via JTAG instruction. <sup>(2)</sup> If XOUT/P2.7 is used as an input, excess current flows until P2SEL.7 is cleared. This is due to the oscillator output driver connection to this pad after reset. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 MSP430F2013-EP #### **SHORT-FORM DESCRIPTION** ### **CPU** The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand. The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock. Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator respectively. The remaining registers are general-purpose registers. Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions. #### **Instruction Set** The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 3 shows examples of the three types of instruction formats; Table 4 shows the address modes. | Program Counter | PC/R0 | |--------------------------|-----------| | Stack Pointer | SP/R1 | | Status Register | SR/CG1/R2 | | Constant Generator | CG2/R3 | | General-Purpose Register | R4 | | General-Purpose Register | R5 | | General-Purpose Register | R6 | | General-Purpose Register | R7 | | General-Purpose Register | R8 | | General-Purpose Register | R9 | | General-Purpose Register | R10 | | General-Purpose Register | R11 | | General-Purpose Register | R12 | | General-Purpose Register | R13 | | General-Purpose Register | R14 | | General-Purpose Register | R15 | | | | ### **Table 3. Instruction Word Formats** | INSTRUCTION FORMAT | EXAMPLE | OPERATION | |-----------------------------------|-----------|-----------------------| | Dual operands, source-destination | ADD R4,R5 | R4 + R5> R5 | | Single operands, destination only | CALL R8 | PC>(TOS), R8> PC | | Relative jump, un/conditional | JNE | Jump-on-equal bit = 0 | ### **Table 4. Address Mode Descriptions** | ADDRESS MODE | S <sup>(1)</sup> | D <sup>(1)</sup> | SYNTAX | EXAMPLE | OPERATION | |------------------------|------------------|-------------------|---------------------------------|------------------|-----------------------------| | Register | ✓ | ✓ | MOV Rs,Rd | MOV R10,R11 | R10> R11 | | Indexed | Indexed ✓ ✓ | | MOV X(Rn),Y(Rm) MOV 2(R5),6(R6) | | M(2+R5)> M(6+R6) | | Symbolic (PC relative) | ✓ | ✓ | MOV EDE,TONI | | M(EDE)> M(TONI) | | Absolute | ✓ | ✓ MOV &MEM,&TCDAT | | | M(MEM)> M(TCDAT) | | Indirect | ✓ | | MOV @Rn,Y(Rm) | MOV @R10,Tab(R6) | M(R10)> M(Tab+R6) | | Indirect autoincrement | ✓ | | MOV @Rn+,Rm | MOV @R10+,R11 | M(R10)> R11<br>R10 + 2> R10 | | Immediate | ✓ | | MOV #X,TONI | MOV #45,TONI | #45> M(TONI) | (1) S = source, D = destination Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com ### **Operating Modes** The MSP430 has one active mode and five software-selectable low-power modes of operation. An interrupt event can wake the device from any of the five low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program. The following six operating modes can be configured by software: - Active mode (AM) - All clocks are active - Low-power mode 0 (LPM0) - CPU is disabled - ACLK and SMCLK remain active - MCLK is disabled - Low-power mode 1 (LPM1) - CPU is disabled - ACLK and SMCLK remain active. MCLK is disabled - DCO's dc-generator is disabled if DCO not used in active mode - Low-power mode 2 (LPM2) - CPU is disabled - MCLK and SMCLK are disabled - DCO's dc-generator remains enabled - ACLK remains active - Low-power mode 3 (LPM3) - CPU is disabled - MCLK and SMCLK are disabled - DCO's dc-generator is disabled - ACLK remains active - Low-power mode 4 (LPM4) - CPU is disabled - ACLK is disabled - MCLK and SMCLK are disabled - DCO's dc-generator is disabled - Crystal oscillator is stopped Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### **Interrupt Vector Addresses** The interrupt vectors and the power-up starting address are located in the address range of 0FFFFh to 0FFC0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence. If the reset vector (located at address 0FFFEh) contains 0FFFFh (for example, flash is not programmed) the CPU goes into LPM4 immediately after power-up. **Table 5. Interrupt Sources** | INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM<br>INTERRUPT | WORD ADDRESS | PRIORITY | |--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------|------------------|-----------------| | Power-up<br>External reset<br>Watchdog Timer+<br>Flash key violation<br>PC out-of-range <sup>(1)</sup> | PORIFG<br>RSTIFG<br>WDTIFG<br>KEYV<br>See <sup>(2)</sup> | Reset | 0FFFEh | 31, highest | | NMI<br>Oscillator fault<br>Flash memory access violation | NMIIFG<br>OFIFG<br>ACCVIFG <sup>(2)(3)</sup> | (non)-maskable,<br>(non)-maskable,<br>(non)-maskable | 0FFFCh | 30 | | | | | 0FFFAh | 29 | | | | | 0FFF8h | 28 | | Watchdog Timer+ | WDTIFG | maskable | 0FFF4h | 26 | | Timer_A2 | TACCR0 CCIFG <sup>(4)</sup> | maskable | 0FFF2h | 25 | | Timer_A2 | TACCR1 CCIFG.TAIFG (2)(4) | maskable | 0FFF0h | 24 | | | | | 0FFEEh | 23 | | | | | 0FFECh | 22 | | SD16_A | SD16CCTL0 SD16OVIFG,<br>SD16CCTL0 SD16IFG <sup>(2)(4)</sup> | maskable | | | | USI | USIIFG, USISTTIFG <sup>(2)(4)</sup> | maskable | 0FFE8h | 20 | | I/O Port P2 (two flags) | P2IFG.6 to P2IFG.7 <sup>(2)(4)</sup> | maskable | 0FFE6h | 19 | | I/O Port P1 (eight flags) | P1IFG.0 to P1IFG.7 <sup>(2)(4)</sup> | maskable | 0FFE4h | 18 | | • | | _ | 0FFE2h | 17 | | | | | 0FFE0h | 16 | | See <sup>(5)</sup> | | | 0FFDEh to 0FFC0h | 15 to 0, lowest | <sup>(1)</sup> A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h to 01FFh) or from within unused address ranges. <sup>(2)</sup> Multiple source flags <sup>(3) (</sup>non)-maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt enable cannot. <sup>(4)</sup> Interrupt flags are located in the module. <sup>(5)</sup> The interrupt vectors at addresses 0FFDEh to 0FFC0h are not used in this device and can be used for regular program code if necessary. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com ### **Special Function Registers** Most interrupt and module enable bits are collected into the lowest address space. Special function register bits not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement. Legend Bit can be read and written. > rw-0,1: Bit can be read and written. It is reset or set by PUC. rw-(0,1): Bit can be read and written. It is reset or set by POR. > > SFR bit is not present in device. #### Table 6. Interrupt Enable Register 1 and 2 | Address | 1 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|------------|-----------------------------------|--------------------|-----------------|------------------|--------------------|-----------------|--------------|--|--|--| | 00h | | | ACCVIE | NMIIE | | | OFIE | WDTIE | | | | | | | | rw-0 | rw-0 | | | rw-0 | rw-0 | | | | | WDTIE | | g Timer interrup<br>mer mode. | ot enable. Inactiv | e if watchdog r | node is selected | I. Active if Watch | dog Timer is co | onfigured in | | | | | OFIE | Oscillator | Oscillator fault interrupt enable | | | | | | | | | | | NMIIE | (Non)mas | skable interrupt | enable | | | | | | | | | | ACCVIE | Flash acc | cess violation in | terrupt enable | | | | | | | | | | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | 01h | | | | | | | | | | | | #### Table 7. Interrupt Flag Register 1 and 2 | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|--------|--------|--------|-------|--------| | 02h | | | | NMIIFG | RSTIFG | PORIFG | OFIFG | WDTIFG | | | | | | rw-0 | rw-(0) | rw-(1) | rw-1 | rw-(0) | **WDTIFG** Set on watchdog timer overflow (in watchdog mode) or security key violation. Reset on $V_{\rm CC}$ power-on or a reset condition at the $\overline{\rm RST}/NMI$ pin in reset mode. **OFIFG** Flag set on oscillator fault. **PORIFG** Power-On Reset interrupt flag. Set on V<sub>CC</sub> power-up. External reset interrupt flag. Set on a reset condition at RST/NMI pin in reset mode. Reset on V<sub>CC</sub> power-up. **RSTIFG** **NMIIFG** Set via RST/NMI pin | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|---|---|---|---|---| | 03h | | | | | | | | | Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### **Memory Organization** **Table 8. Memory Organization** | | | MSP430F200x | MSP430F201x | |-------------------------------------------------------|------------------------------|---------------------------|---------------------------------------------| | Memory<br>Main: interrupt vector<br>Main: code memory | Size<br>Flash<br>Flash | 0FFFFh-0FFC0h | 2KB Flash<br>0FFFFh-0FFC0h<br>0FFFFh-0F800h | | Information memory | Size<br>Flash | , | 256 Byte<br>010FFh - 01000h | | RAM | Size | 128 Byte<br>027Fh - 0200h | 128 Byte<br>027Fh - 0200h | | Peripherals | 16-bit<br>8-bit<br>8-bit SFR | 0FFh - 010h | 01FFh - 0100h<br>0FFh - 010h<br>0Fh - 00h | ### Flash Memory The flash memory can be programmed via the Spy-Bi-Wire/JTAG port, or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include: - Flash memory has n segments of main memory and four segments of information memory (A to D) of 64 bytes each. Each segment in main memory is 512 bytes in size. - Segments 0 to n may be erased in one step, or each segment may be individually erased. - Segments A to D can be erased individually, or as a group with segments 0 to n. Segments A to D are also called *information memory*. - Segment A contains calibration data. After reset segment A is protected against programming and erasing. It can be unlocked but care should be taken not to erase this segment if the device-specific calibration data is required. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com ### **Peripherals** Peripherals are connected to the CPU through data, address, and control busses and can be handled using all instructions. For complete module descriptions, refer to the MSP430F2xx Family User's Guide. ### **Oscillator and System Clock** The clock system is supported by the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal very-low-power low-frequency oscillator and an internal digitally-controlled oscillator (DCO). The basic clock module is designed to meet the requirements of both low system cost and low power consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 1 µs. The basic clock module provides the following clock signals: - Auxiliary clock (ACLK), sourced either from a 32768-Hz watch crystal or the internal LF oscillator. - Main clock (MCLK), the system clock used by the CPU. - · Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules. Table 9. DCO Calibration Data (Provided From Factory in Flash Information Memory Segment A) | DCO FREQUENCY | CALIBRATION REGISTER | SIZE | ADDRESS | |---------------|----------------------|------|---------| | 1 MHz | CALBC1_1MHZ | byte | 010FFh | | I IVIDZ | CALDCO_1MHZ | byte | 010FEh | | 0.1411 | CALBC1_8MHZ | byte | 010FDh | | 8 MHz | CALDCO_8MHZ | byte | 010FCh | | 40 MH= | CALBC1_12MHZ | byte | 010FBh | | 12 MHz | CALDCO_12MHZ | byte | 010FAh | | 46 MH= | CALBC1_16MHZ | byte | 010F9h | | 16 MHz | CALDCO_16MHZ | byte | 010F8h | #### **Brownout** The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off. ### Digital I/O There is one 8-bit I/O port implemented—port P1—and two bits of I/O port P2: - All individual I/O bits are independently programmable. - Any combination of input, output, and interrupt condition is possible. - Edge-selectable interrupt input capability for all the eight bits of port P1 and the two bits of port P2. - Read/write access to port-control registers is supported by all instructions. - Each I/O has an individually programmable pullup/pulldown resistor. #### Watchdog Timer (WDT+) The primary function of the watchdog timer (WDT+) module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be disabled or configured as an interval timer and can generate interrupts at selected time intervals. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### Timer\_A2 Timer\_A2 is a 16-bit timer/counter with two capture/compare registers. Timer\_A2 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A2 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers. Table 10. Timer\_A2 Signal Connections | INPUT PIN NUMBER | | DEVICE INPUT | MODULE | MODULE | MODULE | OUTPUT PIN NUMBER | | | |------------------|----------|-----------------|------------------|--------|------------------|-------------------|-----------|--| | PW, N | RSA | SIGNAL | INPUT NAME BLOCK | | OUTPUT<br>SIGNAL | PW, N | RSA | | | 2 - P1.0 | 1 - P1.0 | TACLK | TACLK | Timer | NA | | | | | | | ACLK | ACLK | | | | | | | | | SMCLK | SMCLK | | | | | | | 2 - P1.0 | 1 - P1.0 | TACLK | INCLK | | | | | | | 3 - P1.1 | 2 - P1.1 | TA0 | CCI0A | CCR0 | TA0 | 3 - P1.1 | 2 - P1.1 | | | 7 - P1.5 | 6 - P1.5 | ACLK (internal) | CCI0B | | | 7 - P1.5 | 6 - P1.5 | | | | | V <sub>SS</sub> | GND | | | | | | | | | V <sub>CC</sub> | V <sub>CC</sub> | | | | | | | 4 - P1.2 | 3 - P1.2 | TA1 | CCI1A | CCR1 | TA1 | 4 - P1.2 | 3 - P1.2 | | | 8 - P1.6 | 7 - P1.6 | TA1 | CCI1B | | | 8 - P1.6 | 7 - P1.6 | | | | | V <sub>SS</sub> | GND | | | 13 - P2.6 | 12 - P2.6 | | | | | V <sub>CC</sub> | V <sub>CC</sub> | | | | | | Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com #### USI The universal serial interface (USI) module is used for serial data communication and provides the basic hardware for synchronous communication protocols like SPI and I2C. #### **SD16\_A** The SD16\_A module supports 16-bit analog-to-digital conversions. The module implements a 16-bit sigma-delta core and reference generator. In addition to external analog inputs, internal $V_{CC}$ sense and temperature sensors are also available. ### **Peripheral File Map** **Table 11. Peripherals With Word Access** | SD16_A | General Control Channel 0 Control Interrupt vector word register Channel 0 conversion memory | SD16CTL<br>SD16CCTL0<br>SD16IV<br>SD16MEM0 | 0100h<br>0102h<br>0110h<br>0112h | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------| | Timer_A | Capture/compare register Capture/compare register Timer_A register Capture/compare control Capture/compare control Timer_A control Timer_A interrupt vector | TACCR1 TACCR0 TAR TACCTL1 TACCTL0 TACTL TAIV | 0174h<br>0172h<br>0170h<br>0164h<br>0162h<br>0160h<br>012Eh | | Flash Memory | Flash control 3 Flash control 2 Flash control 1 | FCTL3<br>FCTL2<br>FCTL1 | 012Ch<br>012Ah<br>0128h | | Watchdog Timer+ | Watchdog/timer control | WDTCTL | 0120h | ### **Table 12. Peripherals With Byte Access** | SD16_A | Channel 0 Input Control<br>Analog Enable | SD16INCTL0<br>SD16AE | 0B0h<br>0B7h | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------| | USI | USI control 0 USI control 1 USI clock control USI bit counter USI shift register | USICTL0<br>USICTL1<br>USICKCTL<br>USICNT<br>USISR | 078h<br>079h<br>07Ah<br>07Bh<br>07Ch | | Basic Clock System+ | Basic clock system control 3 Basic clock system control 2 Basic clock system control 1 DCO clock frequency control | BCSCTL3 BCSCTL2 BCSCTL1 DCOCTL | 053h<br>058h<br>057h<br>056h | | Port P2 | Port P2 resistor enable Port P2 selection Port P2 interrupt enable Port P2 interrupt edge select Port P2 interrupt flag Port P2 direction Port P2 output Port P2 input | P2REN P2SEL P2IE P2IES P2IFG P2DIR P2OUT P2IN | 02Fh<br>02Eh<br>02Dh<br>02Ch<br>02Bh<br>02Ah<br>029h<br>028h | | Port P1 | Port P1 resistor enable Port P1 selection Port P1 interrupt enable Port P1 interrupt edge select Port P1 interrupt flag Port P1 direction Port P1 output Port P1 input | P1REN P1SEL P1IE P1IES P1IFG P1DIR P1OUT P1IN | 027h<br>026h<br>025h<br>024h<br>023h<br>022h<br>021h<br>020h | | Special Function | SFR interrupt flag 2 SFR interrupt flag 1 SFR interrupt enable 2 SFR interrupt enable 1 | IFG2<br>IFG1<br>IE2<br>IE1 | 003h<br>002h<br>001h<br>000h | Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### Absolute Maximum Ratings<sup>(1)</sup> | | Voltage applied at V <sub>CC</sub> to V <sub>SS</sub> | | -0.3 V to 4.1 V | |-------|-------------------------------------------------------|---------------------|-----------------------------------| | | Voltage applied to any pin (2) | | -0.3 V to V <sub>CC</sub> + 0.3 V | | | Diode current at any device terminal | | ±2 mA | | _ | Storage temperature (3) | Unprogrammed device | -55°C to 150°C | | I stg | Storage temperature (3) | Programmed device | -40°C to 150°C | - (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltages referenced to V<sub>SS</sub>. The JTAG fuse-blow voltage, V<sub>FB</sub>, is allowed to exceed the absolute maximum rating. The voltage is applied to the TEST pin when blowing the JTAG fuse. - (3) Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels. #### THERMAL INFORMATION | | | MSP430F2013-EP | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------| | | Junction-to-ambient thermal resistance (2) Junction-to-case (top) thermal resistance (3) Junction-to-board thermal resistance (4) Junction-to-top characterization parameter (5) Junction-to-board characterization parameter (6) Junction-to-case (bottom) thermal resistance (7) | RSA | UNITS | | | | 16 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance <sup>(2)</sup> | 38.1 | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3) | 26 | | | $\theta_{JB}$ | Junction-to-board thermal resistance (4) | 7.5 | 00.004 | | Ψлт | Junction-to-top characterization parameter <sup>(5)</sup> | 0.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter <sup>(6)</sup> | 5.7 | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | 1.9 | | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (5) The junction-to-top characterization parameter, $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). - (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. #### **Recommended Operating Conditions** | | | | MIN | NOM | MAX | UNIT | |---------------------|----------------------------------------------------------------|-------------------------------------------------------|-----|-----|-----|------| | V | Cumply veltage | During program execution | 1.8 | | 3.6 | V | | V <sub>CC</sub> | Supply voltage | During flash program/erase | 2.2 | | 3.6 | V | | $V_{SS}$ | V <sub>SS</sub> Supply voltage | | | 0 | | ٧ | | $T_A$ | Operating free-air temperature | | -40 | | 125 | °C | | | | $V_{CC} = 1.8 \text{ V},$<br>Duty cycle = 50% ± 10% | dc | | 6 | | | f <sub>SYSTEM</sub> | Processor frequency (maximum MCLK frequency) <sup>(1)(2)</sup> | $V_{CC} = 2.7 \text{ V},$<br>Duty cycle = 50% ± 10% | dc | | 12 | MHz | | | | $V_{CC} \ge 3.3 \text{ V},$<br>Duty cycle = 50% ± 10% | dc | | 16 | | - (1) The MSP430 CPU is clocked directly with MCLK. Both the high and low phase of MCLK must not exceed the pulse width of the specified maximum frequency. - (2) Modules might have a different maximum input clock specification. See the specification of the respective module in this data sheet. SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com Note: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum V<sub>CC</sub> of 2.2 V. Figure 1. Safe Operating Area - (1) See data sheet for absolute maximum and minimum recommended operating conditions. - (2) Silicon operating life design goal is 10 years at 110°C junction temperture (does not include package interconnect - The predicted operating lifetime vs. junction temperature is based on reliability modeling using electromigration as the dominant failure mechanism affecting device wearout for the specific device process and design characteristics. Figure 2. Operating Life Derating Chart MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### **Electrical Characteristics** ### Active Mode Supply Current Into V<sub>CC</sub> Excluding External Current over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)(2) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----|-----|-----|------| | I <sub>AM,1MHz</sub> | Active mode (AM)<br>current (1 MHz) | $\begin{split} f_{DCO} &= f_{MCLK} = f_{SMCLK} = 1 \text{ MHz}, \\ f_{ACLK} &= 32768 \text{ Hz}, \\ \text{Program executes in flash,} \\ \text{BCSCTL1} &= \text{CALBC1\_1MHZ,} \\ \text{DCOCTL} &= \text{CALDCO\_1MHZ,} \\ \text{CPUOFF} &= 0, \text{SCG0} = 0, \\ \text{SCG1} &= 0, \text{OSCOFF} = 0 \end{split}$ | | 2.2 V<br>3 V | | 310 | 380 | μА | | | | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 1 \text{ MHz},$ | | 2.2 V | | 190 | | | | I <sub>AM,1MHz</sub> | Active mode (AM)<br>current (1 MHz) | f <sub>ACLK</sub> = 32768 Hz,<br>Program executes in RAM,<br>BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>CPUOFF = 0, SCG0 = 0,<br>SCG1 = 0, OSCOFF = 0 | | 3 V | | 265 | | μА | | | | $f_{MCLK} = f_{SMCLK} = f_{ACLK} = 32768 \text{ Hz/8}$ | -40°C to 85°C | 2.2 V | | 1.2 | 3 | | | | | = 4096 Hz,<br>f <sub>DCO</sub> = 0 Hz, | 125°C | 2.2 V | | | 6 | | | I <sub>AM.4kHz</sub> | Active mode (AM) | Program executes in flash, | -40°C to 85°C | 3 V | | 1.6 | 4 | μA | | 'AM,4KHZ | current (4 kHz) | SELMx = 11, SELS = 1,<br>DIVMx = DIVSx = DIVAx = 11,<br>CPUOFF = 0, SCG0 = 1,<br>SCG1 = 0, OSCOFF = 0 | 125°C | 3 V | | | 7 | μ, ι | | | | $f_{MCLK} = f_{SMCLK} = f_{DCO(0, 0)} \approx 100 \text{ kHz},$ | -40°C to 85°C | 2.2 V | | 37 | 50 | | | | Active mode (AM) | f <sub>ACLK</sub> = 0 Hz,<br>Program executes in flash, | 125°C | 2.2 V | | | 65 | | | I <sub>AM,100kHz</sub> | current (100 kHz) | RSELx = 0, $DCOx = 0$ , | -40°C to 85°C | 3 V | | 40 | 55 | μA | | | | CPUOFF = 0, SCG0 = 0,<br>SCG1 = 0, OSCOFF = 1 | 125°C | 3 V | | | 70 | | - All inputs are tied to 0 V or to $V_{CC}$ . Outputs do not source or sink any current. External crystal not used. The currents are characterized with a clock derived from alternate external clock source. # Typical Characteristics - Active Mode Supply Current (Into V<sub>cc</sub>) Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com ### Low-Power Mode Supply Currents (Into V<sub>CC</sub>) Excluding External Current | P | ARAMETER | TEST CONDITIONS | T <sub>A</sub> | V <sub>CC</sub> | MIN 7 | ΥP | MAX | UNIT | |--------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-------|-------------------------------------------------|----------|------| | I <sub>LPM0,1MHz</sub> | Low-power mode 0 (LPM0) current <sup>(3)</sup> | $ \begin{aligned} &f_{\text{MCLK}} = 0 \text{ MHz}, \\ &f_{\text{SMCLK}} = f_{\text{DCO}} = 1 \text{ MHz}, \\ &f_{\text{ACLK}} = 32,768 \text{ Hz}, \\ &\text{BCSCTL1} = \text{CALBC1\_1MHZ}, \\ &\text{DCOCTL} = \text{CALDCO\_1MHZ}, \\ &\text{CPUOFF} = 1, \text{SCG0} = 0, \\ &\text{SCG1} = 0, \text{OSCOFF} = 0 \end{aligned} $ | | 2.2 V<br>3 V | | 65<br>85 | 108 | μA | | I <sub>LPM0,100kHz</sub> | Low-power mode 0 (LPM0) current <sup>(3)</sup> | $\begin{split} &f_{\text{MCLK}} = 0 \text{ MHz}, \\ &f_{\text{SMCLK}} = f_{\text{DCO}(0,\ 0)} \approx 100 \text{ kHz}, \\ &f_{\text{ACLK}} = 0 \text{ Hz}, \\ &\text{RSELx} = 0, \text{DCOx} = 0, \\ &\text{CPUOFF} = 1, \text{SCG0} = 0, \\ &\text{SCG1} = 0, \text{OSCOFF} = 1 \end{split}$ | | 2.2 V<br>3 V | | 37<br>41 | 52<br>56 | μA | | | | $f_{MCLK} = f_{SMCLK} = 0 MHz,$ | -40°C to 85°C | 2.2 V | | 22 | 29 | | | | | $f_{DCO} = 1 \text{ MHz},$<br>$f_{ACLK} = 32,768 \text{ Hz},$ | 125°C | Z.Z V | | | 34 | | | I <sub>LPM2</sub> | Low-power mode 2 (LPM2) current <sup>(4)</sup> | BCSCTL1 = CALBC1_1MHZ, | -40°C to 85°C | | | 25 | 32 | μΑ | | | (El MZ) outlon | DCOCTL = CALDCO_1MHZ,<br>CPUOFF = 1, SCG0 = 0,<br>SCG1 = 1, OSCOFF = 0 | 125°C | 3 V | | | 37 | | | | | | -40°C | | | 0.7 | 1.2 | | | | | | 25°C | 221/ | | 0.7 | 1 | _ | | | | | 85°C | 2.2 V | | 1.4 | 2.3 | | | | Low-power mode 3 | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$<br>$f_{ACLK} = 32,768 \text{ Hz},$ | 125°C | | | 3 | 6.5 | | | I <sub>LPM3,LFXT1</sub> | (LPM3) current <sup>(3)</sup> | CPUOFF = 1, SCG0 = 1, | -40°C | | | 0.9 | 1.2 | μA | | | | SCG1 = 1, OSCOFF = 0 | 25°C | 0.1/ | | 0.9 | 1.2 | | | | | | 85°C | 3 V | | 1.6 | 2.8 | | | | | | 125°C | | | 3 6.5<br>0.9 1.2<br>0.9 1.2<br>1.6 2.8<br>3 7.6 | 7.6 | • | | | | | -40°C | | | 0.4 | 0.7 | | | | | | 25°C | 0.01/ | | 0.5 | 0.7 | | | | | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$ | 85°C | 2.2 V | | 1 | 1.6 | | | | Low-power mode 3 | f <sub>ACLK</sub> from internal LF oscillator | 125°C | | | 2 | 5.5 | | | I <sub>LPM3,VLO</sub> | (LPM3) current <sup>(4)</sup> | (VLO),<br>CPUOFF = 1, SCG0 = 1, | -40°C | | | 0.5 | 0.9 | μA | | | | SCG1 = 1, OSCOFF = 0 | 25°C | 0., | | 0.6 | 0.9 | | | | | | 85°C | 3 V | | 1.3 | 1.8 | • | | | | | 125°C | | | 2.5 | 6.5 | • | | | | , , , , , , , , , , , , , , , , , , , , | -40°C | | | 0.1 | 0.5 | | | | Low-power mode 4 | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$<br>$f_{ACLK} = 0 \text{ Hz},$ | 25°C | 0.034/034 | | 0.1 | 0.5 | uA | | I <sub>LPM4</sub> | (LPM4) current <sup>(5)</sup> | CPUOFF = 1, SCG0 = 1, | 85°C | 2.2 V/3 V | | 8.0 | 1.5 | | | | | SCG1 = 1, OSCOFF = 1 | 125°C | 1 | | 2 | 4.4 | • | - All inputs are tied to 0 V or to $V_{CC}$ . Outputs do not source or sink any current. External crystal not used. The currents are characterized with a clock derived from alternate external clock source. - Current for brownout and WDT clocked by SMCLK included. - Current for brownout and WDT clocked by ACLK included. - Current for brownout included. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### Schmitt-Trigger Inputs (Ports P1 and P2) over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------------------------------|--------------------------------------------------------------------|-----------------|----------------------|-----|----------------------|------| | | | | | 0.45 V <sub>CC</sub> | | 0.75 V <sub>CC</sub> | | | $V_{IT+}$ | Positive-going input threshold voltage | | 2.2 V | 1.00 | | 1.65 | V | | | | | 3 V | 1.35 | | 2.25 | | | | | | | 0.25 V <sub>CC</sub> | | 0.55 V <sub>CC</sub> | | | $V_{\text{IT-}}$ | / <sub>IT-</sub> Negative-going input threshold voltage | | 2.2 V | 0.55 | | 1.20 | V | | | | | 3 V | 0.75 | | 1.65 | | | \/ | legat voltege bysteresis (V V V | | 2.2 V | 0.2 | | 1.0 | | | $V_{hys}$ | Input voltage hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) | | 3 V | 0.3 | | 1.0 | V | | R <sub>Pull</sub> | Pullup/pulldown resistor | For pullup: $V_{IN} = V_{SS}$ ,<br>For pulldown: $V_{IN} = V_{CC}$ | | 20 | 35 | 50 | kΩ | | C <sub>I</sub> | Input capacitance | $V_{IN} = V_{SS}$ or $V_{CC}$ | | | 5 | | pF | ### Inputs (Ports P1 and P2) over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |--------------------|-----------|----------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------| | t <sub>(int)</sub> | | Port P1, P2: P1.x to P2.x, External trigger pulse width to set interrupt flag <sup>(1)</sup> | 2.2 V/3 V | 25 | | | ns | <sup>(1)</sup> An external signal sets the interrupt flag every time the minimum interrupt pulse width t<sub>(int)</sub> is met. It may be set even with trigger signals shorter than t<sub>(int)</sub>. ### Leakage Current (Ports P1 and P2) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | MAX | UNIT | |------------------------|--------------------------------|-----------------|-----------------|-----|-----|------| | I <sub>Ika(Px v)</sub> | High-impedance leakage current | See (1) and (2) | 2.2 V/3 V | | ±50 | nΑ | - (1) The leakage current is measured with V<sub>SS</sub> or V<sub>CC</sub> applied to the corresponding pin(s), unless otherwise noted. - (2) The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup/pulldown resistor is Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com ### **Outputs (Ports P1 and P2)** over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP MAX | UNIT | | |---------------------|---------------------------|---------------------------------------|-----------------|------------------------|------------------------|------|--| | | | $I_{(OHmax)} = -1.5 \text{ mA}^{(1)}$ | 2.2 V | V <sub>CC</sub> - 0.25 | $V_{CC}$ | | | | V | High level output valtage | $I_{(OHmax)} = -6 \text{ mA}^{(2)}$ | 2.2 V | V <sub>CC</sub> - 0.6 | $V_{CC}$ | V | | | V <sub>OH</sub> Hig | nigh-level output voltage | $I_{(OHmax)} = -1.5 \text{ mA}^{(1)}$ | 3 V | V <sub>CC</sub> - 0.25 | V <sub>CC</sub> | V | | | | | $I_{(OHmax)} = -6 \text{ mA}^{(2)}$ | 3 V | V <sub>CC</sub> - 0.6 | V <sub>CC</sub> | | | | | | $I_{(OLmax)} = 1.5 \text{ mA}^{(1)}$ | 2.2 V | V <sub>SS</sub> | $V_{SS} + 0.25$ | | | | V | Low lovel output voltage | $I_{(OLmax)} = 6 \text{ mA}^{(2)}$ | 2.2 V | V <sub>SS</sub> | V <sub>SS</sub> + 0.6 | , | | | V <sub>OL</sub> | Low-level output voltage | $I_{(OLmax)} = 1.5 \text{ mA}^{(1)}$ | 3 V | V <sub>SS</sub> | V <sub>SS</sub> + 0.25 | V | | | | | $I_{(OLmax)} = 6 \text{ mA}^{(2)}$ | 3 V | V <sub>SS</sub> | V <sub>SS</sub> + 0.6 | | | <sup>(1)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±12 mA to hold the maximum voltage drop ## **Output Frequency (Ports P1 and P2)** | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------|-------------------------------------------------------------------------|-----------------|-----|-----|-----|--------| | £ | Port output frequency | P1.4/SMCLK, $C_1 = 20 \text{ pF}$ , $R_1 = 1 \text{ k}\Omega^{(1)}$ (2) | 2.2 V | | | 10 | MHz | | I <sub>Px.y</sub> | (with load) | P1.4/SMCLK, $C_L = 20 \text{ pr}$ , $R_L = 1 \text{ k}\Omega^{(1)}$ | 3 V | | | 12 | IVI⊓∠ | | £ | DO 0/401/4 D4 4/0MO1/4 O 00 0 (2) | | 2.2 V | | | 12 | N/I I= | | T <sub>Port°CLK</sub> | Clock output frequency | ency P2.0/ACLK, P1.4/SMCLK, $C_L = 20 \text{ pF}^{(2)}$ | | | | 16 | MHz | A resistive divider with 2 × 0.5 k $\Omega$ between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider. The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency. The maximum total current, I<sub>(OHmax)</sub>, and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified. MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### **Typical Characteristics - Outputs** over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) # LOW-LEVEL OUTPUT CURRENT vs LOW-LEVEL OUTPUT VOLTAGE Figure 5. # LOW-LEVEL OUTPUT CURRENT vs LOW-LEVEL OUTPUT VOLTAGE Figure 6. # HIGH-LEVEL OUTPUT CURRENT vs HIGH-LEVEL OUTPUT VOLTAGE Figure 7. # HIGH-LEVEL OUTPUT CURRENT vs HIGH-LEVEL OUTPUT VOLTAGE Figure 8. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com ### POR/Brownout Reset (BOR)(1) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------------------------------------|------------------------------|-----------------|-----|-------------------------------|------|------| | V <sub>CC(start)</sub> | See Figure 9 | dV <sub>CC</sub> /dt ≤ 3 V/s | | | 0.7 ×<br>V <sub>(B_IT-)</sub> | | V | | $V_{(B\_IT-)}$ | See Figure 9 through Figure 11 | dV <sub>CC</sub> /dt ≤ 3 V/s | | | | 1.71 | V | | V <sub>hys(B_IT-)</sub> | See Figure 9 | dV <sub>CC</sub> /dt ≤ 3 V/s | | 70 | 155 | 210 | mV | | t <sub>d(BOR)</sub> | See Figure 9 <sup>(2)</sup> | | | | | 2000 | μs | | t <sub>(reset)</sub> | Pulse length needed at RST/NMI pin to accepted reset internally (2) | | 2.2 V/3 V | 2 | | | μs | - The current consumption of the brownout module is already included in the $I_{CC}$ current consumption data. The voltage level $V_{(B\_IT-)}$ + $V_{hys(B_IT-)}$ is $\leq 1.8 \text{ V}.$ - Minimum and maximum parameters are characterized up to $T_A = 105$ °C unless otherwise noted. Figure 9. POR/Brownout Reset (BOR) vs Supply Voltage Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### Typical Characteristics - POR/Brownout Reset (BOR) Figure 10. V<sub>CC(drop)</sub> Level With a Square Voltage Drop to Generate a POR/Brownout Signal Figure 11. V<sub>CC(drop)</sub> Level With a Triangle Voltage Drop to Generate a POR/Brownout Signal Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com Texas SLAS774A –JULY 2011–REVISED OCTOBER 2011 www.ti.com **INSTRUMENTS** ### **Main DCO Characteristics** - All ranges selected by RSELx overlap with RSELx + 1: RSELx = 0 overlaps RSELx = 1, ... RSELx = 14 overlaps RSELx = 15. - DCO control bits DCOx have a step size as defined by parameter S<sub>DCO</sub>. - Modulation control bits MODx select how often f<sub>DCO(RSEL,DCO+1)</sub> is used within the period of 32 DCOCLK cycles. The frequency f<sub>DCO(RSEL,DCO)</sub> is used for the remaining cycles. The frequency is an average equal to: $f_{average} = \frac{32 \times f_{DCO(RSEL,DCO)} \times f_{DCO(RSEL,DCO+1)}}{MOD \times f_{DCO(RSEL,DCO)} + (32 - MOD) \times f_{DCO(RSEL,DCO+1)}}$ ### **DCO Frequency** | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |------------------------|----------------------------------------------|----------------------------------------------------|-----------------|------|------|------|-------| | | | RSELx < 14 | | 1.8 | | 3.6 | | | $V_{CC}$ | Supply voltage | RSELx = 14 | | 2.2 | | 3.6 | V | | | | RSELx = 15 | | 3.0 | | 3.6 | | | f <sub>DCO(0,0)</sub> | DCO frequency (0, 0) | RSELx = 0, $DCOx = 0$ , $MODx = 0$ | 2.2 V/3 V | 0.06 | | 0.14 | MHz | | f <sub>DCO(0,3)</sub> | DCO frequency (0, 3) | RSELx = 0, $DCOx = 3$ , $MODx = 0$ | 2.2 V/3 V | 0.07 | | 0.17 | MHz | | f <sub>DCO(1,3)</sub> | DCO frequency (1, 3) | RSELx = 1, $DCOx = 3$ , $MODx = 0$ | 2.2 V/3 V | 0.10 | | 0.20 | MHz | | f <sub>DCO(2,3)</sub> | DCO frequency (2, 3) | RSELx = 2, $DCOx = 3$ , $MODx = 0$ | 2.2 V/3 V | 0.14 | | 0.28 | MHz | | f <sub>DCO(3,3)</sub> | DCO frequency (3, 3) | RSELx = 3, $DCOx = 3$ , $MODx = 0$ | 2.2 V/3 V | 0.20 | | 0.40 | MHz | | f <sub>DCO(4,3)</sub> | DCO frequency (4, 3) | RSELx = 4, $DCOx = 3$ , $MODx = 0$ | 2.2 V/3 V | 0.28 | | 0.54 | MHz | | f <sub>DCO(5,3)</sub> | DCO frequency (5, 3) | RSELx = 5, $DCOx = 3$ , $MODx = 0$ | 2.2 V/3 V | 0.39 | | 0.77 | MHz | | f <sub>DCO(6,3)</sub> | DCO frequency (6, 3) | RSELx = 6, $DCOx = 3$ , $MODx = 0$ | 2.2 V/3 V | 0.54 | | 1.06 | MHz | | f <sub>DCO(7,3)</sub> | DCO frequency (7, 3) | RSELx = 7, $DCOx = 3$ , $MODx = 0$ | 2.2 V/3 V | 0.80 | | 1.50 | MHz | | f <sub>DCO(8,3)</sub> | DCO frequency (8, 3) | RSELx = 8, $DCOx = 3$ , $MODx = 0$ | 2.2 V/3 V | 1.10 | | 2.10 | MHz | | f <sub>DCO(9,3)</sub> | DCO frequency (9, 3) | RSELx = 9, $DCOx = 3$ , $MODx = 0$ | 2.2 V/3 V | 1.60 | | 3.00 | MHz | | f <sub>DCO(10,3)</sub> | DCO frequency (10, 3) | RSELx = 10, $DCOx = 3$ , $MODx = 0$ | 2.2 V/3 V | 2.50 | | 4.30 | MHz | | f <sub>DCO(11,3)</sub> | DCO frequency (11, 3) | RSELx = 11, $DCOx = 3$ , $MODx = 0$ | 2.2 V/3 V | 3.00 | | 5.50 | MHz | | f <sub>DCO(12,3)</sub> | DCO frequency (12, 3) | RSELx = 12, $DCOx = 3$ , $MODx = 0$ | 2.2 V/3 V | 4.30 | | 7.30 | MHz | | f <sub>DCO(13,3)</sub> | DCO frequency (13, 3) | RSELx = 13, $DCOx = 3$ , $MODx = 0$ | 2.2 V/3 V | 6.00 | | 9.60 | MHz | | f <sub>DCO(14,3)</sub> | DCO frequency (14, 3) | RSELx = 14, DCOx = 3, MODx = 0 | 2.2 V/3 V | 8.60 | | 13.9 | MHz | | f <sub>DCO(15,3)</sub> | DCO frequency (15, 3) | RSELx = 15, $DCOx = 3$ , $MODx = 0$ | 3 V | 12.0 | | 18.5 | MHz | | f <sub>DCO(15,7)</sub> | DCO frequency (15, 7) | RSELx = 15, $DCOx = 7$ , $MODx = 0$ | 3 V | 16.0 | | 26.0 | MHz | | S <sub>RSEL</sub> | Frequency step between range RSEL and RSEL+1 | $S_{RSEL} = f_{DCO(RSEL+1,DCO)}/f_{DCO(RSEL,DCO)}$ | 2.2 V/3 V | | | 1.55 | ratio | | S <sub>DCO</sub> | Frequency step between tap DCO and DCO+1 | $S_{DCO} = f_{DCO(RSEL,DCO+1)}/f_{DCO(RSEL,DCO)}$ | 2.2 V/3 V | 1.03 | 1.08 | 1.14 | | | | Duty cycle | Measured at P1.4/SMCLK | 2.2 V/3 V | 40 | 50 | 60 | % | Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### **Calibrated DCO Frequencies - Tolerance at Calibration** over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | Vcc | MIN | TYP | MAX | UNIT | |-------------------------|------------------------------------|------------------------------------------------------------------------|------|-----|-------|------|-------|------| | | Frequency tolerance at calibration | | 25°C | 3 V | -1 | ±0.2 | +1 | % | | f <sub>CAL(1MHz)</sub> | 1-MHz calibration value | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms | 25°C | 3 V | 0.990 | 1 | 1.010 | MHz | | f <sub>CAL(8MHz)</sub> | 8-MHz calibration value | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms | 25°C | 3 V | 7.920 | 8 | 8.080 | MHz | | f <sub>CAL(12MHz)</sub> | 12-MHz calibration value | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | 25°C | 3 V | 11.88 | 12 | 12.12 | MHz | | f <sub>CAL(16MHz)</sub> | 16-MHz calibration value | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 25°C | 3 V | 15.84 | 16 | 16.16 | MHz | ### Calibrated DCO Frequencies - Tolerance Over Temperature -40°C to 125°C | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | $v_{cc}$ | MIN | TYP | MAX | UNIT | |-------------------------|-----------------------------------------------|---------------------------------------------|----------------|----------|-------|-------|-------|------| | | 1-MHz tolerance over temperature | | -40°C to 125°C | 3 V | -2.5 | ±1.25 | +2.5 | % | | | 8-MHz tolerance over temperature | | -40°C to 125°C | 3 V | -5 | ±1.25 | +5 | % | | | 12-MHz tolerance over temperature | | -40°C to 125°C | 3 V | -5 | ±1.25 | +2.5 | % | | | 16-MHz tolerance over temperature | | -40°C to 125°C | 3 V | -6.25 | ±2.0 | +3 | % | | | | BCSCTL1 = CALBC1_1MHZ, | | 2.2 V | 0.97 | 1 | 1.03 | | | f <sub>CAL(1MHz)</sub> | 1-MHz calibration value | DCOCTL = CALDCO_1MHZ, | -40°C to 125°C | 3 V | 0.975 | 1 | 1.025 | MHz | | | | Gating time: 5 ms | | 3.6 V | 0.97 | 1 | 1.03 | | | | | BCSCTL1 = CALBC1 8MHZ, | | 2.2 V | 7.6 | 8 | 8.4 | | | f <sub>CAL(8MHz)</sub> | 8-MHz calibration value DCOCTL = CALDCO_8MHZ, | -40°C to 125°C | 3 V | 7.6 | 8 | 8.4 | MHz | | | , , | | Gating time: 5 ms | | 3.6 V | 7.6 | 8 | 8.4 | | | | | BCSCTL1 = CALBC1 12MHZ, | | 2.2 V | 11.6 | 12 | 12.3 | | | f <sub>CAL(12MHz)</sub> | 12-MHz calibration value | DCOCTL = CALDCO_12MHZ, | | 3 V | 11.6 | 12 | 12.3 | MHz | | , , | | Gating time: 5 ms | | 3.6 V | 11.6 | 12 | 12.3 | | | | | BCSCTL1 = CALBC1_16MHZ, | | 3 V | 15 | 16 | 16.48 | | | f <sub>CAL(16MHz)</sub> | 16-MHz calibration value | DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | -40°C to 125°C | 3.6 V | 15 | 16 | 16.48 | MHz | Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com I Tryns SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com ### Calibrated DCO Frequencies - Tolerance Over Supply Voltage Vcc over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------|------------------------------------------------------------------------|------|-----------------|-------|-----|-------|------| | | 1-MHz tolerance over V <sub>CC</sub> | | 25°C | 1.8 V to 3.6 V | -3 | ±2 | +3 | % | | | 8-MHz tolerance over V <sub>CC</sub> | | 25°C | 1.8 V to 3.6 V | -3 | ±2 | +3 | % | | | 12-MHz tolerance over V <sub>CC</sub> | | 25°C | 2.2 V to 3.6 V | -4 | ±2 | +3 | % | | | 16-MHz tolerance over V <sub>CC</sub> | | 25°C | 3 V to 3.6 V | -6.25 | ±2 | +3 | % | | f <sub>CAL(1MHz)</sub> | 1-MHz calibration value | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms | 25°C | 1.8 V to 3.6 V | 0.97 | 1 | 1.03 | MHz | | f <sub>CAL(8MHz)</sub> | 8-MHz calibration value | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms | 25°C | 1.8 V to 3.6 V | 7.76 | 8 | 8.24 | MHz | | f <sub>CAL(12MHz)</sub> | 12-MHz calibration value | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | 25°C | 2.2 V to 3.6 V | 11.64 | 12 | 12.36 | MHz | | f <sub>CAL(16MHz)</sub> | 16-MHz calibration value | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 25°C | 3 V to 3.6 V | 15 | 16 | 16.48 | MHz | ### **Calibrated DCO Frequencies - Overall Tolerance** | P/ | ARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-------------------------|--------------------------|------------------------------------------------------------------------|-----------------|-------|------|-------|------| | | 1-MHz tolerance overall | | 1.8 V to 3.6 V | -5 | ±2.5 | +5 | % | | | 8-MHz tolerance overall | | 1.8 V to 3.6 V | -5 | ±2.5 | +5 | % | | | 12-MHz tolerance overall | | 2.2 V to 3.6 V | -5 | ±2.5 | +5 | % | | | 16-MHz tolerance overall | | 3 V to 3.6 V | -6.25 | ±3 | +6.25 | % | | f <sub>CAL(1MHz)</sub> | 1-MHz calibration value | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms | 1.8 V to 3.6 V | 0.95 | 1 | 1.05 | MHz | | f <sub>CAL(8MHz)</sub> | 8-MHz calibration value | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms | 1.8 V to 3.6 V | 7.6 | 8 | 8.4 | MHz | | f <sub>CAL(12MHz)</sub> | 12-MHz calibration value | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | 2.2 V to 3.6 V | 11.4 | 12 | 12.6 | MHz | | f <sub>CAL(16MHz)</sub> | 16-MHz calibration value | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 3 V to 3.6 V | 15 | 16 | 17 | MHz | Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 # Typical Characteristics - Calibrated 1-MHz DCO Frequency CALIBRATED 1-MHz FREQUENCY CALIBRATED 1-MHz FREQUENCY vs **TEMPERATURE** 1.03 1.02 $V_{CC} = 1.8 \text{ V}$ 1.01 Frequency - MHz $V_{CC} = 3.0 \text{ V}$ 1.00 $V_{CC} = 2.2 \text{ V}$ 0.99 0.98 V<sub>CC</sub> = 3.6 V 0.97 -25 75 100 125 -50 50 T<sub>A</sub> - Temperature - °C Figure 12. V<sub>CC</sub> – Supply Voltage – V **Figure 13.** 3.0 3.5 4.0 1.5 2.0 SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com ## Wake-Up From Lower-Power Modes (LPM3/4)<sup>(1)</sup> over recommended ranges of supply voltage and up to operating free-air temperature T<sub>A</sub> = 105°C | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------------|--------------------------------------------------|-----------------|-----|------------------------------------------------------|-----|------| | | | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ | | | | 2 | | | | DCO clock wake-up time | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ | 2.2 V/3 V | | | 1.5 | | | t <sub>DCO,LPM3/4</sub> | from LPM3/4 <sup>(2)</sup> | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ | | | | 1 | μs | | | | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ | 3 V | | | 1 | | | t <sub>CPU,LPM3/4</sub> | CPU wake-up time from LPM3/4 <sup>(3)</sup> | | | | 1 / f <sub>MCLK</sub> +<br>t <sub>Clock,LPM3/4</sub> | | | - (1) Parameters are characterized up to T<sub>A</sub> = 105°C unless otherwise noted. - 2) The DCO clock wake-up time is measured from the edge of an external wake-up signal (for example, port interrupt) to the first clock edge observable externally on a clock pin (MCLK or SMCLK). - (3) Parameter applicable only if DCOCLK is used for MCLK. # Typical Characteristics - DCO Clock Wake-Up Time From LPM3/4 DCO WAKE-UP TIME FROM LPM3 Figure 14. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### Crystal Oscillator, XT1, Low-Frequency Mode (1)(2) over recommended ranges of supply voltage and up to operating free-air temperature T<sub>A</sub> = 105°C | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |-----------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------|-------|-------|-------|------| | f <sub>LFXT1,LF</sub> | LFXT1 oscillator crystal frequency, LF mode 0, 1 | XTS = 0, LFXT1Sx = 0 or 1 | 1.8 V to 3.6 V | | 32768 | | Hz | | f <sub>LFXT1,LF,logic</sub> | LFXT1 oscillator logic level square wave input frequency, LF mode | XTS = 0, LFXT1Sx = 3 | 1.8 V to 3.6 V | 10000 | 32768 | 50000 | Hz | | 04 | Oscillation allowance for | XTS = 0, LFXT1Sx = 0,<br>f <sub>LFXT1,LF</sub> = 32768 Hz, C <sub>L,eff</sub> = 6 pF | | | 500 | | kΩ | | OA <sub>LF</sub> | LF crystals | $XTS = 0$ , $LFXT1Sx = 0$ , $f_{LFXT1,LF} = 32768$ Hz, $C_{L,eff} = 12$ pF | | | 200 | | K12 | | | | XTS = 0, $XCAPx = 0$ | | | 1 | | | | | Integrated effective load | XTS = 0, XCAPx = 1 | | | 5.5 | | | | $C_{L,eff}$ | capacitance, LF mode <sup>(3)</sup> | XTS = 0, XCAPx = 2 | | | 8.5 | | pF | | | | XTS = 0, XCAPx = 3 | | | 11 | | | | | Duty cycle, LF mode | XTS = 0, Measured at P1.0/ACLK, f <sub>LFXT1,LF</sub> = 32768 Hz | 2.2 V/3 V | 30 | 50 | 70 | % | | f <sub>Fault,LF</sub> | Oscillator fault frequency,<br>LF mode <sup>(4)</sup> | XTS = 0, LFXT1Sx = 3 <sup>(5)</sup> | 2.2 V/3 V | 10 | | 10000 | Hz | - (1) To improve EMI on the XT1 oscillator, the following guidelines should be observed. - (a) Keep the trace between the device and the crystal as short as possible. - (b) Design a good ground plane around the oscillator pins. - (c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT. - (d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins. - (e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins. - (f) If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins. - (g) Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter. - (2) Crystal oscillator cannot be operated beyond 105°C. Parameters are characterized up to T<sub>A</sub> = 105°C unless otherwise noted. - (3) Includes parasitic bond and package capacitance (approximately 2 pF per pin). - Since the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal. - (4) Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag. - (5) Measured with logic-level input frequency but also applies to operation with crystals. ### Internal Very-Low-Power Low-Frequency Oscillator (VLO) over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------|----------------|-----------------|-----|------|-----|-------| | 4 | VII O fra rusa au | -40°C to 85°C | 0.0.1/0.1/ | 4 | 12 | 20 | 1.11= | | T <sub>VLO</sub> | VLO frequency | 125°C | 2.2 V/3 V | | | 22 | kHz | | df <sub>VLO</sub> /dT | VLO frequency temperature drift <sup>(1)</sup> | -40°C to 125°C | 2.2 V/3 V | | 0.68 | | %/°C | | $df_{VLO}/dV_{CC}$ | VLO frequency supply voltage drift <sup>(2)</sup> | 25°C | 1.8 V to 3.6 V | | 4 | | %/V | (1) Calculated using the box method: (MAX(-40 to 125°C) - MIN(-40 to 125°C)) / MIN(-40 to 125°C) / (125°C - (-40°C)) (2) Calculated using the box method: (MAX(1.8 to 3.6 V) - MIN(1.8 to 3.6 V)) / MIN(1.8 to 3.6 V) / (3.6 V - 1.8 V) #### Timer A over recommended ranges of supply voltage and up to operating free-air temperature $T_A = 105^{\circ}C$ | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------|-----------------------------------------------|-----------------|-----|-----|-----|------| | | | Internal: SMCLK, ACLK | 2.2 V | | | 10 | | | f <sub>TA</sub> | Timer_A clock frequency | External: TACLK, INCLK Duty cycle = 50% ± 10% | 3 V | | | 16 | MHz | | t <sub>TA,cap</sub> | Timer_A capture timing <sup>(1)</sup> | TA0, TA1 | 2.2 V/3 V | 20 | | | ns | (1) Parameter characterized up to $T_A = 105^{\circ}C$ unless otherwise noted. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com ### USI, Universal Serial Interface<sup>(1)</sup> over recommended ranges of supply voltage and up to operating free-air temperature $T_A = 105^{\circ}C$ | | 0 117 | | | | | | | |---------------------|-----------------------------------------|----------------------------------------------------------|-----------------|-----------------|-----|-----------------------|------| | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | | | | External: SCLK, | 2.2 V | | · | 10 | | | f <sub>USI</sub> | USI clock frequency | Duty cycle = 50% ±10%,<br>SPI slave mode | 3 V | | | 16 | MHz | | V <sub>OL,I2C</sub> | Low-level output voltage on SDA and SCL | USI module in I2C mode,<br>I <sub>(OLmax)</sub> = 1.5 mA | 2.2 V/3 V | V <sub>SS</sub> | | V <sub>SS</sub> + 0.4 | ٧ | (1) Parameters are characterized up to $T_A = 105$ °C unless otherwise noted. # Typical Characteristics, USI Low-Level Output Voltage on SDA and SCL USI LOW-LEVEL OUTPUT VOLTAGE USI LOW-LEVEL OUTPUT VOLTAGE Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ## SD16\_A, Power Supply and Recommended Operating Conditions<sup>(1)</sup> over recommended ranges of supply voltage and up to operating free-air temperature $T_A = 105$ °C | | PARAMETER | TEST CO | NDITIONS | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-------------------|------------------------------|--------------------------------------------------------------|---------------|----------------|-----------------|------|------|------|--------| | AV <sub>CC</sub> | Analog supply voltage range | $AV_{CC} = DV_{CC} = V_{CC}$<br>$AV_{SS} = DV_{SS} = V_{SS}$ | | | | 2.5 | | 3.6 | ٧ | | | | | CAINI: 1.2 | -40°C to 85°C | | | 730 | 1050 | | | | | | GAIN: 1,2 | 105°C | | | | 1170 | | | | | SD16LP = 0, | CAINI: 4 0 40 | -40°C to 85°C | | | 810 | 1150 | | | | | f <sub>SD16</sub> = 1 MHz,<br>SD16OSR = 256 | GAIN: 4,8,16 | 105°C | | | | 1300 | | | l | Analog supply current | | GAIN: 32 | -40°C to 85°C | 3 V | | 1160 | 1700 | ^ | | I <sub>SD16</sub> | including internal reference | | GAIN. 32 | 105°C | 3 V | | | 1850 | μA | | | | | CAINI: 4 | -40°C to 85°C | | | 720 | 1030 | | | | | SD16LP = 1, | GAIN: 1 | 105°C | | | | 1160 | · | | | | f <sub>SD16</sub> = 0.5 MHz,<br>SD16OSR = 256 | CAINI, 22 | -40°C to 85°C | | | 810 | 1150 | · | | | | | GAIN: 32 | 105°C | | | | 1300 | · | | | SD16 input clock | SD16LP = 0<br>(Low power mode d | lisabled) | | 2.1/ | 0.03 | 1 | 1.1 | NAL 1- | | f <sub>SD16</sub> | 6 frequency SD16LP = | SD16LP = 1<br>(Low power mode e | nabled) | | 3 V | 0.03 | 0.5 | | MHz | <sup>(1)</sup> Parameters are characterized up to $T_A = 105$ °C unless otherwise noted. ## SD16\_A, Input Range<sup>(1)</sup> over recommended ranges of supply voltage and up to operating free-air temperature $T_A = 105^{\circ}C$ | | PARAMETER | TEST CO | NDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------|-------------------------------------------------|----------------------------|----------------|-----------------|---------------------------------|------|---------------------------------|------| | V | Differential full scale input voltage range (2) | Bipolar mode, SD | 16UNI = 0 | | -(V <sub>REF</sub> /2)/<br>GAIN | | +(V <sub>REF</sub> /2)/<br>GAIN | mV | | $V_{ID,FSR}$ | | Unipolar mode, SI | D16UNI = 1 | | 0 | | +(V <sub>REF</sub> /2)/<br>GAIN | IIIV | | | | | SD16GAINx = 1 | | | ±500 | | | | | | | SD16GAINx = 2 | | | ±250 | | | | ., | Differential input voltage range for | SD16REFON = 1 | SD16GAINx = 4 | | | ±125 | | mV | | $V_{ID}$ | specified performance <sup>(2)</sup> | SDIOREFON = I | SD16GAINx = 8 | | | ±62 | | IIIV | | | | | SD16GAINx = 16 | | | ±31 | | | | | | | SD16GAINx = 32 | | | ±15 | | | | 7 | Input impedance | f _ 1 MU¬ | SD16GAINx = 1 | 3 V | | 200 | | kΩ | | Z <sub>I</sub> | (one input pin to AV <sub>SS</sub> ) | $f_{SD16} = 1 \text{ MHz}$ | SD16GAINx = 32 | 3 V | | 75 | | K\$2 | | 7 | Differential input impedance | f 4 MI I- | SD16GAINx = 1 | 3 V | 300 | 400 | | 1.0 | | Z <sub>ID</sub> | (IN+ to IN-) | $f_{SD16} = 1 \text{ MHz}$ | SD16GAINx = 32 | 3 V | 100 150 | | | kΩ | | $V_{I}$ | Absolute input voltage range | | | | AV <sub>SS</sub> - 0.1 | | $AV_{CC}$ | V | | V <sub>IC</sub> | Common-mode input voltage range | | | | AV <sub>SS</sub> - 0.1 | | AV <sub>CC</sub> | V | <sup>(1)</sup> Parameters are characterized up to $T_A = 105^{\circ}C$ unless otherwise noted. <sup>(2)</sup> The analog input range depends on the reference voltage applied to V<sub>REF</sub>. If V<sub>REF</sub> is sourced externally, the full-scale range is defined by V<sub>FSR+</sub> = +(V<sub>REF</sub>/2)/GAIN and V<sub>FSR-</sub> = -(V<sub>REF</sub>/2)/GAIN. The analog input range should not exceed 80% of V<sub>FSR+</sub> or V<sub>FSR-</sub>. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com # SD16\_A, SINAD Performance ( $f_{SD16} = 1$ MHz, SD16OSRx = 1024, SD16REFON = 1)<sup>(1)</sup> over recommended ranges of supply voltage and up to operating free-air temperature T<sub>A</sub> = 105°C | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | UNIT | |-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------| | | | SD16GAINx = 1,<br>Signal amplitude: V <sub>IN</sub> = 500 mV,<br>Signal frequency: f <sub>IN</sub> = 100 Hz | | 86 | 87 | | | | | SD16GAINx = 2,<br>Signal amplitude: $V_{IN}$ = 250 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz | | 82 | 83 | | | SINAD <sub>1024</sub> Signal-to-noise + distortion ratio (OSR = 1024) | SD16GAINx = 4,<br>Signal amplitude: $V_{IN}$ = 125 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz | 2.1/ | 78 | 79 | 15 | | | | | SD16GAINx = 8,<br>Signal amplitude: $V_{IN}$ = 62 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz | 3 V | 73 | 74 | dB | | | | SD16GAINx = 16,<br>Signal amplitude: $V_{IN}$ = 31 mV,<br>Signal frequency: $f_{IN}$ = 100 Hz | | 68 | 69 | | | | | SD16GAINx = 32,<br>Signal amplitude: V <sub>IN</sub> = 15 mV,<br>Signal frequency: f <sub>IN</sub> = 100 Hz | | 62 | 63 | | <sup>(1)</sup> Parameters are characterized up to $T_A = 105$ °C unless otherwise noted. ## SD16\_A, SINAD Performance ( $f_{SD16} = 1$ MHz, SD16OSRx = 256, SD16REFON = 1)<sup>(1)</sup> over recommended ranges of supply voltage and up to operating free-air temperature $T_A = 105^{\circ}C$ | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | UNIT | |---------------------------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------| | SINAD <sub>256</sub> Signal-to-noise + distortion ratio (OSR = 256) | | SD16GAINx = 1,<br>Signal amplitude: V <sub>IN</sub> = 500 mV,<br>Signal frequency: f <sub>IN</sub> = 100 Hz | | 82 | 83 | | | | | SD16GAINx = 2,<br>Signal amplitude: V <sub>IN</sub> = 250 mV,<br>Signal frequency: f <sub>IN</sub> = 100 Hz | | 76 | 77 | | | | Signal-to-noise + distortion ratio | SD16GAINx = 4,<br>Signal amplitude: V <sub>IN</sub> = 125 mV,<br>Signal frequency: f <sub>IN</sub> = 100 Hz | 2.1/ | 71 | 72 | ٩D | | | | SD16GAINx = 8,<br>Signal amplitude: V <sub>IN</sub> = 62 mV,<br>Signal frequency: f <sub>IN</sub> = 100 Hz | 3 V | 67 | 68 | dB | | | | SD16GAINx = 16,<br>Signal amplitude: V <sub>IN</sub> = 31 mV,<br>Signal frequency: f <sub>IN</sub> = 100 Hz | | 63 | 64 | | | | | SD16GAINx = 32,<br>Signal amplitude: V <sub>IN</sub> = 15 mV,<br>Signal frequency: f <sub>IN</sub> = 100 Hz | | 57 | 58 | | <sup>(1)</sup> Parameters are characterized up to $T_A = 105$ °C unless otherwise noted. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ## Typical Characteristics, SD16\_A SINAD Performance Over OSR SINAD PERFORMANCE $\begin{aligned} & \text{OSR} \\ & (f_{\text{SD16}} = 1 \text{ MHz}, \text{SD16REFON} = 1, \text{SD16GAINx} = 1) \end{aligned}$ Figure 17. ### SD16\_A, Performance ( $f_{SD16} = 1$ MHz, SD16OSRx = 256, SD16REFON = 1)<sup>(1)</sup> over recommended ranges of supply voltage and up to operating free-air temperature $T_A = 105^{\circ}C$ | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |----------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|-------|-------|--------------| | | | SD16GAINx = 1 | | 0.97 | 1.00 | 1.02 | | | | | SD16GAINx = 2 | | 1.90 | 1.96 | 2.02 | | | G | Nominal gain | SD16GAINx = 4 | 3 V | 3.76 | 3.86 | 3.96 | | | G | Nominal gain | SD16GAINx = 8 | 3 V | 7.36 | 7.62 | 7.84 | | | | | SD16GAINx = 16 | | 14.56 | 15.04 | 15.52 | | | | | SD16GAINx = 32 | | 27.20 | 28.35 | 29.76 | | | ΔG/ΔΤ | Gain temperature drift | SD16GAINx = 1 (2) | 3 V | | 15 | | ppm/°C | | _ | Offset error | SD16GAINx = 1 | 3 V | | | ±0.2 | %FSR | | Eos | SD16GAINx = 32 | | | | ±1.5 | %F3R | | | ΛΕ /ΛΤ | Offset error temperature | SD16GAINx = 1 | 3 V | | ±4 | ±20 | ppm FSR/°C | | ΔE <sub>OS</sub> /ΔT | coefficient | SD16GAINx = 32 | 3 V | | ±20 | ±100 | ppili F3R/ C | | CMRR | Common-mode rejection | $\begin{split} &SD16GAINx = 1,\\ &Common-mode input signal:\\ &V_{ID} = 500 \text{ mV}, f_{IN} = 50 \text{ Hz}, 100 \text{ Hz} \end{split}$ | 3 V | | >90 | | dB | | CIVIRK | ratio | SD16GAINx = 32,<br>Common-mode input signal:<br>V <sub>ID</sub> = 16 mV, f <sub>IN</sub> = 50 Hz, 100 Hz | 3 V | >75 | | αв | | | DC PSR | DC power supply rejection | SD16GAINx = 1, $V_{IN}$ = 500 mV,<br>$V_{CC}$ = 2.5 V to 3.6 V <sup>(3)</sup> | 2.5 V to 3.6 V | | 0.35 | | %/V | | AC PSRR | AC power supply rejection ratio | SD16GAINx = 1,<br>V <sub>CC</sub> = 3 V ± 100 mV, f <sub>IN</sub> = 50 Hz | 3 V | | >80 | | dB | <sup>1)</sup> Parameters are characterized up to $T_A = 105^{\circ}C$ unless otherwise noted. (MAX-code(2.5 V to 3.6 V) - MIN-code(2.5 V to 3.6 V)) / MIN-code(2.5 V to 3.6 V) / (3.6 V - 2.5 V) <sup>(2)</sup> Calculated using the box method: (MAX(-40°C to 85°C) - MIN(-40°C to 85°C)) / MIN(-40°C to 85°C) / (85°C - (-40°C)) <sup>(3)</sup> Calculated using the ADC output code and the box method: Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com ### SD16\_A, Built-In Voltage Reference<sup>(1)</sup> over recommended ranges of supply voltage and up to operating free-air temperature T<sub>A</sub> = 105°C | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|------|------|------|--------| | $V_{REF}$ | Internal reference voltage | SD16REFON = 1,<br>SD16VMIDON = 0 | | 3 V | 1.14 | 1.20 | 1.26 | V | | | Defended and the compact | SD16REFON = 1, | -40°C to 85°C | 3 V | | 190 | 280 | | | I <sub>REF</sub> | Reference supply current | SD16VMIDON = 0 | 105°C | 3 V | | | 295 | μA | | TC | Temperature coefficient | SD16REFON = 1,<br>SD16VMIDON = 0 | | 3 V | | 18 | 50 | ppm/°C | | C <sub>REF</sub> | V <sub>REF</sub> load capacitance | SD16REFON = 1,<br>$SD16VMIDON = 0^{(2)}$ | | | | 100 | | nF | | I <sub>LOAD</sub> | V <sub>REF(I)</sub> maximum load current | SD16REFON = 1,<br>SD16VMIDON = 0 | | 3 V | | | ±200 | nA | | t <sub>ON</sub> | Turn-on time | $ \begin{array}{l} \text{SD16REFON} = 0 \rightarrow 1, \\ \text{SD16VMIDON} = 0, \\ C_{\text{REF}} = 100 \text{ nF} \end{array} $ | | 3 V | | 5 | | ms | | DC PSR | DC power supply rejection $\Delta V_{REF}/\Delta V_{CC}$ | SD16REFON = 1,<br>SD16VMIDON = 0,<br>V <sub>CC</sub> = 2.5 V to 3.6 V | | 2.5 V to 3.6 V | | 100 | | μV/V | ### SD16\_A, Reference Output Buffer<sup>(1)</sup> over recommended ranges of supply voltage and up to operating free-air temperature T<sub>A</sub> = 105°C | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------|----------------|-----------------|-----|-----|-----|------| | V <sub>REF,BUF</sub> | Reference buffer output voltage | SD16REFON = 1,<br>SD16VMIDON = 1 | | 3 V | | 1.2 | | ٧ | | | Reference supply + reference | SD16REFON = 1, | -40°C to 85°C | 3 V | | 385 | 600 | | | IREF,BUF | output buffer quiescent current | SD16VMIDON = 1 | 105°C | 3 V | | | 660 | μA | | C <sub>REF(O)</sub> | Required load capacitance on V <sub>REF</sub> | SD16REFON = 1,<br>SD16VMIDON = 1 | | | 470 | | | nF | | I <sub>LOAD,Max</sub> | Maximum load current on V <sub>REF</sub> | SD16REFON = 1,<br>SD16VMIDON = 1 | | 3 V | | | ±1 | mA | | | Maximum voltage variation vs load current | I <sub>LOAD</sub> = 0 to 1 mA | | 3 V | -15 | | +15 | mV | | t <sub>ON</sub> | Turn on time | $ \begin{array}{l} SD16REFON=0\rightarrow1,\\ SD16VMIDON=1,\\ C_{REF}=470~nF \end{array} $ | | 3 V | | 100 | | μs | <sup>(1)</sup> Parameters are characterized up to $T_A = 105$ °C unless otherwise noted. ### SD16\_A, External Reference Input<sup>(1)</sup> over recommended ranges of supply voltage and up to operating free-air temperature T<sub>A</sub> = 105°C | 0.000 | ever recommended ranges or cappy, remage and up to operating recommendation of | | | | | | | | | | |---------------------|--------------------------------------------------------------------------------|-----------------|-----------------|-----|------|-----|------|--|--|--| | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | | | | | V <sub>REF(I)</sub> | Input voltage range | SD16REFON = 0 | 3 V | 1 | 1.25 | 1.5 | V | | | | | I <sub>REF(I)</sub> | Input current | SD16REFON = 0 | 3 V | | | 50 | nA | | | | <sup>(1)</sup> Parameters are characterized up to T<sub>A</sub> = 105°C unless otherwise noted. Parameters are characterized up to $T_A = 105$ °C unless otherwise noted. There is no capacitance required on $V_{REF}$ . However, a capacitance of at least 100 nF is recommended to reduce any reference voltage Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 # SD16\_A, Temperature Sensor<sup>(1)(2)</sup> over recommended ranges of supply voltage and up to operating free-air temperature T<sub>A</sub> = 105°C | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |----------------------------|--------------------------------------|-----------------------------------------------------|-----------------|------|------|------|-------| | TC <sub>Sensor</sub> | Sensor temperature coefficient | | | 1.18 | 1.32 | 1.46 | mV/°C | | V <sub>Offset,Sensor</sub> | Sensor offset voltage | | | -100 | | 100 | mV | | V <sub>Sensor</sub> | Sensor output voltage <sup>(3)</sup> | Temperature sensor voltage at T <sub>A</sub> = 85°C | 3 V | 435 | 475 | 515 | mV | | | | Temperature sensor voltage at $T_A = 25^{\circ}C$ | | 355 | 395 | 435 | | | | | Temperature sensor voltage at $T_A = 0$ °C | | 320 | 360 | 400 | | - Values are not based on calculations using TC<sub>Sensor</sub> or V<sub>Offset,sensor</sub> but on measurements. - Parameters are characterized up to $T_A = 105^{\circ}C$ unless otherwise noted. The following formula can be used to calculate the temperature sensor output voltage: $V_{Sensor,typ} = TC_{Sensor} (273 + T [^{\circ}C]) + V_{Offset,sensor} [mV] \text{ or}$ $V_{Sensor,typ} = TC_{Sensor} T [^{\circ}C] + V_{Sensor}(T_A = 0^{\circ}C) [mV]$ # Flash Memory (1)(2) over recommended ranges of supply voltage and up to operating free-air temperature T<sub>A</sub> = 105°C | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |----------------------------|-----------------------------------------------------|--------------------------------|-----------------|-----------------|-----------------|-----|------------------| | V <sub>CC(PGM/ERASE)</sub> | Program and erase supply voltage | | | 2.2 | | 3.6 | V | | f <sub>FTG</sub> | Flash timing generator frequency | | | 257 | | 476 | kHz | | I <sub>PGM</sub> | Supply current from V <sub>CC</sub> during program | | 2.2 V/3.6 V | | 1 | 5 | mA | | I <sub>ERASE</sub> | Supply current from V <sub>CC</sub> during erase | | 2.2 V/3.6 V | | 1 | 7 | mA | | t <sub>CPT</sub> | Cumulative program time <sup>(3)</sup> | | 2.2 V/3.6 V | | | 10 | ms | | t <sub>CMErase</sub> | Cumulative mass erase time | | 2.2 V/3.6 V | 20 | | | ms | | | Program/erase endurance | -40°C ≤ T <sub>J</sub> ≤ 105°C | | 10 <sup>4</sup> | 10 <sup>5</sup> | | cycles | | t <sub>Retention</sub> | Data retention duration | T <sub>J</sub> = 25°C | | 100 | | | years | | t <sub>Word</sub> | Word or byte program time | See (4) | | | 30 | | t <sub>FTG</sub> | | t <sub>Block, 0</sub> | Block program time for first byte or word | See (4) | | | 25 | | t <sub>FTG</sub> | | t <sub>Block, 1-63</sub> | Block program time for each additional byte or word | See <sup>(4)</sup> | | | 18 | | t <sub>FTG</sub> | | t <sub>Block, End</sub> | Block program end-sequence wait time | See (4) | | | 6 | | t <sub>FTG</sub> | | t <sub>Mass Erase</sub> | Mass erase time | See (4) | | | 10593 | | t <sub>FTG</sub> | | t <sub>Seg Erase</sub> | Segment erase time | See (4) | | | 4819 | | t <sub>FTG</sub> | - Parameters are characterized up to $T_A = 105^{\circ}C$ unless otherwise noted. Additional flash retention documentation located in application report (SLAA392). - The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word/byte write and block write modes. - These values are hardwired into the Flash Controller's state machine ( $t_{FTG} = 1/f_{FTG}$ ). ### **RAM**<sup>(1)</sup> over recommended ranges of supply voltage and up to operating free-air temperature T<sub>A</sub> = 105°C | | PARAMETER | TEST CONDITIONS | MIN MAX | UNIT | |---------------------|----------------------------------|-----------------|---------|------| | V <sub>(RAMh)</sub> | RAM retention supply voltage (2) | CPU halted | 1.6 | V | - Parameters are characterized up to $T_A = 105^{\circ}C$ unless otherwise noted. - This parameter defines the minimum supply voltage $V_{CC}$ when the data in RAM remains unchanged. No program execution should happen during this supply voltage condition. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com > Ţexas Instruments SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com ### JTAG and Spy-Bi-Wire Interface over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------------------------|-----------------|-------|-----|-----|------| | f <sub>SBW</sub> | Spy-Bi-Wire input frequency | 2.2 V/3 V | 0 | | 20 | MHz | | t <sub>SBW,Low</sub> | Spy-Bi-Wire low clock pulse length <sup>(1)</sup> | 2.2 V/3 V | 0.025 | | 15 | μs | | t <sub>SBW,En</sub> | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge (2)) | 2.2 V/3 V | | | 1 | μs | | t <sub>SBW,Ret</sub> | Spy-Bi-Wire return to normal operation time | 2.2 V/3 V | 15 | | 100 | μs | | | TCV input fragues (3) | 2.2 V | 0 | | 5 | MHz | | † <sub>TCK</sub> | TCK input frequency (3) | 3 V | 0 | | 10 | MHz | | R <sub>Internal</sub> | Internal pulldown resistance on TEST | 2.2 V/3 V | 25 | 60 | 90 | kΩ | - Parameters are characterized up to T<sub>A</sub> = 105°C unless otherwise noted. Tools accessing the Spy-Bi-Wire interface need to wait for the maximum t<sub>SBW,En</sub> time after pulling the TEST/SBWCLK pin high before applying the first SBWCLK clock edge. - f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected. ### JTAG Fuse<sup>(1)</sup> over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |---------------------|-------------------------------------------|-----------------------|-----|-----|------| | V <sub>CC(FB)</sub> | Supply voltage during fuse-blow condition | T <sub>A</sub> = 25°C | 2.5 | | V | | $V_{FB}$ | Voltage level on TEST for fuse blow | | 6 | 7 | V | | I <sub>FB</sub> | Supply current into TEST during fuse blow | | | 100 | mA | | t <sub>FB</sub> | Time to blow fuse | | | 1 | ms | (1) Once the fuse is blown, no further access to the JTAG/Test, Spy-Bi-Wire, and emulation feature is possible, and JTAG is switched to bypass mode. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### **APPLICATION INFORMATION** ### Port P1 (P1.0) Pin Schematics Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com TEXAS INSTRUMENTS SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com #### Port P1 (P1.1) Pin Schematics Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 #### Port P1 (P1.2) Pin Schematics Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com TEXAS INSTRUMENTS SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com #### Port P1 (P1.3) Pin Schematics Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 #### Table 13. Port P1 (P1.0 to P1.3) Pin Functions | DINI NIAME (D4) | | FUNCTION | CONTROL BITS / SIGNALS (1)(2) | | | | | | | |---------------------|---|----------------------------------|-------------------------------|----------|-------|-----|--|--|--| | PIN NAME (P1.x) | x | FUNCTION | P1SEL.x | SD16AE.x | INCHx | | | | | | P1.0/TACLK/ACLK/A0+ | | P1.0 <sup>(3)</sup> input/output | 0/1 | 0 | 0 | N/A | | | | | | | Timer_A2.TACLK/INCLK | 0 | 1 | 0 | N/A | | | | | | 0 | ACLK | 1 | 1 | 0 | N/A | | | | | | | A0+ <sup>(4)</sup> | X | Х | 1 | 0 | | | | | P1.1/TA0/A0-/A4+ | | P1.1 (3) input/output | 0/1 | 0 | 0 | N/A | | | | | | | Timer_A2.CCI0A | 0 | 1 | 0 | N/A | | | | | | 1 | Timer_A2.TA0 | 1 | 1 | 0 | N/A | | | | | | | A0- <sup>(4)(5)</sup> | X | Х | 1 | 0 | | | | | | | A4+ <sup>(4)</sup> | X | Х | 1 | 4 | | | | | | | P1.2 <sup>(3)</sup> input/output | 0/1 | 0 | 0 | N/A | | | | | | | Timer_A2.CCI1A | 0 | 1 | 0 | N/A | | | | | P1.2/TA1/A1+/A4- | 2 | Timer_A2.TA1 | 1 | 1 | 0 | N/A | | | | | | | A1+ <sup>(4)</sup> | X | Х | 1 | 1 | | | | | | | A4- <sup>(4)(5)</sup> | X | Х | 1 | 4 | | | | | | | P1.3 <sup>(3)</sup> input/output | 0/1 | 0 | 0 | N/A | | | | | P1.3/VREF/A1- | 3 | VREF | Х | 1 | 0 | N/A | | | | | | | A1- <sup>(4)(5)</sup> | Х | Х | 1 | 1 | | | | X = Don't care <sup>(2)</sup> N/A = Not available or not applicable Default after reset (PUC/POR) Setting the SD16AE.x bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying (4) With SD16AE.x = 0 the negative inputs are connected to VSS if the corresponding input is selected. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com #### Port P1 (P1.4) Pin Schematics Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### Port P1 (P1.5) Pin Schematics Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com #### Port P1 (P1.6) Pin Schematics Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 #### Port P1 (P1.7) Pin Schematics Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com #### Table 14. Port P1 (P1.4 to P1.7) Pin Functions | PIN NAME (P1.x) | | FUNCTION | CONTROL BITS / SIGNALS <sup>(1)(2)</sup> | | | | | | | | | |-----------------------|---|----------------------------------|------------------------------------------|---------|--------|----------|-------|-----------|--|--|--| | PIN NAME (P1.X) | X | FUNCTION | P1DIR.x | P1SEL.x | USIP.x | SD16AE.x | INCHx | JTAG Mode | | | | | | | P1.4 <sup>(3)</sup> input/output | 0/1 | 0 | N/A | 0 | N/A | 0 | | | | | P1.4/SMCLK/A2+/TCK | | N/A | 0 | 1 | N/A | 0 | N/A | 0 | | | | | | 4 | SMCLK | 1 | 1 | N/A | 0 | N/A | 0 | | | | | | | A2+ <sup>(4)</sup> | Х | Х | N/A | 1 | 2 | 0 | | | | | | | TCK <sup>(5)</sup> | Х | Х | N/A | Х | Х | 1 | | | | | | | P1.5 <sup>(3)</sup> input/output | 0/1 | 0 | 0 | 0 | N/A | 0 | | | | | | | N/A | 0 | 1 | 0 | 0 | N/A | 0 | | | | | D4 5/T40/00LK/40 /TM0 | _ | Timer_A2.TA0 | 1 | 1 | 0 | 0 | N/A | 0 | | | | | P1.5/TA0/SCLK/A2-/TMS | 5 | SCLK | Х | Х | 1 | 0 | N/A | 0 | | | | | | | A2- <sup>(4)(6)</sup> | Х | Х | Х | 1 | 2 | 0 | | | | | | | TMS <sup>(5)</sup> | Х | Х | Х | Х | Х | 1 | | | | | | | P1.6 <sup>(3)</sup> input/output | 0/1 | 0 | 0 | 0 | N/A | 0 | | | | | | | Timer_A2.CCI1B | 0 | 1 | 0 | 0 | N/A | 0 | | | | | P1.6/TA1/SDO/SCL/ | | Timer_A2.TA1 | 1 | 1 | 0 | 0 | N/A | 0 | | | | | A3+/TDI | 6 | SDO (SPI) / SCL (I2C) | Х | Х | 1 | 0 | N/A | 0 | | | | | | | A3+ <sup>(4)</sup> | Х | Х | Х | 1 | 3 | 0 | | | | | | | TDI <sup>(5)</sup> | Х | Х | Х | Х | Х | 1 | | | | | | | P1.7 <sup>(3)</sup> input/output | 0/1 | 0 | 0 | 0 | N/A | 0 | | | | | | | N/A | 0 | 1 | 0 | 0 | N/A | 0 | | | | | P1.7/SDI/SDA/A3-/ | _ | DVSS | 1 | 1 | 0 | 0 | N/A | 0 | | | | | TDO/TDI | 7 | SDI (SPI) / SDA (I2C) | Х | Х | 1 | 0 | N/A | 0 | | | | | | | A3- <sup>(4)(6)</sup> | Х | Х | Х | 1 | 3 | 0 | | | | | | | TDO/TDI <sup>(5)(7)</sup> | Х | Х | Х | Х | Х | 1 | | | | - X = Don't care - N/A = Not available or not applicable Default after reset (PUC/POR) (2) - (3) (4) Setting the SD16AE.x bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying - In JTAG mode the internal pullup/down resistors are disabled. - With SD16AE.x = 0 the negative inputs are connected to VSS if the corresponding input is selected. - Function controlled by JTAG Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com MSP430F2013-EP www.ti.com SLAS774A - JULY 2011 - REVISED OCTOBER 2011 ### Port P2 (P2.6) Pin Schematics Table 15. Port P2 (P2.6) Pin Functions | DIN NAME (D2 v) | | FUNCTION | CONTROL BITS / SIGNALS | | | |-----------------|-------------------|------------------------|------------------------|---------|--| | PIN NAME (P2.x) | PIN NAME (P2.x) x | FUNCTION | P2DIR.x | P2SEL.x | | | P2.6/XIN/TA1 | | P2.6 input/output | 0/1 | 0 | | | | 6 | XIN <sup>(1)</sup> (2) | 0 | 1 | | | | | Timer_A2.TA1 | 1 | 1 | | - 1) Default after reset (PUC/POR) - (2) XIN is used as digital clock input if the bits LFXT1Sx in register BCSCTL3 are set to 11. SLAS774A - JULY 2011 - REVISED OCTOBER 2011 www.ti.com #### Port P2 (P2.7) Pin Schematics Table 16. Port P2 (P2.7) Pin Functions | PIN NAME (P2.x) | | FUNCTION | CONTROL BITS / SIGNALS | | | |-----------------|---|------------------------|------------------------|---|--| | | Х | FUNCTION | P2SEL.x | | | | P2.7/XOUT | | P2.7 input/output | 0/1 | 0 | | | | 7 | DVSS | 0 | 1 | | | | | XOUT <sup>(1)(2)</sup> | 1 | 1 | | Default after reset (PUC/POR) If the pin P2.7/XOUT is used as an input a current can flow until P2SEL.7 is cleared due to the oscillator output driver connection to this pin after reset. Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com PACKAGE OPTION ADDENDUM 31-May-2014 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |--------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | MSP430F2013QRSATEP | ACTIVE | QFN | RSA | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | M430F<br>2013Q | Samples | | V62/11613-01XE | ACTIVE | QFN | RSA | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | M430F<br>2013Q | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "-" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. Addendum-Page 1 Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com PACKAGE OPTION ADDENDUM www.ti.com 31-May-2014 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. OTHER QUALIFIED VERSIONS OF MSP430F2013-EP: Catalog: MSP430F2013 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com ### **PACKAGE MATERIALS INFORMATION** www.ti.com 17-Dec-2011 #### TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** #### **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### TAPE AND REEL INFORMATION \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | MSP430F2013QRSATEP | QFN | RSA | 16 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com ### **PACKAGE MATERIALS INFORMATION** www.ti.com 17-Dec-2011 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|--------------|-----------------|------|-----|-------------|------------|-------------| | MSP430F2013QRSATEP | QFN | RSA | 16 | 250 | 210.0 | 185.0 | 35.0 | # RSA (S-PVQFN-N16) ### PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-220. ### THERMAL PAD MECHANICAL DATA ### RSA (S-PVQFN-N16) #### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206364/N 07/13 NOTES: A. All linear dimensions are in millimeters #### **LAND PATTERN DATA** ### RSA (S-PVQFN-N16) ### PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for solder mask tolerances. # **Distributor of Texas Instruments: Excellent Integrated System Limited**Datasheet of MSP430F2013QRSATEP - IC MCU 16BIT 2KB FLASH 16QFN Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals www.ti.com/computers **Data Converters** dataconverter.ti.com **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers Industrial Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u> Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID <u>www.ti-rfid.com</u> OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://e2e.ti.com">e2e.ti.com</a> Wireless Connectivity www.ti.com/wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated