

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments INA121P

For any questions, you can email us directly: <u>sales@integrated-circuit.com</u>







# **INA121**

# **FET-Input, Low Power INSTRUMENTATION AMPLIFIER**

### FEATURES

- LOW BIAS CURRENT: ±4pA
- LOW QUIESCENT CURRENT: ±450µA
- LOW INPUT OFFSET VOLTAGE: ±200µV
- LOW INPUT OFFSET DRIFT: ±2µV/°C
- LOW INPUT NOISE:  $20nV/\sqrt{Hz}$  at f = 1kHz (G =100)
- HIGH CMR: 106dB
- WIDE SUPPLY RANGE: ±2.25V to ±18V
- LOW NONLINEARITY ERROR: 0.001% max
- INPUT PROTECTION TO ±40V
- 8-PIN DIP AND SO-8 SURFACE MOUNT

### **APPLICATIONS**

- LOW-LEVEL TRANSDUCER AMPLIFIERS Bridge, RTD, Thermocouple
- PHYSIOLOGICAL AMPLIFIERS ECG, EEG, EMG, Respiratory
- HIGH IMPEDANCE TRANSDUCERS
- CAPACITIVE SENSORS
- MULTI-CHANNEL DATA ACQUISITION
- PORTABLE, BATTERY OPERATED SYSTEMS
- GENERAL PURPOSE INSTRUMENTATION

## DESCRIPTION

The INA121 is a FET-input, low power instrumentation amplifier offering excellent accuracy. Its versatile three-op amp design and very small size make it ideal for a variety of general purpose applications. Low bias current (±4pA) allows use with high impedance sources.

Gain can be set from 1V to 10,000V/V with a single external resistor. Internal input protection can withstand up to ±40V without damage.

The INA121 is laser-trimmed for very low offset voltage ( $\pm 200\mu$ V), low offset drift ( $\pm 2\mu$ V/°C), and high common-mode rejection (106dB at G = 100). It operates on power supplies as low as  $\pm 2.25V$  (+4.5V), allowing use in battery operated and single 5V systems. Quiescent current is only 450µA.

Package options include 8-pin plastic DIP and SO-8 surface mount. All are specified for the -40°C to +85°C industrial temperature range.





# SPECIFICATIONS: $V_S = \pm 15V$

At  $T_A$  = +25°C,  $V_S$  =  $\pm 15V,$   $R_L$  = 10k\Omega, and IA reference = 0V, unless otherwise noted.

|                                                                                                                                    |                                                                                                                                                           | INA121P, U         |                                                                                            |                                    |                | INA121PA, UA                   | ۱.                            |                                                       |  |
|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------|------------------------------------|----------------|--------------------------------|-------------------------------|-------------------------------------------------------|--|
| PARAMETER                                                                                                                          | CONDITIONS                                                                                                                                                | MIN                | TYP                                                                                        | MAX                                | MIN            | TYP                            | MAX                           | UNITS                                                 |  |
| INPUT<br>Offset Voltage, RTI<br>vs Temperature<br>vs Power Supply<br>Long-Term Stability<br>Impedance, Differential<br>Common-Mode | $V_S = \pm 2.25V$ to $\pm 18V$<br>$V_O = 0V$                                                                                                              |                    | ±200±200/G<br>±2±2/G<br>±5±20/G<br>±0.5<br>10 <sup>12</sup>    1<br>10 <sup>12</sup>    12 | ±500±500/G<br>±5±20/G<br>±50±150/G |                | ±300±200/G<br>*<br>*<br>*<br>* | ±1000±1000/G<br>±15±20/G<br>* | μV<br>μV/°C<br>μV/ν<br>μV/mo<br>Ω    pF<br>Ω    pF    |  |
| Input Voltage Range<br>Safe Input Voltage                                                                                          |                                                                                                                                                           | See 1              | ext and Typica                                                                             | Curves<br>±40                      |                | *                              | *                             | V                                                     |  |
| Common-Mode Rejection                                                                                                              | $V_{CM} = -12.5V \text{ to } 13.5V$<br>G = 1<br>G = 10<br>G = 100<br>G = 1000                                                                             | 78<br>91<br>96     | 86<br>100<br>106<br>106                                                                    |                                    | 72<br>85<br>90 | * * * *                        |                               | dB<br>dB<br>dB<br>dB                                  |  |
| BIAS CURRENT<br>vs Temperature<br>Offset Current<br>vs Temperature                                                                 | V <sub>CM</sub> =0V                                                                                                                                       |                    | ±4<br>see Typical Curv<br>±0.5<br>see Typical Curv                                         |                                    |                | * * * *                        | *                             | pA<br>pA                                              |  |
| NOISE, RTI<br>Voltage Noise: $f = 10Hz$<br>f = 10Hz<br>f = 1kHz<br>f = 0.1Hz to 10Hz<br>Current Noise: $f = 1kHz$                  | $R_{S} = 0\Omega$<br>G = 100<br>G = 100<br>G = 100<br>G = 100                                                                                             |                    | 30<br>21<br>20<br>1<br>1                                                                   |                                    |                | * * * * *                      |                               | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>μVp <u>-p</u><br>fA/√Hz |  |
| GAIN<br>Gain Equation<br>Range of Gain<br>Gain Error                                                                               | $V_0 = -14V \text{ to } 13.5V$<br>G = 1<br>G = 10<br>G = 100                                                                                              | 1                  | 1 + (50kΩ/R <sub>G</sub> )<br>$\pm 0.01$<br>$\pm 0.03$<br>$\pm 0.05$                       | 10,000<br>±0.05<br>±0.4<br>±0.5    | *              | * * *                          | *<br>±0.1<br>±0.5<br>±0.7     | V/V<br>V/V<br>%<br>%                                  |  |
| Gain vs Temperature <sup>(1)</sup>                                                                                                 | G = 1000<br>G = 1<br>G > 1                                                                                                                                |                    | ±0.5<br>±1<br>±25                                                                          | ±10<br>±100                        |                | * * *                          | *<br>*                        | %<br>ppm/°C<br>ppm/°C                                 |  |
| Nonlinearity                                                                                                                       | $V_{O} = -14V \text{ to } 13.5V$<br>G = 1<br>G = 10<br>G = 100<br>G = 1000                                                                                |                    | ±0.0002<br>±0.0015<br>±0.0015<br>±0.002                                                    | ±0.001<br>±0.005<br>±0.005         |                | *<br>*<br>*<br>*               | ±0.002<br>±0.008<br>±0.008    | % of FSR<br>% of FSR<br>% of FSR<br>% of FSR          |  |
| OUTPUT<br>Voltage: Positive<br>Negative<br>Positive<br>Negative<br>Capacitance Load Drive<br>Short-Circuit Current                 | $\begin{array}{l} R_{L} = 100 \mathrm{k}\Omega \\ R_{L} = 100 \mathrm{k}\Omega \\ R_{L} = 10 \mathrm{k}\Omega \\ R_{L} = 10 \mathrm{k}\Omega \end{array}$ | (V+)–1.5<br>(V–)+1 | (V+)-0.9<br>(V-)+0.15<br>(V+)-0.9<br>(V-)+0.25<br>1000<br>±14                              |                                    | *<br>*         | * * * * * * * *                |                               | V<br>V<br>V<br>pF<br>mA                               |  |
| FREQUENCY RESPONSE<br>Bandwidth, -3dB<br>Slew Rate                                                                                 | G = 1<br>G = 10<br>G = 100<br>G = 1000<br>$V_0 = \pm 10V, G \le 10$                                                                                       |                    | 600<br>300<br>50<br>5<br>0.7                                                               |                                    |                | * * * * *                      |                               | kHz<br>kHz<br>kHz<br>kHz<br>V/μs                      |  |
| Settling Time, 0.01%<br>Overload Recovery                                                                                          | G = 100, G = 10<br>G = 100<br>G = 1000<br>50% Input Overload                                                                                              |                    | 20<br>35<br>260<br>5                                                                       |                                    |                | * * *                          |                               | μs<br>μs<br>μs<br>μs                                  |  |
| POWER SUPPLY<br>Voltage Range<br>Quiescent Current                                                                                 | I <sub>O</sub> = 0V                                                                                                                                       | ±2.25              | ±15<br>±450                                                                                | ±18<br>±525                        | *              | *<br>*                         | *<br>*                        | V<br>μA                                               |  |
| TEMPERATURE RANGE<br>Specification<br>Operating<br>Storage<br>Thermal Resistance, θ <sub>JA</sub>                                  |                                                                                                                                                           | 40<br>55<br>55     |                                                                                            | 85<br>125<br>125                   | * * *          |                                | *<br>*<br>*                   | ပ္<br>ပ္                                              |  |
| 8-Lead DIP<br>SO-8 Surface Mount                                                                                                   |                                                                                                                                                           |                    | 100<br>150                                                                                 |                                    |                | *                              |                               | °C/W<br>°C/W                                          |  |

\* Specification same as INA121P, U.

NOTE: (1) Temperature coefficient of the "Internal Resistor" in the gain equation. Does not include TCR of gain-setting resistor, R<sub>G</sub>.





#### PIN CONFIGURATION



#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Supply Voltage                         | IOV |
|----------------------------------------|-----|
| Operating Temperature55°C to +125      |     |
| Storage Temperature55°C to +125        | 5°C |
| Junction Temperature +150              |     |
| Lead Temperature (soldering, 10s) +300 | D°C |

NOTE: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability.

#### PACKAGE/ORDERING INFORMATION

| ELECTROSTATIC                |
|------------------------------|
| <b>DISCHARGE SENSITIVITY</b> |

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| PRODUCT  | PACKAGE            | PACKAGE<br>DRAWING<br>NUMBER(1) | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER(2) | TRANSPORT<br>MEDIA |
|----------|--------------------|---------------------------------|-----------------------------------|--------------------|-----------------------|--------------------|
| Single   |                    |                                 |                                   |                    |                       |                    |
| INA121P  | 8-Pin DIP          | 006                             | -40°C to +85°C                    | INA121P            | INA121P               | Rails              |
| INA121PA | 8-Pin DIP          | 006                             | -40°C to +85°C                    | INA121PA           | INA121PA              | Rails              |
| INA121U  | SO-8 Surface-Mount | 182                             | -40°C to +85°C                    | INA121U            | INA121U               | Rails              |
|          |                    | "                               |                                   | "                  | INA121U/2K5           | Tape and Reel      |
| INA121UA | SO-8 Surface-Mount | 182                             | -40°C to +85°C                    | INA121UA           | INA121UA              | Rails              |
| "        | "                  |                                 | н                                 | "                  | INA121UA/2K5          | Tape and Reel      |

NOTES: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. (2) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /2K5 indicates 2500 devices per reel). Ordering 2500 pieces of "INA121U/2K5" will get a single 2500-piece Tape and Reel. For detailed Tape and Reel mechanical information, refer to Appendix B of Burr-Brown IC Data Book.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.





## **TYPICAL PERFORMANCE CURVES**

At T<sub>A</sub> = +25°C, V<sub>S</sub> =  $\pm$ 15V, unless otherwise noted.











NEGATIVE POWER SUPPLY REJECTION vs FREQUENCY









## **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 15V$ , unless otherwise noted.







QUIESCENT CURRENT AND SLEW RATE

vs TEMPERATURE

25

Temperature (°C)

SR

75

50

100

500

475

450

425

400

375

-75

-50

-25

0

Quiescent Current (µA)









125



# **TYPICAL PERFORMANCE CURVES (CONT)**

At T<sub>A</sub> = +25°C, V<sub>S</sub> =  $\pm$ 15V, unless otherwise noted.







# **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 15V$ , unless otherwise noted.













### **APPLICATION INFORMATION**

Figure 1 shows the basic connections required for operation of the INA121. Applications with noisy or high impedance power supplies may require decoupling capacitors close to the device pins as shown.

The output is referred to the output reference (Ref) terminal which is normally grounded. This must be a low-impedance connection to assure good common-mode rejection. A resistance of  $8\Omega$  in series with the Ref pin will cause a typical device to degrade to approximately 80dB CMR (G = 1).

#### SETTING THE GAIN

Gain of the INA121 is set by connecting a single external resistor,  $R_G$ , connected between pins 1 and 8:

$$G = 1 + \frac{50k\Omega}{R_G}$$
(1)

Commonly used gains and resistor values are shown in Figure 1.

The 50k $\Omega$  term in Equation 1 comes from the sum of the two internal feedback resistors of A<sub>1</sub> and A<sub>2</sub>. These on-chip metal film resistors are laser trimmed to accurate absolute values. The accuracy and temperature coefficient of these resistors are included in the gain accuracy and drift specifications of the INA121.

The stability and temperature drift of the external gain setting resistor,  $R_G$ , also affects gain.  $R_G$ 's contribution to gain accuracy and drift can be directly inferred from the gain equation (1). Low resistor values required for high gain can make wiring resistance important. Sockets add to the wiring resistance which will contribute additional gain error (possibly an unstable gain error) in gains of approximately 100 or greater.

#### DYNAMIC PERFORMANCE

The typical performance curve "Gain vs Frequency" shows that, despite its low quiescent current, the INA121 achieves wide bandwidth, even at high gain. This is due to the current-feedback topology of the INA121. Settling time also remains excellent at high gain.



FIGURE 1. Basic Connections.





The INA121 provides excellent rejection of high frequency common-mode signals. The typical performance curve, "Common-Mode Rejection vs Frequency" shows this behavior. If the inputs are not properly balanced, however, common-mode signals can be converted to differential signals. Run the  $V_{IN}^+$  and  $V_{IN}^-$  connections directly adjacent each other, from the source signal all the way to the input pins. If possible use a ground plane under both input traces. Avoid running other potentially noisy lines near the inputs.

#### NOISE AND ACCURACY PERFORMANCE

The INA121's FET input circuitry provides low input bias current and high speed. It achieves lower noise and higher accuracy with high impedance sources. With source impedances of  $2k\Omega$  to  $50k\Omega$  the INA114, INA128, or INA129 may provide lower offset voltage and drift. For very low source impedance ( $\leq 1k\Omega$ ), the INA103 may provide improved accuracy and lower noise. At very high source impedances (>  $1M\Omega$ ) the INA116 is recommended.

#### **OFFSET TRIMMING**

The INA121 is laser trimmed for low offset voltage and drift. Most applications require no external offset adjustment. Figure 2 shows an optional circuit for trimming the output offset voltage. The voltage applied to Ref terminal is summed at the output. The op amp buffer provides low impedance at the Ref terminal to preserve good commonmode rejection. Trim circuits with higher source impedance should be buffered with an op amp follower circuit to assure low impedance on the Ref pin.



FIGURE 2. Optional Trimming of Output Offset Voltage.

#### INPUT BIAS CURRENT RETURN PATH

The input impedance of the INA121 is extremely high approximately  $10^{12}\Omega$ . However, a path must be provided for the input bias current of both inputs. This input bias current is typically 4pA. High input impedance means that this input bias current changes very little with varying input voltage. Input circuitry must provide a path for this input bias current if the INA121 is to operate properly. Figure 3 shows various provisions for an input bias current path. Without a bias current return path, the inputs will float to a potential which exceeds the common-mode range of the INA121 and the input amplifiers will saturate.

If the differential source resistance is low, the bias current return path can be connected to one input (see the thermocouple example in Figure 3). With higher source impedance, using two resistors provides a balanced input with possible advantages of lower input offset voltage due to bias current and better high-frequency common-mode rejection.



FIGURE 3. Providing an Input Common-Mode Current Path.

#### INPUT COMMON-MODE RANGE

The linear input voltage range of the input circuitry of the INA121 is from approximately 1.2V below the positive supply voltage to 2.1V above the negative supply. A differential input voltage causes the output voltage to increase. The linear input range, however, will be limited by the output voltage swing of amplifiers  $A_1$  and  $A_2$ . So the linear common-mode input range is related to the output voltage of the complete amplifier. This behavior also depends on supply voltage—see typical performance curve "Input Common-Mode Range vs Output Voltage".





A combination of common-mode and differential input voltage can cause the output of  $A_1$  or  $A_2$  to saturate. Figure 4 shows the output voltage swing of  $A_1$  and  $A_2$  expressed in terms of a common-mode and differential input voltages. For applications where input common-mode range must be maximized, limit the output voltage swing by connecting the INA121 in a lower gain (see performance curve "Input Common-Mode Voltage Range vs Output Voltage"). If necessary, add gain after the INA121 to increase the voltage swing.

Input-overload can produce an output voltage that appears normal. For example, if an input overload condition drives both input amplifiers to their positive output swing limit, the difference voltage measured by the output amplifier will be near zero. The output of  $A_3$  will be near 0V even though both inputs are overloaded.

LOW VOLTAGE OPERATION

The INA121 can be operated on power supplies as low as  $\pm 2.25$ V. Performance remains excellent with power supplies ranging from  $\pm 2.25$ V to  $\pm 18$ V. Most parameters vary only slightly throughout this supply voltage range—see typical

performance curves. Operation at very low supply voltage requires careful attention to assure that the input voltages remain within their linear range. Voltage swing requirements of internal nodes limit the input common-mode range with low power supply voltage. Typical performance curves, "Input Common-Mode Range vs Output Voltage" show the range of linear operation for  $\pm 15V$ ,  $\pm 5V$ , and  $\pm 2.5V$  supplies.

#### **INPUT FILTERING**

The INA121's FET input allows use of an R/C input filter without creating large offsets due to input bias current. Figure 5 shows proper implementation of this input filter to preserve the INA121's excellent high frequency commonmode rejection. Mismatch of the common-mode input time constant ( $R_1C_1$  and  $R_2C_2$ ), either from stray capacitance or mismatched values, causes a high frequency common-mode signal to be converted to a differential signal. This degrades common-mode rejection. The differential input capacitor,  $C_3$ , reduces the bandwidth and mitigates the effects of mismatch in  $C_1$  and  $C_2$ . Make  $C_3$  much larger than  $C_1$  and  $C_2$ . If properly matched,  $C_1$  and  $C_2$  also improve ac CMR.



FIGURE 4. Voltage Swing of  $A_1$  and  $A_2$ .



FIGURE 5. Input Low-Pass Filter.



FIGURE 6. Bridge Transducer Amplifier.







FIGURE 7. High-Pass Input Filter.



FIGURE 9. AC-Coupled Instrumentation Amplifier.



FIGURE 8. Galvanically Isolated Instrumentation Amplifier.



FIGURE 10. Voltage Controlled Current Source.



FIGURE 11. Capacitive Bridge Transducer Circuit.







FIGURE 12. Multiplexed-Input Data Acquisition System.



FIGURE 13. Shield Driver Circuit.



FIGURE 14. ECG Amplifier With Right-Leg Drive.

INA121



11-Jul-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|----------------------|--------------|-------------------------|---------|
| INA121P          | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type   | -40 to 85    | INA121P<br>A            | Samples |
| INA121PA         | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type   |              | INA121P<br>A            | Samples |
| INA121PAG4       | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type   |              | INA121P<br>A            | Sample  |
| INA121PG4        | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type   | -40 to 85    | INA121P<br>A            | Sample  |
| INA121U          | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR  |              | INA<br>121U             | Sample  |
| INA121U/2K5      | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR  |              | INA<br>121U             | Sample  |
| INA121U/2K5G4    | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR  |              | INA<br>121U             | Sample  |
| INA121UA         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR  |              | INA<br>121U<br>A        | Sample  |
| INA121UA/2K5     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR  |              | INA<br>121U<br>A        | Sample  |
| INA121UA/2K5E4   | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR  |              | INA<br>121U<br>A        | Sample  |
| INA121UAE4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR  |              | INA<br>121U<br>A        | Sample  |
| INA121UG4        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR  |              | INA<br>121U             | Sample  |

(1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.

Addendum-Page 1



www.ti.com

11-Jul-2013

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.







## PACKAGE MATERIALS INFORMATION

9-Sep-2013

www.ti.com

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *Al | dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----|------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|     | Device                 | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|     | INA121U/2K5            | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
|     | INA121UA/2K5           | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of INA121P - IC OPAMP INSTR 600KHZ 8DIP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



### PACKAGE MATERIALS INFORMATION

9-Sep-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA121U/2K5  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| INA121UA/2K5 | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |



### **MECHANICAL DATA**

P (R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.





### **MECHANICAL DATA**

### D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





### LAND PATTERN DATA



- - This drawing is subject to change without notice. B.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

TEXAS Instruments www.ti.com



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated