

### **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments
SN74BCT652DWR

For any questions, you can email us directly: sales@integrated-circuit.com

Datasheet of SN74BCT652DWR - IC BUS TRANSCEIVER 8BIT 24SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

## SN54BCT652, SN74BCT652 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

SCBS038A - AUGUST 1989 - REVISED NOVEMBER 1993

- State-of-the-Art BiCMOS Design Significantly Reduces I<sub>CCZ</sub>
- ESD Protection Exceeds 2000 V Per MIL-STD-883C, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Independent Registers and Enables for A and B Buses
- Multiplexed Real-Time and Stored Data
- Power-Up High-Impedance Mode
- Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK) and Flatpacks (W), and Standard Plastic and Ceramic 300-mil DIPs (JT, NT)

### description

These devices consist of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the data bus or from the internal storage registers.

Output-enable (OEAB and OEBA) inputs are provided to control the transceiver functions. Select-control (SAB and SBA) inputs are provided to select whether real-time or stored data is transferred. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. A low input selects real-time data, and a high input selects stored data. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the 'BCT652.





### SN54BCT652...FK PACKAGE (TOP VIEW)



NC - No internal connection

Data on the A or B data bus, or both, can be stored in the internal D-type flip-flops by low-to-high transitions at the appropriate clock (CLKAB or CLKBA) inputs regardless of the select- or enable-control pins. When SAB and SBA are in the real-time transfer mode, it is possible to store data without using the internal D-type flip-flops by simultaneously enabling OEAB and OEBA. In this configuration each output reinforces its input. Therefore, when all other data sources to the two sets of bus lines are at high impedance, each set of bus lines remain at its last state.

The SN54BCT652 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to 125°C. The SN74BCT652 is characterized for operation from 0°C to 70°C.

Datasheet of SN74BCT652DWR - IC BUS TRANSCEIVER 8BIT 24SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

### SN54BCT652, SN74BCT652 **OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS**

SCBS038A - AUGUST 1989 - REVISED NOVEMBER 1993



Figure 1. Bus-Management Functions

Pin numbers shown are for the DW, JT, NT, and W packages.



Datasheet of SN74BCT652DWR - IC BUS TRANSCEIVER 8BIT 24SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

### SN54BCT652, SN74BCT652 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

SCBS038A - AUGUST 1989 - REVISED NOVEMBER 1993

#### **FUNCTION TABLE**

|      |      | INPU'      | TS         |     |     | DATA                     | A I/O†                   | OPERATION OR FUNCTION                             |  |  |
|------|------|------------|------------|-----|-----|--------------------------|--------------------------|---------------------------------------------------|--|--|
| OEAB | OEBA | CLKAB      | CLKBA      | SAB | SBA | A1 THRU A8               | B1 THRU B8               | OPERATION OR FUNCTION                             |  |  |
| L    | Н    | H or L     | H or L     | Х   | Х   | Input                    | Input                    | Isolation                                         |  |  |
| L    | Н    | $\uparrow$ | $\uparrow$ | Χ   | Χ   | Input                    | Input                    | Store A and B data                                |  |  |
| Х    | Н    | $\uparrow$ | H or L     | Х   | Χ   | Input                    | Unspecified <sup>‡</sup> | Store A, hold B                                   |  |  |
| Н    | Н    | $\uparrow$ | $\uparrow$ | X‡  | Χ   | Input                    | Output                   | Store A in both registers                         |  |  |
| L    | Χ    | H or L     | $\uparrow$ | Χ   | Χ   | Unspecified <sup>‡</sup> | Input                    | Hold A, store B                                   |  |  |
| L    | L    | $\uparrow$ | $\uparrow$ | Χ   | X‡  | Output                   | Input                    | Store B in both registers                         |  |  |
| L    | L    | Χ          | Χ          | Х   | L   | Output                   | Input                    | Real-time B data to A bus                         |  |  |
| L    | L    | Χ          | H or L     | Х   | Н   | Output                   | Input                    | Stored B data to A bus                            |  |  |
| Н    | Н    | Χ          | Χ          | L   | X   | Input                    | Output                   | Real-time A data to B bus                         |  |  |
| Н    | Н    | H or L     | Χ          | Н   | X   | Input                    | Output                   | Stored A data to B bus                            |  |  |
| н    | L    | H or L     | H or L     | Н   | Н   | Output                   | Output                   | Stored A data to B bus and stored B data to A bus |  |  |

<sup>†</sup> The data output functions may be enabled or disabled by a variety of level combinations at the OEAB or OEBA inputs. Data input functions are always enabled; i.e., data at the bus pins is stored on every low-to-high transition on the clock inputs.

### logic symbol§



<sup>§</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DW, JT, NT, and W packages.



<sup>&</sup>lt;sup>‡</sup> Select control = L; clocks can occur simultaneously. Select control = H; clocks must be staggered in order to load both registers.



Datasheet of SN74BCT652DWR - IC BUS TRANSCEIVER 8BIT 24SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# SN54BCT652, SN74BCT652 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS SCBS038A - AUGUST 1989 - REVISED NOVEMBER 1993

#### logic diagram (positive logic)



To Seven Other Channels

Pin numbers shown are for the DW, JT, NT, and W packages.

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>              | – 0.5 V to 7 V                                       |
|----------------------------------------------------|------------------------------------------------------|
| Input voltage range: Control inputs (see Note 1)   | – 0.5 V to 7 V                                       |
| I/O ports (see Note 1)                             | – 0.5 V to 5.5 V                                     |
| Voltage range applied to any output in the disable | ed or power-off state, V <sub>O</sub> – 0.5 V to 7 V |
| Voltage range applied to any output in the high s  | ate, V <sub>O</sub> – 0.5 V to V <sub>CC</sub>       |
| Current into any output in the low state: SN54BC   | T652 96 mA                                           |
| SN74B0                                             | T652 128 mA                                          |
| Operating free-air temperature range: SN54BC       | T652 – 55°C to 125°C                                 |
| SN74B0                                             | T6520°C to 70°C                                      |
| Storage temperature range                          | – 65°C to 150°C                                      |

<sup>&</sup>lt;sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input and output voltage ratings may be exceeded if the input and output current ratings are observed.





Datasheet of SN74BCT652DWR - IC BUS TRANSCEIVER 8BIT 24SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

### SN54BCT652, SN74BCT652 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

SCBS038A - AUGUST 1989 - REVISED NOVEMBER 1993

### recommended operating conditions

|                 |                                | SN  | 54BCT6 | 52  | SN  |     |     |      |
|-----------------|--------------------------------|-----|--------|-----|-----|-----|-----|------|
|                 |                                | MIN | NOM    | MAX | MIN | NOM | MAX | UNIT |
| $V_{CC}$        | Supply voltage                 | 4.5 | 5      | 5.5 | 4.5 | 5   | 5.5 | V    |
| $V_{IH}$        | High-level input voltage       | 2   |        |     | 2   |     |     | V    |
| $V_{IL}$        | Low-level input voltage        |     |        | 8.0 |     |     | 8.0 | V    |
| I <sub>IK</sub> | Input clamp current            |     |        | -18 |     |     | -18 | mA   |
| I <sub>OH</sub> | High-level output current      |     |        | -12 |     |     | -15 | mA   |
| I <sub>OL</sub> | Low-level output current       |     |        | 48  |     |     | 64  | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -55 |        | 125 | 0   |     | 70  | °C   |

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED         |                |                           |                                 | SN   | 54BCT6 | 52   | SN   |      |      |      |  |
|-------------------|----------------|---------------------------|---------------------------------|------|--------|------|------|------|------|------|--|
| P                 | ARAMETER       | TES                       | ST CONDITIONS                   | MIN  | TYP†   | MAX  | MIN  | TYP† | MAX  | UNIT |  |
| $V_{IK}$          |                | $V_{CC} = 4.5 \text{ V},$ | $I_I = -18 \text{ mA}$          |      |        | -1.2 |      |      | -1.2 | V    |  |
|                   |                |                           | $I_{OH} = -3 \text{ mA}$        | 2.4  | 3.3    |      | 2.4  | 3.3  |      |      |  |
| $V_{OH}$          |                | V <sub>CC</sub> = 4.5 V   | $I_{OH} = -12 \text{ mA}$       | 2    | 3.2    |      |      |      |      | V    |  |
| -                 |                |                           | $I_{OH} = -15 \text{ mA}$       |      |        |      | 2    | 3.1  |      |      |  |
| V <sub>OL</sub>   |                |                           | $I_{OL} = 48 \text{ mA}$        |      | 0.38   | 0.55 |      |      |      |      |  |
|                   |                | V <sub>CC</sub> = 4.5 V   | I <sub>OL</sub> = 64 mA         |      |        |      |      | 0.42 | 0.55 | ٧    |  |
|                   | A or B port    | V 55V                     |                                 |      |        | 1    |      |      | 1    | 4    |  |
| l <sub>l</sub>    | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{I} = 5.5 \text{ V}$         |      |        | 1    |      |      | 1    | mA   |  |
| . +               | A or B port    | .,                        |                                 |      |        | 70   |      |      | 70   |      |  |
| I <sub>IH</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_1 = 2.7 \text{ V}$           |      |        | 20   |      |      | 20   | μΑ   |  |
| . +               | A or B port    |                           |                                 |      |        | -0.7 |      |      | -0.7 |      |  |
| I <sub>IL</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{I} = 0.5 V$                 |      |        | -0.7 |      |      | -0.7 | mA   |  |
| I <sub>OS</sub> § |                | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 0              | -100 |        | -225 | -100 |      | -225 | mA   |  |
| I <sub>CCL</sub>  | A or B port    | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 0              |      | 43     | 69   |      | 43   | 69   | mA   |  |
| I <sub>CCH</sub>  | A or B port    | $V_{CC} = 5.5 \text{ V},$ | $V_1 = 4.5 \text{ V}$           |      | 6      | 10   |      | 6    | 10   | mA   |  |
| I <sub>CCZ</sub>  | A or B port    | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 0              |      | 10     | 17   |      | 10   | 17   | mA   |  |
| Ci                | Control inputs | V <sub>CC</sub> = 5 V,    | V <sub>I</sub> = 2.5 V or 0.5 V |      | 6      |      |      | 6    |      | pF   |  |
| C <sub>io</sub>   | A or B port    | V <sub>CC</sub> = 5 V,    | V <sub>O</sub> = 2.5 V or 0.5 V |      | 14     |      |      | 14   |      | pF   |  |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

### timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    |                                            | V <sub>CC</sub> : | = 5 V,<br>25°C | SN54B | SN54BCT652 |     | SN7BCTT652 |     |  |
|--------------------|--------------------------------------------|-------------------|----------------|-------|------------|-----|------------|-----|--|
|                    |                                            | MIN               | MAX            | MIN   | MAX        | MIN | MAX        |     |  |
| f <sub>clock</sub> | Clock frequency                            | 0                 | 77             | 0     | 77         | 0   | 77         | MHz |  |
| t <sub>w</sub>     | Pulse duration, CLK high or low            | 6.5               |                | 7     |            | 6.5 |            | ns  |  |
| t <sub>su</sub>    | Setup time, A or B before CLKAB↑ or CLKBA↑ | 5                 |                | 6     |            | 5   |            | ns  |  |
| t <sub>h</sub>     | Hold time, A or B after CLKAB↑ or CLKBA↑   | 1                 |                | 1     |            | 1   |            | ns  |  |



 $<sup>^\</sup>ddagger$  For I/O ports, the parameters  $I_{IH}$  and  $I_{IL}$  include the off-state output current.

<sup>§</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.



Datasheet of SN74BCT652DWR - IC BUS TRANSCEIVER 8BIT 24SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

### SN54BCT652, SN74BCT652 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

SCBS038A - AUGUST 1989 - REVISED NOVEMBER 1993

### switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 50$ pF (unless otherwise noted) (see Note 2)

| PARAMETER        | FROM             | TO       | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     |      | SN54B | CT652 | SN74B | UNIT |     |  |
|------------------|------------------|----------|-------------------------------------------------|-----|------|-------|-------|-------|------|-----|--|
|                  | (INPUT)          | (OUTPUT) | MIN                                             | TYP | MIN  | MIN   | MAX   | MIN   | MAX  |     |  |
| f <sub>max</sub> |                  |          | 77                                              |     |      | 77    |       | 77    |      | MHz |  |
| t <sub>PLH</sub> | OLIZDA           | Δ.       | 2.6                                             | 6.9 | 8.9  | 2.6   | 11.6  | 2.6   | 10.5 |     |  |
| t <sub>PHL</sub> | CLKBA            | Α        | 2.8                                             | 6.8 | 8.8  | 2.8   | 10.7  | 2.8   | 9.9  | ns  |  |
| t <sub>PLH</sub> | CLKAB            | В        | 2.6                                             | 6.9 | 8.9  | 2.6   | 11.6  | 2.6   | 10.5 | 20  |  |
| t <sub>PHL</sub> | CLKAB            | Ь        | 2.8                                             | 6.8 | 8.8  | 2.8   | 10.7  | 2.8   | 9.9  | ns  |  |
| t <sub>PLH</sub> | Δ.               | В        | 1.7                                             | 5.8 | 7.5  | 1.7   | 10.3  | 1.7   | 8.9  | 20  |  |
| t <sub>PHL</sub> | А                | В        | 2.4                                             | 6.5 | 8.2  | 2.4   | 11    | 2.4   | 9.8  | ns  |  |
| t <sub>PLH</sub> | В                | ۸        | 1.7                                             | 5.8 | 7.5  | 1.7   | 10.3  | 1.7   | 8.9  | ns  |  |
| t <sub>PHL</sub> | Ь                | А        | 2.4                                             | 6.5 | 8.2  | 2.4   | 11    | 2.4   | 9.8  |     |  |
| t <sub>PLH</sub> | SBA <sup>†</sup> | Δ.       | 3.5                                             | 8.8 | 10.8 | 3.5   | 14.2  | 3.5   | 13.1 | ns  |  |
| t <sub>PHL</sub> | (with B high)    | А        | 2.4                                             | 5.9 | 7.7  | 2.4   | 9.1   | 2.4   | 8.5  |     |  |
| t <sub>PLH</sub> | SBA <sup>†</sup> | А        | 3                                               | 7.6 | 9.7  | 3     | 12.4  | 3     | 11.3 | ns  |  |
| t <sub>PHL</sub> | (with B low)     | A        | 3.8                                             | 8.3 | 10.4 | 3.8   | 12.9  | 3.8   | 12.5 |     |  |
| t <sub>PLH</sub> | SAB <sup>†</sup> | В        | 3.5                                             | 8.8 | 10.8 | 3.5   | 14.2  | 3.5   | 13.1 | ns  |  |
| t <sub>PHL</sub> | (with A high)    | Ь        | 2.4                                             | 5.9 | 7.7  | 2.4   | 9.1   | 2.4   | 8.5  |     |  |
| t <sub>PLH</sub> | SAB <sup>†</sup> | В        | 3                                               | 7.6 | 9.7  | 3     | 12.4  | 3     | 11.3 | ns  |  |
| t <sub>PHL</sub> | (with A low)     | Ь        | 3.8                                             | 8.3 | 10.4 | 3.8   | 12.9  | 3.8   | 12.5 |     |  |
| t <sub>PZH</sub> | <del>OEBA</del>  | А        | 2.5                                             | 7.2 | 8.9  | 2.5   | 11.2  | 2.5   | 10.6 | no  |  |
| t <sub>PZL</sub> | OEBA             | A        | 3.2                                             | 8.1 | 10.1 | 3.2   | 12.6  | 3.2   | 12   | ns  |  |
| t <sub>PHZ</sub> | OEBA             | А        | 2.8                                             | 6.7 | 8.6  | 2.8   | 10.9  | 2.8   | 10   | no  |  |
| t <sub>PLZ</sub> | OEBA             | A        | 2.4                                             | 6.3 | 8.4  | 2.4   | 10.5  | 2.4   | 9.5  | ns  |  |
| t <sub>PZH</sub> | OEAB             | В        | 1.5                                             | 5.4 | 7.1  | 1.5   | 9     | 1.5   | 8.1  | ns  |  |
| t <sub>PZL</sub> | UEAD             | D        | 2.3                                             | 6.2 | 8.1  | 2.3   | 10.3  | 2.3   | 9.3  |     |  |
| t <sub>PHZ</sub> | OEAB             | В        | 3.5                                             | 8.2 | 10   | 3.5   | 12.2  | 3.5   | 11.6 | ne  |  |
| t <sub>PLZ</sub> | OLAD             | U        | 2.8                                             | 7.2 | 9.5  | 2.8   | 12    | 2.8   | 11.3 | ns  |  |

<sup>&</sup>lt;sup>†</sup> These parameters are measured with the internal output state of the storage register opposite to that of the bus input. NOTE 2: Load circuits and voltage waveforms are shown in Section 1.





Datasheet of SN74BCT652DWR - IC BUS TRANSCEIVER 8BIT 24SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

### PACKAGING INFORMATION

17-Dec-2015

| Orderable Device | Status   | Package Type |         | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking                      | Samples |
|------------------|----------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------------------------|---------|
|                  | (1)      |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)                               |         |
| 5962-9155301MKA  | ACTIVE   | CFP          | W       | 24   | 1       | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 5962-9155301MK<br>A<br>SNJ54BCT652W | Samples |
| SN74BCT652DW     | ACTIVE   | SOIC         | DW      | 24   | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | BCT652                              | Samples |
| SN74BCT652NT     | OBSOLETE | PDIP         | NT      | 24   |         | TBD                        | Call TI          | Call TI            | 0 to 70      |                                     |         |
| SN74BCT652NTE4   | OBSOLETE | PDIP         | NT      | 24   |         | TBD                        | Call TI          | Call TI            | 0 to 70      |                                     |         |
| SNJ54BCT652W     | ACTIVE   | CFP          | W       | 24   | 1       | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 5962-9155301MK<br>A<br>SNJ54BCT652W | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based filip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device

Addendum-Page 1



Datasheet of SN74BCT652DWR - IC BUS TRANSCEIVER 8BIT 24SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

www.ti.com 17-Dec-2015

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information that way not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54BCT652, SN74BCT652:

- Catalog: SN74BCT652
- Military: SN54BCT652

NOTE: Qualified Version Definitions:

- Catalog Tl's standard catalog product
- Military QML certified for Military and Defense Applications

Addendum-Page 2





### **MECHANICAL DATA**

W (R-GDFP-F24)

CERAMIC DUAL FLATPACK



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within Mil—Std 1835 GDFP2—F20







### **MECHANICAL DATA**

NT (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

24 PINS SHOWN



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- The 28 pin end lead shoulder width is a vendor option, either half or full width.





### **MECHANICAL DATA**

DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M—1994.

- 3. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.





### Distributor of Texas Instruments: Excellent Integrated System Limited Datasheet of SN74BCT652DWR - IC BUS TRANSCEIVER 8BIT 24SOIC

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Applications**

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals **Data Converters** dataconverter.ti.com www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com

Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

Security

www.ti.com/security

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

**Products** 

Logic

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

www.ti.com/wirelessconnectivity Wireless Connectivity

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated