

## Excellent Integrated System Limited

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

[Texas Instruments](#)

[SM320C6727BGDHMEP](#)

For any questions, you can email us directly:

[sales@integrated-circuit.com](mailto:sales@integrated-circuit.com)

# Floating-Point Digital Signal Processor

Check for Samples: [SM320C6727B-EP](#)

## 1 SM320C6727B DSP

### 1.1 Features

- C672x: 32-/64-Bit 250-MHz Floating-Point DSPs
- Upgrades to C67x+ CPU From C67x™ DSP Generation:
  - 2X CPU Registers [64 General-Purpose]
  - New Audio-Specific Instructions
  - Compatible With the C67x CPU
- Enhanced Memory System
  - 256K-Byte Unified Program/Data RAM
  - 384K-Byte Unified Program/Data ROM
  - Single-Cycle Data Access From CPU
  - Large Program Cache (32K Byte) Supports RAM, ROM, and External Memory
- External Memory Interface (EMIF) Supports
  - 100-MHz SDRAM (16- or 32-Bit)
  - Asynchronous NOR Flash, SRAM (8-, 16-, or 32-Bit)
  - NAND Flash (8- or 16-Bit)
- Enhanced I/O System
  - High-Performance Crossbar Switch
  - Dedicated McASP DMA Bus
  - Deterministic I/O Performance
- dMAX (Dual Data Movement Accelerator) Supports:
  - 16 Independent Channels
  - Concurrent Processing of Two Transfer Requests
  - 1-, 2-, and 3-Dimensional Memory-to-Memory and Memory-to-Peripheral Data Transfers
  - Circular Addressing Where the Size of a Circular Buffer (FIFO) is not Limited to  $2^n$
  - Table-Based Multi-Tap Delay Read and Write Transfers From/To a Circular Buffer
- Three Multichannel Audio Serial Ports
  - Transmit/Receive Clocks up to 50 MHz
  - Six Clock Zones and 16 Serial Data Pins
  - Supports TDM, I2S, and Similar Formats
  - DIT-Capable (McASP2)

- Universal Host-Port Interface (UHPI)
  - 32-Bit-Wide Data Bus for High Bandwidth
  - Muxed and Non-Muxed Address and Data
- Two 10-MHz SPI Ports With 3-, 4-, and 5-Pin Options
- Two Inter-Integrated Circuit (I2C) Ports
- Real-Time Interrupt Counter/Watchdog
- Oscillator- and Software-Controlled PLL
- 256-Terminal, 1.0-mm, 16x16 Array Plastic Ball Grid Array (PBGA)
- *Applications*
- Professional Audio
  - Mixers
  - Effects Boxes
  - Audio Synthesis
  - Instrument/Amp Modeling
  - Audio Conferencing
  - Audio Broadcast
  - Audio Encoder
- Emerging Audio Applications
- Biometrics
- Medical
- Industrial
- *Supports Defense, Aerospace, and Medical Applications*
  - Controlled Baseline
  - One Assembly/Test Site
  - One Fabrication Site
  - Available in Military (-55°C/125°C) Temperature Range
  - Extended Product Life Cycle
  - Extended Product-Change Notification
  - Product Traceability



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

C67x, TMS320C6000, C6000, DSP/BIOS, XDS, TMS320 are trademarks of Texas Instruments.

Philips is a registered trademark of Koninklijke Philips Electronics N.V.

All other trademarks are the property of their respective owners.

## 1.2 Description

The SM320C6727B is the next generation of Texas Instruments' C67x generation of high-performance 32-/64-bit floating-point digital signal processor.

**Enhanced C67x+ CPU.** The C67x+ CPU is an enhanced version of the C67x CPU used on the C671x DSPs. It is compatible with the C67x CPU but offers significant improvements in speed, code density, and floating-point performance per clock cycle. At 300 MHz, the CPU is capable of a maximum performance of 2400 MIPS/1800 MFLOPS by executing up to eight instructions (six of which are floating-point instructions) in parallel each cycle. The CPU natively supports 32-bit fixed-point, 32-bit single-precision floating-point, and 64-bit double-precision floating-point arithmetic.

**Efficient Memory System.** The memory controller maps the large on-chip 256K-byte RAM and 384K-byte ROM as unified program/data memory. Development is simplified since there is no fixed division between program and data memory size as on some other devices.

The memory controller supports single-cycle data accesses from the C67x+ CPU to the RAM and ROM. Up to three parallel accesses to the internal RAM and ROM from three of the following four sources are supported:

- Two 64-bit data accesses from the C67x+ CPU
- One 256-bit program fetch from the core and program cache
- One 32-bit data access from the peripheral system (either dMAX or UHPI)

The large (32K-byte) program cache translates to a high hit rate for most applications. This prevents most program/data access conflicts to the on-chip memory. It also enables effective program execution from an off-chip memory such as an SDRAM.

**High-Performance Crossbar Switch.** A high-performance crossbar switch acts as a central hub between the different bus masters (CPU, dMAX, UHPI) and different targets (peripherals and memory). The crossbar is partially connected; some connections are not supported (for example, UHPI-to-peripheral connections).

Multiple transfers occur in parallel through the crossbar as long as there is no conflict between bus masters for a particular target. When a conflict does occur, the arbitration is a simple and deterministic fixed-priority scheme.

The dMAX is given highest-priority since it is responsible for the most time-critical I/O transfers, followed next by the UHPI, and finally by the CPU.

**dMAX Dual Data Movement Accelerator.** The dMAX is a module designed to perform Data Movement Acceleration. The Data Movement Accelerator (dMAX) controller handles user-programmed data transfers between the internal data memory controller and the device peripherals on the C672x DSP. The dMAX allows movement of data to/from any addressable memory space including internal memory, peripherals, and external memory.

The dMAX controller includes features such as the capability to perform three-dimensional data transfers for advanced data sorting, and the capability to manage a section of the memory as a circular buffer/FIFO with delay-tap based reading and writing of data. The dMAX controller is capable of concurrently processing two transfer requests (provided that they are to/from different source/destinations).

**External Memory Interface (EMIF) for Flexibility and Expansion.** The external memory interface on the C672x supports a single bank of SDRAM and a single bank of asynchronous memory. The EMIF data width is 16 bits wide on the C6726 and C6722, and 32 bits wide on the C6727.

SDRAM support includes x16 and x32 SDRAM devices with 1, 2, or 4 banks.

The C6726 and C6722 support SDRAM devices up to 128M bits.

The C6727 extends SDRAM support to 256M-bit and 512M-bit devices.

Asynchronous memory support is typically used to boot from a parallel non-multiplexed NOR flash device that can be 8, 16, or 32 bits wide. Booting from larger flash devices than are natively supported by the dedicated EMIF address lines is accomplished by using general-purpose I/O pins for upper address lines.

The asynchronous memory interface can also be configured to support 8- or 16-bit-wide NAND flash. It includes a hardware ECC calculation (for single-bit errors) that can operate on blocks of data up to 512 bytes.

**Universal Host-Port Interface (UHPI) for High-Speed Parallel I/O.** The Universal Host-Port Interface (UHPI) is a parallel interface through which an external host CPU can access memories on the DSP. Three modes are supported by the C672x UHPI:

- Multiplexed Address/Data - Half-Word (16-bit-wide) Mode (similar to C6713)
- Multiplexed Address/Data - Full Word (32-bit-wide) Mode
- Non-Multiplexed Mode - 16-bit Address and 32-bit Data Bus

The UHPI can also be restricted to accessing a single page (64K bytes) of memory anywhere in the address space of the C672x; this page can be changed, but only by the C672x CPU. This feature allows the UHPI to be used for high-speed data transfers even in systems where security is an important requirement.

The UHPI is only available on the C6727.

**Multichannel Audio Serial Ports (McASP0, McASP1, and McASP2) - Up to 16 Stereo Channels I2S.** The multichannel audio serial port (McASP) seamlessly interfaces to CODECs, DACs, ADCs, and other devices. It supports the ubiquitous IIS format as well as many variations of this format, including time division multiplex (TDM) formats with up to 32 time slots.

Each McASP includes a transmit and receive section which may operate independently or synchronously; furthermore, each section includes its own flexible clock generator and extensive error-checking logic.

As data passes through the McASP, it can be realigned so that the fixed-point representation used by the application code can be independent of the representation used by the external devices without requiring any CPU overhead to make the conversion.

The McASP is a configurable module and supports between 2 and 16 serial data pins. It also has the option of supporting a Digital Interface Transmitter (DIT) mode with a full 384 bits of channel status and user data memory.

McASP2 is not available on the C6722.

**Inter-Integrated Circuit Serial Ports (I2C0, I2C1).** The C672x includes two inter-integrated circuit (I2C) serial ports. A typical application is to configure one I2C serial port as a slave to an external user-interface microcontroller. The other I2C serial port may then be used by the C672x DSP to control external peripheral devices, such as a CODEC or network controller, which are functionally peripherals of the DSP device.

The two I2C serial ports are pin-multiplexed with the SPI0 serial port.

**Serial Peripheral Interface Ports (SPI0, SPI1).** As in the case of the I2C serial ports, the C672x DSP also includes two serial peripheral interface (SPI) serial ports. This allows one SPI port to be configured as a slave to control the DSP while the other SPI serial port is used by the DSP to control external peripherals.

The SPI ports support a basic 3-pin mode as well as optional 4- and 5-pin modes. The optional pins include a slave chip-select pin and an enable pin which implements handshaking automatically in hardware for maximum SPI throughput.

The SPI0 port is pin-multiplexed with the two I2C serial ports (I2C0 and I2C1). The SPI1 serial port is pin-multiplexed with five of the serial data pins from McASP0 and McASP1.

**Real-Time Interrupt Timer (RTI).** The real-time interrupt timer module includes:

- Two 32-bit counter/prescaler pairs
- Two input captures (tied to McASP direct memory access [DMA] events for sample rate measurement)
- Four compares with automatic update capability
- Digital Watchdog (optional) for enhanced system robustness

**Clock Generation (PLL and OSC).** The C672x DSP includes an on-chip oscillator that supports crystals in the range of 12 MHz to 25 MHz. Alternatively, the clock can be provided externally through the CLKIN pin.

The DSP includes a flexible, software-programmable phase-locked loop (PLL) clock generator. Three different clock domains (SYSCLK1, SYSCLK2, and SYSCLK3) are generated by dividing down the PLL output. SYSCLK1 is the clock used by the CPU, memory controller, and memories. SYSCLK2 is used by the peripheral subsystem and dMAX. SYSCLK3 is used exclusively for the EMIF.

### 1.2.1 Device Compatibility

The SM320C6727B floating-point digital signal processor is based on the new C67x+ CPU. This core is code-compatible with the C67x CPU core used on the TMS320C671x DSPs, but with significant enhancements including additional floating-point instructions. See [Section 2.2](#)

### 1.3 Functional Block Diagram

Figure 1-1 shows the functional block diagram of the C672x device.



A. UHPI is available only on the C6727. McASP2 is not available on the C6722.

**Figure 1-1. C672x DSP Block Diagram**

|          |                                                 |           |          |                                                              |            |
|----------|-------------------------------------------------|-----------|----------|--------------------------------------------------------------|------------|
| <b>1</b> | <b>SM320C6727B DSP</b>                          | <b>1</b>  | 4.2      | Absolute Maximum Ratings                                     | 32         |
| 1.1      | Features                                        | 1         | 4.3      | Recommended Operating Conditions                             | 32         |
| 1.2      | Description                                     | 2         | 4.4      | Electrical Characteristics                                   | 33         |
| 1.3      | Functional Block Diagram                        | 5         | 4.5      | Parameter Information                                        | 34         |
| <b>2</b> | <b>Device Overview</b>                          | <b>7</b>  | 4.6      | Timing Parameter Symbology                                   | 35         |
| 2.1      | Device Characteristics                          | 7         | 4.7      | Power Supplies                                               | 36         |
| 2.2      | Enhanced C67x+ CPU                              | 8         | 4.8      | Reset                                                        | 37         |
| 2.3      | CPU Interrupt Assignments                       | 9         | 4.9      | Dual Data Movement Accelerator (dMAX)                        | 38         |
| 2.4      | Internal Program/Data ROM and RAM               | 10        | 4.10     | External Interrupts                                          | 43         |
| 2.5      | Program Cache                                   | 11        | 4.11     | External Memory Interface (EMIF)                             | 44         |
| 2.6      | High-Performance Crossbar Switch                | 13        | 4.12     | Universal Host-Port Interface (UHPI) [C6727 Only]            | 54         |
| 2.7      | Memory Map Summary                              | 16        | 4.13     | Multichannel Audio Serial Ports (McASP0, McASP1, and McASP2) | 67         |
| 2.8      | Boot Modes                                      | 17        | 4.14     | Serial Peripheral Interface Ports (SPI0, SPI1)               | 79         |
| 2.9      | Pin Assignments                                 | 20        | 4.15     | Inter-Integrated Circuit Serial Ports (I2C0, I2C1)           | 92         |
| 2.10     | Development                                     | 26        | 4.16     | Real-Time Interrupt (RTI) Timer With Digital Watchdog        | 97         |
| 2.11     | ORDERING INFORMATION                            | 26        | 4.17     | External Clock Input From Oscillator or CLKIN Pin            | 100        |
| 2.12     | Documentation Support                           | 27        | 4.18     | Phase-Locked Loop (PLL)                                      | 102        |
| <b>3</b> | <b>Device Configurations</b>                    | <b>29</b> | <b>5</b> | <b>Application Example</b>                                   | <b>105</b> |
| 3.1      | Device Configuration Registers                  | 29        | <b>6</b> | <b>Mechanical Data</b>                                       | <b>106</b> |
| 3.2      | Peripheral Pin Multiplexing Options             | 29        | 6.1      | Package Thermal Resistance Characteristics                   | 106        |
| 3.3      | Peripheral Pin Multiplexing Control             | 30        | 6.2      | Packaging Information                                        | 106        |
| <b>4</b> | <b>Peripheral and Electrical Specifications</b> | <b>32</b> |          |                                                              |            |
| 4.1      | Electrical Specifications                       | 32        |          |                                                              |            |

## 2 Device Overview

### 2.1 Device Characteristics

Table 2-1 provides an overview of the C672x DSP. The table shows significant features of each device, including the capacity of on-chip memory, the peripherals, the execution time, and the package type with pin count.

**Table 2-1. Characteristics of the C672x Processor**

| HARDWARE FEATURES                                                                                                                     |                                       | C6727B                                       |
|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------|
| Peripherals<br><br>Not all peripheral pins are available at the same time. (For more details, see the Device Configurations section.) | dMAX                                  | 1                                            |
|                                                                                                                                       | EMIF                                  | 1 (32-bit)                                   |
|                                                                                                                                       | UHPI                                  | 1                                            |
|                                                                                                                                       | McASP                                 | 3                                            |
|                                                                                                                                       | SPI                                   | 2                                            |
|                                                                                                                                       | I2C                                   | 2                                            |
|                                                                                                                                       | RTI                                   | 1                                            |
| On-Chip Memory                                                                                                                        | Size (kB)                             | 32KB Program Cache<br>256KB RAM<br>384KB ROM |
| CPU ID + CPU Rev ID                                                                                                                   | Control Status Register (CSR.[31:16]) | 0x0300                                       |
| Frequency                                                                                                                             | MHz                                   | 250                                          |
| Cycle Time                                                                                                                            | ns                                    | 4 ns                                         |
| Voltage                                                                                                                               | Core (V)                              | 1.2 V                                        |
|                                                                                                                                       | I/O (V)                               | 3.3 V                                        |
| Clock Generator Options                                                                                                               | Prescaler                             | /1, /2, /3, ..., /32                         |
|                                                                                                                                       | Multiplier                            | x4, x5, x6, ..., x25                         |
|                                                                                                                                       | Postscaler                            | /1, /2, /3, ..., /32                         |
| Process Technology                                                                                                                    | µm                                    | 0.13 µm                                      |

## 2.2 Enhanced C67x+ CPU

The SM320C6727B floating-point digital signal processor is based on the new C67x+ CPU. This core is code-compatible with the C67x CPU core used on the TMS320C671x DSPs, but with significant enhancements including an increase in core operating frequency from 225 MHz to 300 MHz <sup>(1)</sup> while operating at 1.2 V.

The CPU fetches 256-bit-wide advanced very-long instruction word (VLIW) fetch packets that are composed of variable-length execute packets. The execute packets can supply from one to eight 32-bit instructions to the eight functional units during every clock cycle. The variable-length execute packets are a key memory-saving feature, distinguishing the C67x CPU from other VLIW architectures. Additionally, execute packets can now span fetch packets, providing a code size improvement over the C67x CPU core.

The CPU features two data paths, shown in [Figure 2-1](#), each composed of four functional units (.D, .M, .S, and .L) and a register file. The .D unit in each data path is a data-addressing unit that is responsible for all data transfers between the register files and the memory. The .M functional units are dedicated for multiplies, and the .S and .L functional units perform a general set of arithmetic, logical, and branch functions. All instructions operate on registers as opposed to data in memory, but results stored in the 32-bit registers can be subsequently moved to memory as bytes, half-words, or words.



**Figure 2-1. CPU Data Paths**

The register file in each data path contains 32 32-bit registers for a total of 64 general-purpose registers. This doubles the number of registers found on the C67x CPU core, allowing the optimizing C compiler to pipeline more complex loops by decreasing register pressure significantly.

The four functional units in each data path of the CPU can freely share the 32 registers belonging to that data path. Each data path also features a single cross path connected to the register file on the opposing data path. This allows each data path to source one cross-path operand per cycle from the opposing register file. On the C67x+ CPU, this single cross-path operand can be used by two functional units per cycle, an improvement over the C67x CPU in which only one functional unit could use the cross-path operand. In addition, the cross-path register read(s) are not counted as part of the limit of four reads of the same register in a single cycle.

The C67x+ CPU executes all C67x instructions plus new floating-point instructions to improve performance specifically during audio processing. These new instructions are listed in [Table 2-2](#).

(1) CPU speed is device-dependent. See [Table 2-1](#).

**Table 2-2. New Floating-Point Instructions for C67x+ CPU**

| INSTRUCTION                 | FLOATING-POINT OPERATION <sup>(1)</sup> | IMPROVES                                                                                                              |
|-----------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| MPYSPDP                     | SP x DP → DP                            | Faster than MPYDP.<br>Improves high Q biquads (bass management) and FFT.                                              |
| MPYSP2DP                    | SP x SP → DP                            | Faster than MPYDP.<br>Improves Long FIRs (EQ).                                                                        |
| ADDSP (new to CPU "S" Unit) | SP + SP → SP                            | Now up to four floating-point add and subtract operations in parallel.<br>Improves FFT performance and symmetric FIR. |
| ADDDP (new to CPU "S" Unit) | DP + DP → DP                            |                                                                                                                       |
| SUBSP (new to CPU "S" Unit) | SP – SP → SP                            |                                                                                                                       |
| SUBDP (new to CPU "S" Unit) | DP – DP → DP                            |                                                                                                                       |

(1) SP means IEEE Single-Precision (32-bit) operations and DP means IEEE Double-Precision (64-bit) operations.

Finally, two new registers, which are dedicated to communication with the dMAX unit, have been added to the C67x+ CPU. These registers are the dMAX Event Trigger Register (DETR) and the dMAX Event Status Register (DESR). They allow the CPU and dMAX to communicate without requiring any accesses to the memory system.

## 2.3 CPU Interrupt Assignments

**Table 2-3** lists the interrupt channel assignments on the C672x device. If more than one source is listed, the interrupt channel is shared and an interrupt on this channel could have come from any of the enabled peripherals on that channel.

The dMAX peripheral has two CPU interrupts dedicated to reporting FIFO status (INT7) and transfer completion (INT8). In addition, the dMAX can generate interrupts to the CPU on lines INT9–13 and INT15 in response to peripheral events. To enable this functionality, the associated Event Entry within the dMAX can be programmed so that a CPU interrupt is generated when the peripheral event is received.

**Table 2-3. CPU Interrupt Assignments**

| CPU INTERRUPT | INTERRUPT SOURCE                                             |
|---------------|--------------------------------------------------------------|
| INT0          | RESET                                                        |
| INT1          | NMI (From dMAX or EMIF Interrupt)                            |
| INT2          | Reserved                                                     |
| INT3          | Reserved                                                     |
| INT4          | RTI Interrupt 0                                              |
| INT5          | RTI Interrupts 1, 2, 3, and RTI Overflow Interrupts 0 and 1. |
| INT6          | UHPI CPU Interrupt (from External Host MCU)                  |
| INT7          | FIFO status notification from dMAX                           |
| INT8          | Transfer completion notification from dMAX                   |
| INT9          | dMAX event (0x2 specified in the dMAX interrupt event entry) |
| INT10         | dMAX event (0x3 specified in the dMAX interrupt event entry) |
| INT11         | dMAX event (0x4 specified in the dMAX interrupt event entry) |
| INT12         | dMAX event (0x5 specified in the dMAX interrupt event entry) |
| INT13         | dMAX event (0x6 specified in the dMAX interrupt event entry) |
| INT14         | I2C0, I2C1, SPI0, SPI1 Interrupts                            |
| INT15         | dMAX event (0x7 specified in the dMAX interrupt event entry) |

## 2.4 Internal Program/Data ROM and RAM

The organization of program/data ROM and RAM on C672x is simple and efficient. ROM is organized as two 256-bit-wide pages with four 64-bit-wide banks. RAM is organized as a single 256-bit-wide page with eight 32-bit-wide banks.

The internal memory organization is illustrated in [Figure 2-2](#) (ROM) and [Figure 2-3](#) (RAM).



**Figure 2-2. Program/Data ROM Organization**



**Figure 2-3. Program/Data RAM Organization**

The C672x memory controller supports up to three parallel accesses to the internal RAM and ROM from three of the following four sources as long as there are no bank conflicts:

- Two 64-bit data accesses from the C67x+ CPU
- One 256-bit-wide program fetch from the program cache
- One 32-bit data access from the peripheral system (either dMAX or UHPI)

A program cache miss is 256 bits wide and conflicts only with data accesses to the same page. Multiple data accesses to different pages, or to the same page but different banks will occur without conflict.

The organization of the C672x internal memory system into multiple pages (3 total) and a large number of banks (16 total) means that it is straightforward to optimize DSP code to avoid data conflicts. Several factors, including the large program cache and the partitioning of the memory system into multiple pages, minimize the number of program versus data conflicts.

The result is an efficient memory system which allows easy tuning towards the maximum possible CPU performance.

The C672x ROM consists of a software bootloader plus additional software. Please refer to the *C9230C100 TMS320C672x Floating-Point Digital Signal Processors ROM Data Manual* (literature number SPRS277) for more details on the ROM contents.

## 2.5 Program Cache

The C672x DSP executes code directly from a large on-chip 32K-byte program cache. The program cache has these key features:

- Wide 256-bit path to internal ROM/RAM
- Single-cycle access on cache hits
- 2-cycle miss penalty to internal ROM/RAM
- Caches external memory as well as ROM/RAM
- Direct-mapped
- Modes: Enable, Freeze, Bypass
- Software invalidate to support code overlay

The program cache line size is 256 bits wide and is matched with a 256-bit-wide path between cache and internal memory. This allows the program cache to fill an entire line (corresponding to eight C67x+ CPU instructions) with only a single miss penalty of 2 cycles.

The program cache control registers are listed in [Table 2-4](#).

**Table 2-4. Program Cache Control Registers**

| REGISTER NAME | BYTE ADDRESS | DESCRIPTION                     |
|---------------|--------------|---------------------------------|
| L1PISAR       | 0x2000 0000  | L1P Invalidate Start Address    |
| L1PICR        | 0x2000 0004  | L1P Invalidate Control Register |

### CAUTION

Any application which modifies the contents of program RAM (for example, a program overlay) must invalidate the addresses from program cache to maintain coherency by explicitly writing to the L1PISAR and L1PICR registers.

The Cache Mode (Enable, Freeze, Bypass) is configured through a CPU internal register (CSR, bits 7:5). These options are listed in [Table 2-5](#). Typically, only the Cache Enable Mode is used. But advanced users may utilize Freeze and Bypass modes to tune performance.

**Table 2-5. Cache Modes Set Through PCC Field of CSR CPU Register on C672x**

| CPU CSR[7:5] | CACHE MODE                                                          |
|--------------|---------------------------------------------------------------------|
| 000b         | Enable (Deprecated - Means direct mapped RAM on some C6000 devices) |
| 010b         | Enable - Cache is enabled, cache misses cause a line fill.          |
| 011b         | Freeze - Cache is enabled, but contents are unchanged by misses.    |
| 100b         | Bypass - Forces cache misses, cache contents frozen.                |
| Other Values | Reserved - Not Supported                                            |

### CAUTION

Although the reset value of CSR[7:5] (PCC field) is 000b, the value may be modified during the boot process by the ROM code. Refer to the appropriate ROM data sheet for more details. However, note that the cache may be **disabled** when control is actually passed to application code. Therefore, it may be necessary to write '010b' to the PCC field to explicitly enable the cache at the start of application code.

**CAUTION**

Changing the cache mode through CSR[7:5] does not invalidate any lines already in the cache. To invalidate the cache after modifications are made to program space, the control registers L1PISAR and L1PICR must be used.

## 2.6 High-Performance Crossbar Switch

The C672x DSP includes a high-performance crossbar switch that acts as a central hub between bus masters and targets. [Figure 2-4](#) illustrates the connectivity of the crossbar switch.



**Figure 2-4. Block Diagram of Crossbar Switch**

As shown in [Figure 2-4](#), there are five bus masters:

|    |                                                                               |
|----|-------------------------------------------------------------------------------|
| M1 | Memory controller DMP for CPU data accesses to peripherals and EMIF.          |
| M2 | Memory controller PMP for program cache fills from the EMIF.                  |
| M3 | dMAX HiMAX master port for high-priority DMA accesses.                        |
| M4 | dMAX LoMAX master port for lower-priority DMA accesses.                       |
| M5 | UHPI master port for an external MCU to access on-chip and off-chip memories. |

The five bus masters arbitrate for five different target groups:

|    |                                                                |
|----|----------------------------------------------------------------|
| T1 | On-chip memories through the CPU Slave Port (CSP).             |
| T2 | Memories on the external memory interface (EMIF).              |
| T3 | Peripheral registers through the peripheral configuration bus. |
| T4 | McASP serializers through the dedicated McASP DMA bus.         |
| T5 | dMAX registers.                                                |

The crossbar switch supports parallel accesses from different bus masters to different targets. When two or more bus masters contend for the same target beginning at the same cycle, then the highest-priority master is given ownership of the target while the other master(s) are stalled. However, once ownership of the target is given to a bus master, it is allowed to complete its access before ownership is arbitrated again. Following are two examples.

**Example 1:** Simultaneous accesses without conflict

- dMAX HiMAX accesses McASP Data Port for transfer of audio data.
- dMAX LoMAX accesses SPI port for control processing.
- UHPI accesses internal RAM through the CSP.
- CPU fills program cache from EMIF.

**Example 2:** Conflict over a shared resource

- dMAX HiMAX accesses RTI port for McASP sample rate measurement.
- dMAX LoMAX accesses SPI port for control processing.

In Example 2, both masters contend for the same target, the peripheral configuration bus. The HiMAX access will be given priority over the LoMAX access.

The master priority is illustrated in [Figure 2-4](#) by the numbers 1 through 4 in the bus arbiter symbols. Note that the EMIF arbitration is distributed so that only one bridge crossing is necessary for PMP accesses. The effect is that PMP has 5th priority to the EMIF but lower latency.

A bus bridge is needed between masters and targets which run at different clock rates. The bus bridge contains a small FIFO to allow the bridge to accept an incoming (burst) access at one clock rate and pass it through the bridge to a target running at a different rate. [Table 2-6](#) lists the FIFO properties of the four bridges (BR1, BR2, BR3, and BR4) in [Figure 2-4](#).

**Table 2-6. Bus Bridges**

| LABEL | BRIDGE DESCRIPTION                    | MASTER CLOCK | TARGET CLOCK |
|-------|---------------------------------------|--------------|--------------|
| BR1   | DMP Bridge to peripherals, dMAX, EMIF | SYSCLK1      | SYSCLK2      |
| BR2   | dMAX, UHPI to ROM/RAM (CSP)           | SYSCLK2      | SYSCLK1      |
| BR3   | PMP to EMIF                           | SYSCLK1      | SYSCLK3      |
| BR4   | CPU, UHPI, and dMAX to EMIF           | SYSCLK2      | SYSCLK3      |

Figure 2-5 shows the bit layout of the device-level bridge control register (CFGBRIDGE) and Table 2-7 contains a description of the bits.

|    |          |  |        |
|----|----------|--|--------|
| 31 | Reserved |  | 16     |
| 15 | Reserved |  | 1 0    |
|    |          |  | R/W, 1 |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

**Figure 2-5. CFGBRIDGE Register Bit Layout (0x4000 0024)**

**Table 2-7. CFGBRIDGE Register Bit Field Description (0x4000 0024)**

| BIT NO. | NAME     | RESET VALUE | READ WRITE | DESCRIPTION                                                                                          |
|---------|----------|-------------|------------|------------------------------------------------------------------------------------------------------|
| 31:1    | Reserved | N/A         | N/A        | Reads are indeterminate. Only 0s should be written to these bits.                                    |
| 0       | CSPRST   | 1           | R/W        | Resets the CSP Bridge (BR2 in Figure 2-4).<br>1 = Bridge Reset Asserted<br>0 = Bridge Reset Released |

**CAUTION**

The CSPRST bit must be asserted after any change to the PLL that affects SYSCLK1 and SYSCLK2 and must be released before any accesses to the CSP bridge occur from either the dMAX or the UHPI.

## 2.7 Memory Map Summary

A high-level memory map of the C672x DSP appears in **Table 2-8**. The base address of each region is listed. **Any address past the end address must not be read or written.** The table also lists whether the regions are word-addressable or byte- and word-addressable.

**Table 2-8. C672x Memory Map**

| DESCRIPTION                                    | BASE ADDRESS | END ADDRESS | BYTE- OR WORD-ADDRESSABLE |
|------------------------------------------------|--------------|-------------|---------------------------|
| Internal ROM Page 0 (256K Bytes)               | 0x0000 0000  | 0x0003 FFFF | Byte and Word             |
| Internal ROM Page 1 (128K Bytes)               | 0x0004 0000  | 0x0005 FFFF | Byte and Word             |
| Internal RAM Page 0 (256K Bytes)               | 0x1000 0000  | 0x1003 FFFF | Byte and Word             |
| Memory and Cache Control Registers             | 0x2000 0000  | 0x2000 001F | Word Only                 |
| Emulation Control Registers (Do Not Access)    | 0x3000 0000  | 0x3FFF FFFF | Word Only                 |
| Device Configuration Registers                 | 0x4000 0000  | 0x4000 0083 | Word Only                 |
| PLL Control Registers                          | 0x4100 0000  | 0x4100 015F | Word Only                 |
| Real-time Interrupt (RTI) Control Registers    | 0x4200 0000  | 0x4200 00A3 | Word Only                 |
| Universal Host-Port Interface (UHPI) Registers | 0x4300 0000  | 0x4300 0043 | Word Only                 |
| McASP0 Control Registers                       | 0x4400 0000  | 0x4400 02BF | Word Only                 |
| McASP1 Control Registers                       | 0x4500 0000  | 0x4500 02BF | Word Only                 |
| McASP2 Control Registers                       | 0x4600 0000  | 0x4600 02BF | Word Only                 |
| SPI0 Control Registers                         | 0x4700 0000  | 0x4700 007F | Word Only                 |
| SPI1 Control Registers                         | 0x4800 0000  | 0x4800 007F | Word Only                 |
| I2C0 Control Registers                         | 0x4900 0000  | 0x4900 007F | Word Only                 |
| I2C1 Control Registers                         | 0x4A00 0000  | 0x4A00 007F | Word Only                 |
| McASP0 DMA Port (any address in this range)    | 0x5400 0000  | 0x54FF FFFF | Word Only                 |
| McASP1 DMA Port (any address in this range)    | 0x5500 0000  | 0x55FF FFFF | Word Only                 |
| McASP2 DMA Port (any address in this range)    | 0x5600 0000  | 0x56FF FFFF | Word Only                 |
| dMAX Control Registers                         | 0x6000 0000  | 0x6000 008F | Word Only                 |
| MAX0 (HiMAX) Event Entry Table                 | 0x6100 8000  | 0x6100 807F | Byte and Word             |
| Reserved                                       | 0x6100 8080  | 0x6100 809F |                           |
| MAX0 (HiMAX) Transfer Entry Table              | 0x6100 80A0  | 0x6100 81FF | Byte and Word             |
| MAX1 (LoMAX) Event Entry Table                 | 0x6200 8000  | 0x6200 807F | Byte and Word             |
| Reserved                                       | 0x6200 8080  | 0x6200 809F |                           |
| MAX1 (LoMAX) Transfer Entry Table              | 0x6200 80A0  | 0x6200 81FF | Byte and Word             |
| External SDRAM space on EMIF                   | 0x8000 0000  | 0x8FFF FFFF | Byte and Word             |
| External Asynchronous / Flash space on EMIF    | 0x9000 0000  | 0x9FFF FFFF | Byte and Word             |
| EMIF Control Registers                         | 0xF000 0000  | 0xF000 00BF | Word Only <sup>(1)</sup>  |

(1) The upper byte of the EMIF's SDRAM Configuration Register (SDCR[31:24]) is byte-addressable to support placing the EMIF into the Self-Refresh State without triggering the SDRAM Initialization Sequence.

## 2.8 Boot Modes

The C672x DSP supports only one hardware bootmode option, this is to boot from the internal ROM starting at address 0x0000 0000. Other bootmode options are implemented by a software bootloader stored in ROM. The software bootloader uses the CFGPIN0 and CFGPIN1 registers, which capture the state of various device pins at reset, to determine which mode to enter. Note that in practice, only a few pins are used by the software.

**CAUTION**

Only an externally applied  $\overline{\text{RESET}}$  causes the CFGPIN0 and CFGPIN1 registers to recapture their associated pin values. Neither an emulator reset nor a RTI reset causes these registers to update.

The ROM bootmodes include:

- Parallel Flash on  $\overline{\text{EM\_CS[2]}}$
- SPI0 or I2C1 master mode from serial EEPROM
- SPI0 or I2C1 slave mode from external MCU
- UHPI from an external MCU

[Table 2-9](#) describes the required boot pin settings at device reset for each bootmode.

**Table 2-9. Required Boot Pin Settings at Device Reset**

| BOOT MODE      | UHPI_HCS | SPI0_SOMI             | SPI0_SIMO           | SPI0_CLK            |
|----------------|----------|-----------------------|---------------------|---------------------|
| UHPI           | 0        | BYTEAD <sup>(1)</sup> | FULL <sup>(1)</sup> | NMUX <sup>(1)</sup> |
| Parallel Flash | 1        | 0                     | 1                   | 0                   |
| SPI0 Master    | 1        | 0                     | 0                   | 1                   |
| SPI0 Slave     | 1        | 0                     | 1                   | 1                   |
| I2C1 Master    | 1        | 1                     | 0                   | 1                   |
| I2C1 Slave     | 1        | 1                     | 1                   | 1                   |

(1) When  $\overline{\text{UHPI_HCS}}$  is 0, the state of the SPI0\_SOMI, SPI0\_SIMO, and SPI0\_CLK pins is copied into the specified bits in the CFGHPI register described in [Table 4-12](#).

Refer to the *C9230C100 TMS320C672x Floating-Point Digital Signal Processor ROM Data Manual* (literature number SPRS277) for details on supported bootmodes and their implementation.

Figure 2-6 shows the bit layout of the CFGPIN0 register and Table 2-10 contains a description of the bits.

|         |          |         |         |         |         |         |         |  |   |
|---------|----------|---------|---------|---------|---------|---------|---------|--|---|
| 31      | Reserved |         |         |         |         |         |         |  | 8 |
| 7       | 6        | 5       | 4       | 3       | 2       | 1       | 0       |  |   |
| PINCAP7 | PINCAP6  | PINCAP5 | PINCAP4 | PINCAP3 | PINCAP2 | PINCAP1 | PINCAP0 |  |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

**Figure 2-6. CFGPIN0 Register Bit Layout (0x4000 0000)**

**Table 2-10. CFGPIN0 Register Bit Field Description (0x4000 0000)**

| BIT NO. | NAME     | DESCRIPTION                                                                                               |
|---------|----------|-----------------------------------------------------------------------------------------------------------|
| 31:8    | Reserved | Reads are indeterminate. Only 0s should be written to these bits.                                         |
| 7       | PINCAP7  | SPI0_SOMI/I2C0_SDA pin state captured on rising edge of $\overline{\text{RESET}}$ pin.                    |
| 6       | PINCAP6  | SPI0_SIMO pin state captured on rising edge of $\overline{\text{RESET}}$ pin.                             |
| 5       | PINCAP5  | SPI0_CLK/I2C0_SCL pin state captured on rising edge of $\overline{\text{RESET}}$ pin.                     |
| 4       | PINCAP4  | $\overline{\text{SPI0_SCS/I2C1_SCL}}$ pin state captured on rising edge of $\overline{\text{RESET}}$ pin. |
| 3       | PINCAP3  | $\overline{\text{SPI0_ENA/I2C1_SDA}}$ pin state captured on rising edge of $\overline{\text{RESET}}$ pin. |
| 2       | PINCAP2  | AXR0[8]/AXR1[5]/SPI1_SOMI pin state captured on rising edge of $\overline{\text{RESET}}$ pin.             |
| 1       | PINCAP1  | AXR0[9]/AXR1[4]/SPI1_SIMO pin state captured on rising edge of $\overline{\text{RESET}}$ pin.             |
| 0       | PINCAP0  | AXR0[7]/SPI1_CLK pin state captured on rising edge of $\overline{\text{RESET}}$ pin.                      |

Figure 2-7 shows the bit layout of the CFGPIN1 register and Table 2-11 contains a description of the bits.

|          |          |          |          |          |          |         |         |  |   |
|----------|----------|----------|----------|----------|----------|---------|---------|--|---|
| 31       | Reserved |          |          |          |          |         |         |  | 8 |
| 7        | 6        | 5        | 4        | 3        | 2        | 1       | 0       |  |   |
| PINCAP15 | PINCAP14 | PINCAP13 | PINCAP12 | PINCAP11 | PINCAP10 | PINCAP9 | PINCAP8 |  |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

**Figure 2-7. CFGPIN1 Register Bit Layout (0x4000 0004)**

**Table 2-11. CFGPIN1 Register Bit Field Description (0x4000 0004)**

| BIT NO. | NAME     | DESCRIPTION                                                                         |
|---------|----------|-------------------------------------------------------------------------------------|
| 31:8    | Reserved | Reads are indeterminate. Only 0s should be written to these bits.                   |
| 7       | PINCAP15 | AXR0[5]/SPI1_SC <sub>S</sub> pin state captured on rising edge of <u>RESET</u> pin. |
| 6       | PINCAP14 | AXR0[6]/SPI1_ENA pin state captured on rising edge of <u>RESET</u> pin.             |
| 5       | PINCAP13 | UHPI_HCS pin state captured on rising edge of <u>RESET</u> pin.                     |
| 4       | PINCAP12 | UHPI_HD[0] pin state captured on rising edge of <u>RESET</u> pin.                   |
| 3       | PINCAP11 | EM_D[16]/UHPI_HA[0] pin state captured on rising edge of <u>RESET</u> pin.          |
| 2       | PINCAP10 | AFSX0 pin state captured on rising edge of <u>RESET</u> pin.                        |
| 1       | PINCAP9  | AFSR0 pin state captured on rising edge of <u>RESET</u> pin.                        |
| 0       | PINCAP8  | AXR0[0] pin state captured on rising edge of <u>RESET</u> pin.                      |

## 2.9 Pin Assignments

### 2.9.1 Pin Maps

Figure 2-8 shows the pin assignments on the 256-terminal GDH package.

| T | V <sub>SS</sub>       | DV <sub>DD</sub>        | EM_WE                   | EM_D[7]                 | EM_D[5]                 | EM_D[3]                 | V <sub>SS</sub>          | EM_D[0]                  | EM_D[14]                 | V <sub>SS</sub>          | EM_D[11]                | EM_D[9]          | EM_WE_DQM[1]           | EM_CKE           | DV <sub>DD</sub>      | V <sub>SS</sub>       |
|---|-----------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--------------------------|--------------------------|--------------------------|--------------------------|-------------------------|------------------|------------------------|------------------|-----------------------|-----------------------|
| R | DV <sub>DD</sub>      | EM_D[23]<br>/UHPI_HA[7] | EM_CAS                  | EM_WE_DQM[0]            | EM_D[6]                 | EM_D[4]                 | EM_D[2]                  | EM_D[1]                  | EM_D[15]                 | EM_D[13]                 | EM_D[12]                | EM_D[10]         | EM_D[8]                | EM_CLK           | EM_WE_DQM[3]          | DV <sub>DD</sub>      |
| P | TCK                   | UHPI_HD[24]             | EM_D[21]<br>/UHPI_HA[5] | EM_D[20]<br>/UHPI_HA[4] | EM_D[19]<br>/UHPI_HA[3] | EM_D[17]<br>/UHPI_HA[1] | EM_D[31]<br>/UHPI_HA[15] | DV <sub>DD</sub>         | EM_D[28]<br>/UHPI_HA[12] | EM_D[26]<br>/UHPI_HA[10] | EM_D[24]<br>/UHPI_HA[8] | EM_A[12]         | EM_WE_DQM[2]           | UHPI_HD[7]       | EM_A[11]              | EM_A[9]               |
| N | EMU[1]                | UHPI_HD[25]             | UHPI_HD[26]             | EM_D[22]<br>/UHPI_HA[6] | DV <sub>DD</sub>        | EM_D[18]<br>/UHPI_HA[2] | EM_D[16]<br>/UHPI_HA[0]  | EM_D[30]<br>/UHPI_HA[14] | EM_D[29]<br>/UHPI_HA[13] | EM_D[27]<br>/UHPI_HA[11] | EM_D[25]<br>/UHPI_HA[9] | DV <sub>DD</sub> | UHPI_HD[5]             | UHPI_HD[6]       | EM_A[8]               | EM_A[7]               |
| M | EMU[0]                | TDO                     | UHPI_HD[27]             | DV <sub>DD</sub>        | V <sub>SS</sub>         | CV <sub>DD</sub>        | CV <sub>DD</sub>         | CV <sub>DD</sub>         | CV <sub>DD</sub>         | CV <sub>DD</sub>         | CV <sub>DD</sub>        | V <sub>SS</sub>  | DV <sub>DD</sub>       | UHPI_HD[2]       | EM_A[6]               | EM_A[5]               |
| L | TDI                   | UHPI_HD[30]             | UHPI_HD[28]             | UHPI_HD[29]             | V <sub>SS</sub>         | V <sub>SS</sub>         | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>         | V <sub>SS</sub>  | UHPI_HD[3]             | UHPI_HD[4]       | EM_A[4]               | EM_A[3]               |
| K | V <sub>SS</sub>       | PLLHV                   | TMS                     | TRST                    | CV <sub>DD</sub>        | V <sub>SS</sub>         | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>         | CV <sub>DD</sub> | UHPI_HD[0]             | UHPI_HD[1]       | EM_A[2]               | V <sub>SS</sub>       |
| J | OSCV <sub>SS</sub>    | OSCIN                   | OSCOUT                  | OSCV <sub>DD</sub>      | CV <sub>DD</sub>        | V <sub>SS</sub>         | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>         | CV <sub>DD</sub> | UHPI_HD[15]            | DV <sub>DD</sub> | EM_A[1]               | EM_A[0]               |
| H | UHPI_HD[16]<br>/HHWIL | CLKIN                   | V <sub>SS</sub>         | UHPI_HD[31]             | CV <sub>DD</sub>        | V <sub>SS</sub>         | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>         | CV <sub>DD</sub> | UHPI_HD[14]            | UHPI_HD[13]      | EM_A[10]              | EM_BA[1]              |
| G | V <sub>SS</sub>       | RESET                   | UHPI_HD[17]             | UHPI_HD[18]             | CV <sub>DD</sub>        | V <sub>SS</sub>         | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>         | CV <sub>DD</sub> | UHPI_HD[12]            | UHPI_HD[11]      | EM_BA[0]              | V <sub>SS</sub>       |
| F | AFSR1                 | AFSX1                   | UHPI_HD[19]             | UHPI_HD[20]             | V <sub>SS</sub>         | V <sub>SS</sub>         | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>          | V <sub>SS</sub>         | V <sub>SS</sub>  | UHPI_HD[10]            | UHPI_HD[9]       | EM_CS[0]              | EM_RAS                |
| E | ACLKR1                | ACLKX1                  | UHPI_HD[21]             | DV <sub>DD</sub>        | V <sub>SS</sub>         | CV <sub>DD</sub>        | CV <sub>DD</sub>         | CV <sub>DD</sub>         | CV <sub>DD</sub>         | CV <sub>DD</sub>         | CV <sub>DD</sub>        | V <sub>SS</sub>  | DV <sub>DD</sub>       | UHPI_HD[8]       | EM_CS[2]              | EM_RW                 |
| D | AHCLK1                | AMUTE1                  | UHPI_HD[22]             | DV <sub>DD</sub>        | DV <sub>DD</sub>        | UHPI_HRDY               | UHPI_HDS[1]              | UHPI_HRW                 | UHPI_HCNTL[0]            | AMUTE2/<br>HINT          | ACLKX2                  | DV <sub>DD</sub> | DV <sub>DD</sub>       | EM_WAIT          | EM_OE                 | SPI0_ENA/<br>I2C1_SDA |
| C | AMUTE0                | AHCLKX0<br>/AHCLKX2     | UHPI_HD[23]             | UHPI_HBE[2]             | UHPI_HBE[1]             | UHPI_HBE[0]             | UHPI_HDS[2]              | UHPI_HCS                 | UHPI_HAS                 | UHPI_HCNTL[1]            | AFSX2                   | AFSR2            | ACLKR2                 | AHCLKR2          | SPI0_SCS/<br>I2C1_SCL | SPI0_CLK/<br>I2C0_SCL |
| B | DV <sub>DD</sub>      | UHPI_HBE[3]             | AHCLKR0<br>/AHCLKR1     | AFSR0                   | AXR0[15]<br>/AXR2[0]    | AXR0[13]<br>/AXR1[0]    | AXR0[12]<br>/AXR1[1]     | AXR0[10]<br>/AXR1[3]     | AXR0[7]<br>/SPI1_CLK     | AXR0[5]<br>/SPI1_SCS     | AXR0[3]                 | AXR0[1]          | SPI0_SOMI/<br>I2C0_SDA | SPI0_SIMO        | DV <sub>DD</sub>      | V <sub>SS</sub>       |
| A | V <sub>SS</sub>       | DV <sub>DD</sub>        | AFSX0                   | ACLKX0                  | ACLKR0                  | AXR0[14]<br>/AXR2[1]    | V <sub>SS</sub>          | AXR0[11]<br>/AXR1[2]     | AXR0[9]<br>/AXR1[4]      | AXR0[6]<br>/SPI1_ENA     | AXR0[4]                 | AXR0[2]          | AXR0[0]                | DV <sub>DD</sub> | V <sub>SS</sub>       |                       |

**Figure 2-8. 256-Terminal Ball Grid Array (GDH Suffix)—Bottom View**

## 2.9.2 Terminal Functions

Table 2-12, the Terminal Functions table, identifies the external signal names, the associated pin-ball numbers along with the mechanical package designator, the pin type (I, O, IO, OZ, or PWR), whether the pin-ball has any internal pullup/pulldown resistors, whether the pin-ball is configurable as an IO in GPIO mode, and a functional pin description.

**Table 2-12. Terminal Functions**

| SIGNAL NAME                                                 | PIN | TYPE <sup>(1)</sup> | PULL <sup>(2)</sup> | GPIO <sup>(3)</sup> | DESCRIPTION                                                         |
|-------------------------------------------------------------|-----|---------------------|---------------------|---------------------|---------------------------------------------------------------------|
| <b>External Memory Interface (EMIF) Address and Control</b> |     |                     |                     |                     |                                                                     |
| EM_A[0]                                                     | J16 | O                   | -                   | N                   | EMIF Address Bus                                                    |
| EM_A[1]                                                     | J15 | O                   | -                   | N                   |                                                                     |
| EM_A[2]                                                     | K15 | O                   | -                   | N                   |                                                                     |
| EM_A[3]                                                     | L16 | O                   | -                   | N                   |                                                                     |
| EM_A[4]                                                     | L15 | O                   | -                   | N                   |                                                                     |
| EM_A[5]                                                     | M16 | O                   | -                   | N                   |                                                                     |
| EM_A[6]                                                     | M15 | O                   | -                   | N                   |                                                                     |
| EM_A[7]                                                     | N16 | O                   | -                   | N                   |                                                                     |
| EM_A[8]                                                     | N15 | O                   | -                   | N                   |                                                                     |
| EM_A[9]                                                     | P16 | O                   | -                   | N                   |                                                                     |
| EM_A[10]                                                    | H15 | O                   | -                   | N                   |                                                                     |
| EM_A[11]                                                    | P15 | O                   | -                   | N                   |                                                                     |
| EM_A[12]                                                    | P12 | O                   | IPD                 | N                   |                                                                     |
| EM_BA[0]                                                    | G15 | O                   | -                   | N                   | SDRAM Bank Address and Asynchronous Memory Low-Order Address        |
| EM_BA[1]                                                    | H16 | O                   | -                   | N                   |                                                                     |
| EM_CS[0]                                                    | F15 | O                   | -                   | N                   | SDRAM Chip Select                                                   |
| EM_CS[2]                                                    | E15 | O                   | -                   | N                   | Asynchronous Memory Chip Select                                     |
| EM_CAS                                                      | R3  | O                   | -                   | N                   | SDRAM Column Address Strobe                                         |
| EM_RAS                                                      | F16 | O                   | -                   | N                   | SDRAM Row Address Strobe                                            |
| EM_WE                                                       | T3  | O                   | -                   | N                   | SDRAM/Asynchronous Write Enable                                     |
| EM_CKE                                                      | T14 | O                   | -                   | N                   | SDRAM Clock Enable                                                  |
| EM_CLK                                                      | R14 | O                   | -                   | N                   | EMIF Output Clock                                                   |
| EM_WE_DQM[0]                                                | R4  | O                   | -                   | N                   | Write Enable or Byte Enable for EM_D[7:0]                           |
| EM_WE_DQM[1]                                                | T13 | O                   | -                   | N                   | Write Enable or Byte Enable for EM_D[15:8]                          |
| EM_WE_DQM[2]                                                | P13 | O                   | IPU                 | N                   | Write Enable or Byte Enable for EM_D[23:16]                         |
| EM_WE_DQM[3]                                                | R15 | O                   | IPU                 | N                   | Write Enable or Byte Enable for EM_D[31:24]                         |
| EM_OE                                                       | D15 | O                   | -                   | N                   | SDRAM/Asynchronous Output Enable                                    |
| EM_RW                                                       | E16 | O                   | -                   | N                   | Asynchronous Memory Read/not Write                                  |
| EM_WAIT                                                     | D14 | I                   | IPU                 | N                   | Asynchronous Wait Input (Programmable Polarity) or Interrupt (NAND) |

(1) TYPE column refers to pin direction in functional mode. If a pin has more than one function with different directions, the functions are separated with a slash (/).

(2) PULL column:

IPD = Internal Pulldown resistor

IPU = Internal Pullup resistor

(3) If the GPIO column is 'Y', then in GPIO mode, the pin is configurable as an IO unless otherwise marked.

**Table 2-12. Terminal Functions (continued)**

| SIGNAL NAME                                                                                                | PIN | TYPE <sup>(1)</sup> | PULL <sup>(2)</sup> | GPIO <sup>(3)</sup> | DESCRIPTION                                                            |
|------------------------------------------------------------------------------------------------------------|-----|---------------------|---------------------|---------------------|------------------------------------------------------------------------|
| <b>External Memory Interface (EMIF) Data Bus / Universal Host-Port Interface (UHPI) Address Bus Option</b> |     |                     |                     |                     |                                                                        |
| EM_D[0]                                                                                                    | T8  | IO                  | -                   | N                   | EMIF Data Bus [Lower 16 Bits]                                          |
| EM_D[1]                                                                                                    | R8  | IO                  | -                   | N                   |                                                                        |
| EM_D[2]                                                                                                    | R7  | IO                  | -                   | N                   |                                                                        |
| EM_D[3]                                                                                                    | T6  | IO                  | -                   | N                   |                                                                        |
| EM_D[4]                                                                                                    | R6  | IO                  | -                   | N                   |                                                                        |
| EM_D[5]                                                                                                    | T5  | IO                  | -                   | N                   |                                                                        |
| EM_D[6]                                                                                                    | R5  | IO                  | -                   | N                   |                                                                        |
| EM_D[7]                                                                                                    | T4  | IO                  | -                   | N                   |                                                                        |
| EM_D[8]                                                                                                    | R13 | IO                  | -                   | N                   |                                                                        |
| EM_D[9]                                                                                                    | T12 | IO                  | -                   | N                   |                                                                        |
| EM_D[10]                                                                                                   | R12 | IO                  | -                   | N                   |                                                                        |
| EM_D[11]                                                                                                   | T11 | IO                  | -                   | N                   |                                                                        |
| EM_D[12]                                                                                                   | R11 | IO                  | -                   | N                   |                                                                        |
| EM_D[13]                                                                                                   | R10 | IO                  | -                   | N                   |                                                                        |
| EM_D[14]                                                                                                   | T9  | IO                  | -                   | N                   |                                                                        |
| EM_D[15]                                                                                                   | R9  | IO                  | -                   | N                   |                                                                        |
| EM_D[16]/UHPI_HA[0]                                                                                        | N7  | IO/I                | IPD                 | N                   | EMIF Data Bus [Upper 16 Bits (IO)] <b>or</b><br>UHPI Address Input (I) |
| EM_D[17]/UHPI_HA[1]                                                                                        | P6  | IO/I                | IPD                 | N                   |                                                                        |
| EM_D[18]/UHPI_HA[2]                                                                                        | N6  | IO/I                | IPD                 | N                   |                                                                        |
| EM_D[19]/UHPI_HA[3]                                                                                        | P5  | IO/I                | IPD                 | N                   |                                                                        |
| EM_D[20]/UHPI_HA[4]                                                                                        | P4  | IO/I                | IPD                 | N                   |                                                                        |
| EM_D[21]/UHPI_HA[5]                                                                                        | P3  | IO/I                | IPD                 | N                   |                                                                        |
| EM_D[22]/UHPI_HA[6]                                                                                        | N4  | IO/I                | IPD                 | N                   |                                                                        |
| EM_D[23]/UHPI_HA[7]                                                                                        | R2  | IO/I                | IPD                 | N                   |                                                                        |
| EM_D[24]/UHPI_HA[8]                                                                                        | P11 | IO/I                | IPD                 | N                   |                                                                        |
| EM_D[25]/UHPI_HA[9]                                                                                        | N11 | IO/I                | IPD                 | N                   |                                                                        |
| EM_D[26]/UHPI_HA[10]                                                                                       | P10 | IO/I                | IPD                 | N                   |                                                                        |
| EM_D[27]/UHPI_HA[11]                                                                                       | N10 | IO/I                | IPD                 | N                   |                                                                        |
| EM_D[28]/UHPI_HA[12]                                                                                       | P9  | IO/I                | IPD                 | N                   |                                                                        |
| EM_D[29]/UHPI_HA[13]                                                                                       | N9  | IO/I                | IPD                 | N                   |                                                                        |
| EM_D[30]/UHPI_HA[14]                                                                                       | N8  | IO/I                | IPD                 | N                   |                                                                        |
| EM_D[31]/UHPI_HA[15]                                                                                       | P7  | IO/I                | IPD                 | N                   |                                                                        |

**Table 2-12. Terminal Functions (continued)**

| SIGNAL NAME                                                  | PIN | TYPE <sup>(1)</sup> | PULL <sup>(2)</sup> | GPIO <sup>(3)</sup> | DESCRIPTION                                                               |
|--------------------------------------------------------------|-----|---------------------|---------------------|---------------------|---------------------------------------------------------------------------|
| <b>Universal Host-Port Interface (UHPI) Data and Control</b> |     |                     |                     |                     |                                                                           |
| UHPI_HD[0]                                                   | K13 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[1]                                                   | K14 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[2]                                                   | M14 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[3]                                                   | L13 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[4]                                                   | L14 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[5]                                                   | N13 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[6]                                                   | N14 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[7]                                                   | P14 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[8]                                                   | E14 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[9]                                                   | F14 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[10]                                                  | F13 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[11]                                                  | G14 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[12]                                                  | G13 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[13]                                                  | H14 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[14]                                                  | H13 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[15]                                                  | J13 | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[16]/HHWIL                                            | H1  | IO/I                | IPD                 | Y                   |                                                                           |
| UHPI_HD[17]                                                  | G3  | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[18]                                                  | G4  | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[19]                                                  | F3  | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[20]                                                  | F4  | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[21]                                                  | E3  | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[22]                                                  | D3  | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[23]                                                  | C3  | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[24]                                                  | P2  | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[25]                                                  | N2  | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[26]                                                  | N3  | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[27]                                                  | M3  | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[28]                                                  | L3  | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[29]                                                  | L4  | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[30]                                                  | L2  | IO                  | IPD                 | Y                   |                                                                           |
| UHPI_HD[31]                                                  | H4  | IO                  | IPD                 | Y                   |                                                                           |
| <b>Universal Host-Port Interface (UHPI) Control</b>          |     |                     |                     |                     |                                                                           |
| UHPI_HBE[0]                                                  | C6  | I                   | IPD                 | Y                   | UHPI Byte Enable for UHPI_HD[7:0]                                         |
| UHPI_HBE[1]                                                  | C5  | I                   | IPD                 | Y                   | UHPI Byte Enable for UHPI_HD[15:8]                                        |
| UHPI_HBE[2]                                                  | C4  | I                   | IPD                 | Y                   | UHPI Byte Enable for UHPI_HD[23:16]                                       |
| UHPI_HBE[3]                                                  | B2  | I                   | IPD                 | Y                   | UHPI Byte Enable for UHPI_HD[31:24]                                       |
| UHPI_HCNTL[0]                                                | D9  | I                   | IPD                 | Y                   | UHPI Control Inputs Select Access Mode                                    |
| UHPI_HCNTL[1]                                                | C10 | I                   | IPD                 | Y                   |                                                                           |
| UHPI_HAS                                                     | C9  | I                   | IPD                 | Y                   | UHPI Host Address Strobe for Hosts with Multiplexed Address/Data bus      |
| UHPI_HRW                                                     | D8  | I                   | IPD                 | Y                   | UHPI Read/not Write Input                                                 |
| UHPI_HDS[1]                                                  | D7  | I                   | IPU                 | Y                   | UHPI Select Signals which create the internal <u>HSTROBE</u> active when: |
| UHPI_HDS[2]                                                  | C7  | I                   | IPU                 | Y                   |                                                                           |
| UHPI_HCS                                                     | C8  | I                   | IPU                 | Y                   | (UHPI_HCS == '0') & (UHPI_HDS[1] != UHPI_HDS[2])                          |
| UHPI_HRDY                                                    | D6  | O                   | IPD                 | Y                   | UHPI Ready Output                                                         |

**Table 2-12. Terminal Functions (continued)**

| SIGNAL NAME                                          | PIN | TYPE <sup>(1)</sup> | PULL <sup>(2)</sup> | GPIO <sup>(3)</sup> | DESCRIPTION                                                                                     |
|------------------------------------------------------|-----|---------------------|---------------------|---------------------|-------------------------------------------------------------------------------------------------|
| <b>McASP0, McASP1, McASP2, and SPI1 Serial Ports</b> |     |                     |                     |                     |                                                                                                 |
| AHCLKR0/AHCLKR1                                      | B3  | IO                  | -                   | Y                   | McASP0 and McASP1 Receive Master Clock                                                          |
| ACLKR0                                               | A5  | IO                  | -                   | Y                   | McASP0 Receive Bit Clock                                                                        |
| AFSR0                                                | B4  | IO                  | -                   | Y                   | McASP0 Receive Frame Sync (L/R Clock)                                                           |
| AHCLKX0/AHCLKX2                                      | C2  | IO                  | -                   | Y                   | McASP0 and McASP2 Transmit Master Clock <sup>(4)</sup>                                          |
| ACLKX0                                               | A4  | IO                  | -                   | Y                   | McASP0 Transmit Bit Clock                                                                       |
| AFSX0                                                | A3  | IO                  | -                   | Y                   | McASP0 Transmit Frame Sync (L/R Clock)                                                          |
| AMUTE0                                               | C1  | O                   | -                   | Y                   | McASP0 MUTE Output                                                                              |
| AXR0[0]                                              | A14 | IO                  | -                   | Y                   | McASP0 Serial Data 0                                                                            |
| AXR0[1]                                              | B13 | IO                  | -                   | Y                   | McASP0 Serial Data 1                                                                            |
| AXR0[2]                                              | A13 | IO                  | -                   | Y                   | McASP0 Serial Data 2                                                                            |
| AXR0[3]                                              | B12 | IO                  | -                   | Y                   | McASP0 Serial Data 3                                                                            |
| AXR0[4]                                              | A12 | IO                  | -                   | Y                   | McASP0 Serial Data 4                                                                            |
| AXR0[5]/SPI1_SCS                                     | B11 | IO                  | -                   | Y                   | McASP0 Serial Data 5 <b>or</b> SPI1 Slave Chip Select                                           |
| AXR0[6]/SPI1_ENA                                     | A11 | IO                  | -                   | Y                   | McASP0 Serial Data 6 <b>or</b> SPI1 Enable (Ready)                                              |
| AXR0[7]/SPI1_CLK                                     | B10 | IO                  | -                   | Y                   | McASP0 Serial Data 7 <b>or</b> SPI1 Serial Clock                                                |
| AXR0[8]/AXR1[5]/SPI1_SOMI                            | B9  | IO                  | -                   | Y                   | McASP0 Serial Data 8 <b>or</b> McASP1 Serial Data 5 <b>or</b> SPI1 Data Pin Slave Out Master In |
| AXR0[9]/AXR1[4]/SPI1_SIMO                            | A9  | IO                  | -                   | Y                   | McASP0 Serial Data 9 <b>or</b> McASP1 Serial Data 4 <b>or</b> SPI1 Data Pin Slave In Master Out |
| AXR0[10]/AXR1[3]                                     | B8  | IO                  | -                   | Y                   | McASP0 Serial Data 10 <b>or</b> McASP1 Serial Data 3                                            |
| AXR0[11]/AXR1[2]                                     | A8  | IO                  | -                   | Y                   | McASP0 Serial Data 11 <b>or</b> McASP1 Serial Data 2                                            |
| AXR0[12]/AXR1[1]                                     | B7  | IO                  | -                   | Y                   | McASP0 Serial Data 12 <b>or</b> McASP1 Serial Data 1                                            |
| AXR0[13]/AXR1[0]                                     | B6  | IO                  | -                   | Y                   | McASP0 Serial Data 13 <b>or</b> McASP1 Serial Data 0                                            |
| AXR0[14]/AXR2[1]                                     | A6  | IO                  | -                   | Y                   | McASP0 Serial Data 14 <b>or</b> McASP2 Serial Data 1 <sup>(5)</sup>                             |
| AXR0[15]/AXR2[0]                                     | B5  | IO                  | -                   | Y                   | McASP0 Serial Data 15 <b>or</b> McASP2 Serial Data 0 <sup>(5)</sup>                             |
| ACLKR1                                               | E1  | IO                  | -                   | Y                   | McASP1 Receive Bit Clock                                                                        |
| AFSR1                                                | F1  | IO                  | -                   | Y                   | McASP1 Receive Frame Sync (L/R Clock)                                                           |
| AHCLKX1                                              | D1  | IO                  | -                   | Y                   | McASP1 Transmit Master Clock                                                                    |
| ACLKX1                                               | E2  | IO                  | -                   | Y                   | McASP1 Transmit Bit Clock                                                                       |
| AFSX1                                                | F2  | IO                  | -                   | Y                   | McASP1 Transmit Frame Sync (L/R Clock)                                                          |
| AMUTE1                                               | D2  | O                   | -                   | Y                   | McASP1 MUTE Output                                                                              |
| AHCLKR2                                              | C14 | IO                  | IPD                 | Y                   | McASP2 Receive Master Clock                                                                     |
| ACLKR2                                               | C13 | IO                  | IPD                 | Y                   | McASP2 Receive Bit Clock                                                                        |
| AFSR2                                                | C12 | IO                  | IPD                 | Y                   | McASP2 Receive Frame Sync (L/R Clock)                                                           |
| ACLKX2                                               | D11 | IO                  | IPD                 | Y                   | McASP2 Transmit Bit Clock                                                                       |
| AFSX2                                                | C11 | IO                  | IPD                 | Y                   | McASP2 Transmit Frame Sync (L/R Clock)                                                          |
| AMUTE2/HINT                                          | D10 | O                   | IPD                 | Y                   | McASP2 MUTE Output <b>or</b> UHPI Host Interrupt                                                |
| <b>SPI0, I2C0, and I2C1 Serial Port Pins</b>         |     |                     |                     |                     |                                                                                                 |
| SPI0_SOMI/I2C0_SDA                                   | B14 | IO                  | -                   | Y                   | SPI0 Data Pin Slave Out Master In <b>or</b> I2C0 Serial Data                                    |
| SPI0_SIMO                                            | B15 | IO                  | -                   | Y                   | SPI0 Data Pin Slave In Master Out                                                               |
| SPI0_CLK/I2C0_SCL                                    | C16 | IO                  | -                   | Y                   | SPI0 Serial Clock <b>or</b> I2C0 Serial Clock                                                   |
| SPI0_SCS/I2C1_SCL                                    | C15 | IO                  | -                   | Y                   | SPI0 Slave Chip Select <b>or</b> I2C1 Serial Clock                                              |
| SPI0_ENA/I2C1_SDA                                    | D16 | IO                  | -                   | Y                   | SPI0 Enable (Ready) <b>or</b> I2C1 Serial Data                                                  |

(4) McASP2 is not available on the C6722.

(5) McASP2 is not available on the C6722.

**Table 2-12. Terminal Functions (continued)**

| SIGNAL NAME                     | PIN                                                                                                                                                                                                                                                      | TYPE <sup>(1)</sup> | PULL <sup>(2)</sup> | GPIO <sup>(3)</sup> | DESCRIPTION                                                  |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|---------------------|--------------------------------------------------------------|
| <b>Clocks</b>                   |                                                                                                                                                                                                                                                          |                     |                     |                     |                                                              |
| OSCIN                           | J2                                                                                                                                                                                                                                                       | I                   | -                   | N                   | 1.2-V Oscillator Input                                       |
| OSCOUT                          | J3                                                                                                                                                                                                                                                       | O                   | -                   | N                   | 1.2-V Oscillator Output                                      |
| OSCV <sub>DD</sub>              | J4                                                                                                                                                                                                                                                       | PWR                 | -                   | N                   | Oscillator 1.2-V V <sub>DD</sub> tap point (for filter only) |
| OSCV <sub>SS</sub>              | J1                                                                                                                                                                                                                                                       | PWR                 | -                   | N                   | Oscillator V <sub>SS</sub> tap point (for filter only)       |
| CLKIN                           | H2                                                                                                                                                                                                                                                       | I                   | -                   | N                   | Alternate clock input (3.3-V LVCMOS Input)                   |
| PLLHV                           | K2                                                                                                                                                                                                                                                       | PWR                 | -                   | N                   | PLL 3.3-V Supply Input (requires external filter)            |
| <b>Device Reset</b>             |                                                                                                                                                                                                                                                          |                     |                     |                     |                                                              |
| RESET                           | G2                                                                                                                                                                                                                                                       | I                   | -                   | N                   | Device reset pin                                             |
| <b>Emulation/JTAG Port</b>      |                                                                                                                                                                                                                                                          |                     |                     |                     |                                                              |
| TCK                             | P1                                                                                                                                                                                                                                                       | I                   | IPU                 | N                   | Test Clock                                                   |
| TMS                             | K3                                                                                                                                                                                                                                                       | I                   | IPU                 | N                   | Test Mode Select                                             |
| TDI                             | L1                                                                                                                                                                                                                                                       | I                   | IPU                 | N                   | Test Data In                                                 |
| TDO                             | M2                                                                                                                                                                                                                                                       | OZ                  | IPU                 | N                   | Test Data Out                                                |
| TRST                            | K4                                                                                                                                                                                                                                                       | I                   | IPD                 | N                   | Test Reset                                                   |
| EMU[0]                          | M1                                                                                                                                                                                                                                                       | IO                  | IPU                 | N                   | Emulation Pin 0                                              |
| EMU[1]                          | N1                                                                                                                                                                                                                                                       | IO                  | IPU                 | N                   | Emulation Pin 1                                              |
| <b>Power Pins</b>               |                                                                                                                                                                                                                                                          |                     |                     |                     |                                                              |
| Core Supply (CV <sub>DD</sub> ) | E6, E7, E8, E9, E10, E11, G5, G12, H5, H12, J5, J12, K5, K12, M6, M7, M8, M9, M10, M11                                                                                                                                                                   |                     |                     |                     |                                                              |
| IO Supply (DV <sub>DD</sub> )   | A2, A15, B1, B16, D4, D5, D12, D13, E4, E13, J14, M4, M13, N5, N12, P8, R1, R16, T2, T15                                                                                                                                                                 |                     |                     |                     |                                                              |
| Ground (V <sub>SS</sub> )       | A1, A7, A10, A16, E5, E12, F5, F6, F7, F8, F9, F10, F11, F12, G1, G6, G7, G8, G9, G10, G11, G16, H3, H6, H7, H8, H9, H10, H11, J6, J7, J8, J9, J10, J11, K1, K6, K7, K8, K9, K10, K11, K16, L5, L6, L7, L8, L9, L10, L11, L12, M5, M12, T1, T7, T10, T16 |                     |                     |                     |                                                              |

## 2.10 Development

### 2.10.1 Development Support

TI offers an extensive line of development tools for the TMS320C6000™ DSP platform, including tools to evaluate the performance of the processors, generate code, develop algorithm implementations, and fully integrate and debug software and hardware modules.

The following products support development of C6000™ DSP-based applications:

#### Software Development Tools:

Code Composer Studio™ Integrated Development Environment (IDE): including Editor

C/C++/Assembly Code Generation, and Debug plus additional development tools

Scalable, Real-Time Foundation Software ( DSP/BIOS™), which provides the basic run-time target software needed to support any DSP application.

#### Hardware Development Tools:

Extended Development System ( XDS™) Emulator (supports C6000™ DSP multiprocessor system debug) EVM (Evaluation Module)

For a complete listing of development-support tools for the TMS320C6000™ DSP platform, visit the Texas Instruments web site on the Worldwide Web at <http://www.ti.com> uniform resource locator (URL). For information on pricing and availability, contact the nearest TI field sales office or authorized distributor.

## 2.11 ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT | ORDERABLE PART NUMBER | PACKAGE | PACKAGE DESIGNATOR <sup>(2)</sup> | PACKAGE MARKING   | VID NUMBER     |
|---------|-----------------------|---------|-----------------------------------|-------------------|----------------|
| C6727B  | SM320C6727BGDHMEP     | PBGA    | GDH                               | SM320C6727BGDHMEP | V62/11617-01XE |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at [www.ti.com](http://www.ti.com).

(2) Package drawings standard packing quantities, thermal data, symbolization and PDB design guidelines are available at [www.ti.com/sc/package](http://www.ti.com/sc/package).

## 2.12 Documentation Support

Extensive documentation supports the TMS320™ DSP family of devices from product announcement through applications development. The types of documentation available include: data manuals, such as this document, with design specifications; complete user's reference guides for all devices and tools; technical briefs; development-support tools; on-line help; and hardware and software applications. The following is a brief, descriptive list of support documentation specific to the C672x DSP devices:

**[SPRS277](#) C9230C100 TMS320C672x Floating-Point Digital Signal Processor ROM Data Manual.** Describes the features of the C9230C100 SM320C6727B digital signal processor ROM.

**[SPRZ232](#) TMS320C6727, TMS320C6726, TMS320C6722 Digital Signal Processors Silicon Errata.** Describes the known exceptions to the functional specifications for the TMS320C6727, TMS320C6726, and TMS320C6722 digital signal processors (DSPs).

**[SPRU723](#) TMS320C672x DSP Peripherals Overview Reference Guide.** This document provides an overview and briefly describes the peripherals available on the SM320C6727B digital signal processors (DSPs) of the TMS320C6000 DSP platform.

**[SPRU877](#) TMS320C672x DSP Inter-Integrated Circuit (I2C) Module Reference Guide.** This document describes the inter-integrated circuit (I2C) module in the SM320C6727B digital signal processors (DSPs) of the TMS320C6000 DSP platform.

**[SPRU795](#) TMS320C672x DSP Dual Data Movement Accelerator (dMAX) Reference Guide.** This document provides an overview and describes the common operation of the data movement accelerator (dMAX) controller in the SM320C6727B digital signal processors (DSPs) of the TMS320C6000 DSP platform. This document also describes operations and registers unique to the dMAX controller.

**[SPRAA78](#) TMS320C6713 to TMS320C672x Migration.** This document describes the issues related to migrating from the TMS320C6713 to SM320C6727B digital signal processor (DSP).

**[SPRU711](#) TMS320C672x DSP External Memory Interface (EMIF) User's Guide.** This document describes the operation of the external memory interface (EMIF) in the TMS320C672x digital signal processors (DSPs) of the TMS320C6000 DSP platform.

**[SPRU718](#) TMS320C672x DSP Serial Peripheral Interface (SPI) Reference Guide.** This reference guide provides the specifications for a 16-bit configurable, synchronous serial peripheral interface. The SPI is a programmable-length shift register, used for high speed communication between external peripherals or other DSPs.

**[SPRU719](#) TMS320C672x DSP Universal Host Port Interface (UHPI) Reference Guide.** This document provides an overview and describes the common operation of the universal host port interface (UHPI).

**[SPRU878](#) TMS320C672x DSP Multichannel Audio Serial Port (McASP) Reference Guide.** This document describes the multichannel audio serial port (McASP) in the TMS320C672x digital signal processors (DSPs) of the TMS320C6000 DSP platform.

**[SPRU879](#) TMS320C672x DSP Software-Programmable Phase-Locked Loop (PLL) Controller Reference Guide.** This document describes the operation of the software-programmable phase-locked loop (PLL) controller in the SM320C6727B digital signal processors (DSPs) of the TMS320C6000 DSP platform.

**[SPRU733](#) TMS320C67x/C67x+ DSP CPU and Instruction Set Reference Guide.** Describes the CPU architecture, pipeline, instruction set, and interrupts for the TMS320C67x and TMS320C67x+ digital signal processors (DSPs) of the TMS320C6000 DSP platform. The C67x/C67x+ DSP generation comprises floating-point devices in the C6000 DSP platform. The C67x+ DSP is an enhancement of the C67x DSP with added functionality and an expanded instruction set.

**[SPRAA69](#)** ***Using the TMS320C672x Bootloader Application Report.*** This document describes the design details about the SM320C6727B bootloader. This document also addresses parallel flash and HPI boot to the extent relevant.

**[SPRU301](#)** ***TMS320C6000 Code Composer Studio Tutorial.*** This tutorial introduces you to some of the key features of Code Composer Studio. Code Composer Studio extends the capabilities of the Code Composer Integrated Development Environment (IDE) to include full awareness of the DSP target by the host and real-time analysis tools. This tutorial assumes that you have Code Composer Studio, which includes the TMS320C6000 code generation tools along with the APIs and plug-ins for both DSP/BIOS and RTDX. This manual also assumes that you have installed a target board in your PC containing the DSP device.

**[SPRU198](#)** ***TMS320C6000 Programmer's Guide.*** Reference for programming the TMS320C6000 digital signal processors (DSPs). Before you use this manual, you should install your code generation and debugging tools. Includes a brief description of the C6000 DSP architecture and code development flow, includes C code examples and discusses optimization methods for the C code, describes the structure of assembly code and includes examples and discusses optimizations for the assembly code, and describes programming considerations for the C64x DSP.

**[SPRU186](#)** ***TMS320C6000 Assembly Language Tools v6.0 Beta User's Guide.*** Describes the assembly language tools (assembler, linker, and other tools used to develop assembly language code), assembler directives, macros, common object file format, and symbolic debugging directives for the TMS320C6000 platform of devices (including the C64x+ and C67x+ generations). **NOTE: The enhancements to tools release v5.3 to support the C672x devices are documented in the tools v6.0 documentation.**

**[SPRU187](#)** ***TMS320C6000 Optimizing Compiler v6.0 Beta User's Guide.*** Describes the TMS320C6000 C compiler and the assembly optimizer. This C compiler accepts ANSI standard C source code and produces assembly language source code for the TMS320C6000 platform of devices (including the C64x+ and C67x+ generations). The assembly optimizer helps you optimize your assembly code. **NOTE: The enhancements to tools release v5.3 to support the C672x devices are documented in the tools v6.0 documentation.**

**[SPRA839](#)** ***Using IBIS Models for Timing Analysis.*** Describes how to properly use IBIS models to attain accurate timing analysis for a given system.

The tools support documentation is electronically available within the Code Composer Studio™ Integrated Development Environment (IDE). For a complete listing of C6000™ DSP latest documentation, visit the Texas Instruments web site on the Worldwide Web at <http://www.ti.com> uniform resource locator (URL).

### 3 Device Configurations

#### 3.1 Device Configuration Registers

The C672x DSP includes several device-level configuration registers, which are listed in [Table 3-1](#). These registers need to be programmed as part of the device initialization procedure. See [Section 3.2](#).

**Table 3-1. Device-Level Configuration Registers**

| REGISTER NAME            | BYTE ADDRESS | DESCRIPTION                                                                                                                                                                                                                               | DEFINED                    |
|--------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| CFGPIN0                  | 0x4000 0000  | Captures values of eight pins on rising edge of <u>RESET</u> pin.                                                                                                                                                                         | <a href="#">Table 2-10</a> |
| CFGPIN1                  | 0x4000 0004  | Captures values of eight pins on rising edge of <u>RESET</u> pin.                                                                                                                                                                         | <a href="#">Table 2-11</a> |
| CFGHPI                   | 0x4000 0008  | Controls enable of UHPI and selection of its operating mode.                                                                                                                                                                              | <a href="#">Table 4-12</a> |
| CFGHPIAMSB               | 0x4000 000C  | Controls upper byte of UHPI address into C672x address space in Non-Multiplexed Mode or if explicitly enabled for security purposes.                                                                                                      | <a href="#">Table 4-13</a> |
| CFGHPIAUMB               | 0x4000 0010  | Controls upper middle byte of UHPI address into C672x address space in Non-Multiplexed Mode or if explicitly enabled for security purposes.                                                                                               | <a href="#">Table 4-14</a> |
| CFGRTI                   | 0x4000 0014  | Selects the sources for the RTI Input Captures from among the six McASP DMA events.                                                                                                                                                       | <a href="#">Table 4-37</a> |
| CFGMCASP0                | 0x4000 0018  | Selects the peripheral pin to be used as AMUTEINO.                                                                                                                                                                                        | <a href="#">Table 4-19</a> |
| CFGMCASP1                | 0x4000 001C  | Selects the peripheral pin to be used as AMUTEIN1.                                                                                                                                                                                        | <a href="#">Table 4-20</a> |
| CFGMCASP2 <sup>(1)</sup> | 0x4000 0020  | Selects the peripheral pin to be used as AMUTEIN2.                                                                                                                                                                                        | <a href="#">Table 4-21</a> |
| CFGBRIDGE                | 0x4000 0024  | Controls reset of the bridge BR2 in <a href="#">Figure 2-4</a> . This bridge must be reset explicitly after any change to the PLL controller affecting SYSCLK1 and SYSCLK2 and before the dMAX or UHPI accesses the CPU Slave Port (CSP). | <a href="#">Table 2-7</a>  |

(1) CFGMCASP2 is reserved on the C6722.

#### 3.2 Peripheral Pin Multiplexing Options

This section describes the options for configuring peripherals which share pins on the C672x DSP. [Table 3-2](#) lists the options for configuring the SPI0, I2C0, and I2C1 peripheral pins.

**Table 3-2. Options for Configuring SPI0, I2C0, and I2C1**

|            |                    | CONFIGURATION         |            |                                    |
|------------|--------------------|-----------------------|------------|------------------------------------|
|            |                    | OPTION 1              | OPTION 2   | OPTION 3                           |
| PERIPHERAL | SPI0               | 3-, 4-, or 5-pin mode | 3-pin mode | disabled                           |
|            | I2C0               | disabled              | disabled   | enabled                            |
|            | I2C1               | disabled              | enabled    | enabled                            |
| PINS       | SPI0_SOMI/I2C0_SDA | SPI0_SOMI             | SPI0_SOMI  | I2C0_SDA                           |
|            | SPI0_SIMO          | SPI0_SIMO             | SPI0_SIMO  | GPIO through SPI0_SIMO pin control |
|            | SPI0_CLK/I2C0_SCL  | SPI0_CLK              | SPI0_CLK   | I2C0_SCL                           |
|            | SPI0_SCS/I2C1_SCL  | SPI0_SCS              | I2C1_SCL   | I2C1_SCL                           |
|            | SPI0_ENA/I2C1_SDA  | SPI0_ENA              | I2C1_SDA   | I2C1_SDA                           |

**Table 3-3** lists the options for configuring the SPI1, McASP0, and McASP1 pins. Note that there are additional finer grain options when selecting which McASP controls the particular AXR serial data pins but these options are not listed here and can be made on a pin by pin basis.

**Table 3-3. Options for Configuring SPI1, McASP0, and McASP1 Data Pins**

|                   |                               | CONFIGURATION   |            |                 |            |                           |
|-------------------|-------------------------------|-----------------|------------|-----------------|------------|---------------------------|
|                   |                               | OPTION 1        | OPTION 2   | OPTION 3        | OPTION 4   | OPTION 5                  |
| <b>PERIPHERAL</b> | SPI1                          | 5-pin mode      | 4-pin mode | 4-pin mode      | 3-pin mode | disabled                  |
|                   | McASP0<br>(max data pins)     | 11              | 12         | 12              | 13         | 16                        |
|                   | McASP1<br>(max data pins)     | 4               | 4          | 4               | 4          | 6                         |
| <b>PINS</b>       | AXR0[5]/<br>SPI1_SCS          | SPI1_SCS        | SPI1_SCS   | AXR0[5]         | AXR0[5]    | AXR0[5]                   |
|                   | AXR0[6]/<br>SPI1_ENA          | <u>SPI1_ENA</u> | AXR0[6]    | <u>SPI1_ENA</u> | AXR0[6]    | AXR0[6]                   |
|                   | AXR0[7]/<br>SPI1_CLK          | SPI1_CLK        | SPI1_CLK   | SPI1_CLK        | SPI1_CLK   | AXR0[7]                   |
|                   | AXR0[8]/AXR1[5]/<br>SPI1_SOMI | SPI1_SOMI       | SPI1_SOMI  | SPI1_SOMI       | SPI1_SOMI  | AXR0[8] <i>or</i> AXR1[5] |
|                   | AXR0[9]/AXR1[4]/<br>SPI1_SIMO | SPI1_SIMO       | SPI1_SIMO  | SPI1_SIMO       | SPI1_SIMO  | AXR0[9] <i>or</i> AXR1[4] |

**Table 3-4** lists the options for configuring the shared EMIF and UHPI pins.

**Table 3-4. Options for Configuring EMIF and UHPI (C6727 Only)**

|                   |                               | CONFIGURATION                                         |                                            |
|-------------------|-------------------------------|-------------------------------------------------------|--------------------------------------------|
|                   |                               | OPTION 1                                              | OPTION 2                                   |
| <b>PERIPHERAL</b> | UHPI                          | Multiplexed Address/Data Mode, Fullword, or Half-Word | Non-Multiplexed Address/Data Mode Fullword |
|                   | EMIF                          | 32-bit EMIF Data                                      | 16-bit EMIF Data                           |
| <b>PINS</b>       | EM_D[31:16]/<br>UHPI_HA[15:0] | EM_D[31:16]                                           | UHPI_HA[15:0]                              |

### 3.3 Peripheral Pin Multiplexing Control

While [Section 3.2](#) describes at a high level the most common pin multiplexing options, the control of pin multiplexing is largely determined on an individual pin-by-pin basis. Typically, each peripheral that shares a particular pin has internal control registers to determine the pin function and whether it is an input or an output.

The C672x device determines whether a particular pin is an input or output based upon the following rules:

- The pin will be configured as an output if it is configured as an output in any of the peripherals sharing the pin.
- It is recommended that only one peripheral configure a given pin as an output. If more than one peripheral does configure a particular pin as an output, then the output value is controlled by the peripheral with highest priority for that pin. The priorities for each pin are given in [Table 3-5](#).
- The value input on the pin is passed to all peripherals sharing the pin for input simultaneously.

**Table 3-5. Priority of Control of Data Output on Multiplexed Pins**

| PIN                                      | FIRST PRIORITY                          | SECOND PRIORITY            | THIRD PRIORITY |
|------------------------------------------|-----------------------------------------|----------------------------|----------------|
| SPI0_SOMI/I2C0_SDA                       | SPI0_SOMI                               | I2C0_SDA                   |                |
| SPI0_CLK/I2C0_SCL                        | SPI0_CLK                                | I2C0_SCL                   |                |
| SPI0_SCS/I2C1_SCL                        | SPI0_SCS                                | I2C1_SCL                   |                |
| SPI0_ENA/I2C1_SDA                        | SPI0_ENA                                | I2C1_SDA                   |                |
| AXR0[5]/SPI1_SCS                         | AXR0[5]                                 | SPI1_SCS                   |                |
| AXR0[6]/SPI1_ENA                         | AXR0[6]                                 | SPI1_ENA                   |                |
| AXR0[7]/SPI1_CLK                         | AXR0[7]                                 | SPI1_CLK                   |                |
| AXR0[8]/AXR1[5]/SPI1_SOMI                | AXR0[8]                                 | AXR1[5]                    | SPI1_SOMI      |
| AXR0[9]/AXR1[4]/SPI1_SIMO                | AXR0[9]                                 | AXR1[4]                    | SPI1_SIMO      |
| AXR0[10]/AXR1[3]                         | AXR0[10]                                | AXR1[3]                    |                |
| AXR0[11]/AXR1[2]                         | AXR0[11]                                | AXR1[2]                    |                |
| AXR0[12]/AXR1[1]                         | AXR0[12]                                | AXR1[1]                    |                |
| AXR0[13]/AXR1[0]                         | AXR0[13]                                | AXR1[0]                    |                |
| AXR0[14]/AXR2[1]                         | AXR0[14]                                | AXR2[1]                    |                |
| AXR0[15]/AXR2[0]                         | AXR0[15]                                | AXR2[0]                    |                |
| AHCLKR0/AHCLKR1                          | AHCLKR0                                 | AHCLKR1                    |                |
| AHCLKX0/AHCLKX2                          | AHCLKX0                                 | AHCLKX2                    |                |
| AMUTE2/HINT                              | AMUTE2                                  | HINT                       |                |
| HD[16]/HHWIL                             | HD[16]                                  | HHWIL                      |                |
| EM_D[31:16]/UHPI_HA[15:0] <sup>(1)</sup> | EM_D[31:16] (Disabled if CFGHPI.NMUX=1) | UHPI_HA[15:0] (Input Only) |                |

(1) When using the UHPI in non-multiplexed mode, ensure EM\_D[31:16] are configured as inputs so that these pins may be used as UHPI\_HA[15:0]. To ensure this, you must set the CFGHPI.NMUX bit to a '1' **before the EMIF SDRAM initialization completes**; otherwise, a drive conflict will occur. [The EMIF bus parking function drives the data bus in between accesses.]

## 4 Peripheral and Electrical Specifications

### 4.1 Electrical Specifications

This section provides the absolute maximum ratings and the recommended operating conditions for the SM320C6727B DSP.

All electrical and switching characteristics in this data manual are valid over the recommended operating conditions unless otherwise specified.

### 4.2 Absolute Maximum Ratings<sup>(1) (2)</sup>

Over Operating Case Temperature Range (Unless Otherwise Noted)

|                                                              |                        | UNIT                    |
|--------------------------------------------------------------|------------------------|-------------------------|
| Supply voltage range, $CV_{DD}$ , $OSCV_{DD}$ <sup>(3)</sup> | –0.3 to 1.8            | V                       |
| Supply voltage range, $DV_{DD}$ , PLLHV                      | –0.3 to 4              | V                       |
| Input Voltage Range                                          | All pins except OSCIN  | –0.3 to $DV_{DD}$ + 0.5 |
|                                                              | OSCIN pin              | –0.3 to $CV_{DD}$ + 0.5 |
| Output Voltage Range                                         | All pins except OSCOUT | –0.3 to $DV_{DD}$ + 0.5 |
|                                                              | OSCOUT pin             | –0.3 to $CV_{DD}$ + 0.5 |
| Clamp Current                                                | ±20                    | mA                      |
| Operating case temperature range $T_C$                       | –55 to 125             | °C                      |
| Storage temperature range, $T_{stg}$                         | –65 to 150             | °C                      |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values are with referenced to  $V_{SS}$  unless otherwise specified.
- (3) If  $OSCV_{DD}$  and  $OSCV_{SS}$  pins are used as filter pins for reduced oscillator jitter, they should not be connected to  $CV_{DD}$  and  $V_{SS}$  externally.

### 4.3 Recommended Operating Conditions<sup>(1)</sup>

|                                        | MIN  | NOM | MAX  | UNIT |
|----------------------------------------|------|-----|------|------|
| $CV_{DD}$ Core Supply Voltage          | 1.14 | 1.2 | 1.32 | V    |
| $DV_{DD}$ I/O Supply Voltage           | 3.13 | 3.3 | 3.47 | V    |
| $T_C$ Operating Case Temperature Range | –55  |     | 125  | °C   |

- (1) All voltage values are with referenced to  $V_{SS}$  unless otherwise specified.

#### 4.4 Electrical Characteristics

Over Operating Case Temperature Range (Unless Otherwise Noted)

| PARAMETER                                                   | TEST CONDITIONS                 | MIN                                                                  | TYP             | MAX       | UNIT    |
|-------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------|-----------------|-----------|---------|
| $V_{OH}$                                                    | High Level Output Voltage       | $I_O = -100 \mu A$                                                   | $DV_{DD} - 0.2$ |           | V       |
| $V_{OL}$                                                    | Low Level Output Voltage        | $I_O = 100 \mu A$                                                    |                 | 0.2       | V       |
| $I_{OH}$                                                    | High-Level Output Current       | $V_O = 0.8 DV_{DD}$                                                  |                 | -8        | mA      |
| $I_{OL}$                                                    | Low-Level Output Current        | $V_O = 0.22 DV_{DD}$                                                 |                 | 8         | mA      |
| $V_{IH}$                                                    | High-Level Input Voltage        |                                                                      | 2               | $DV_{DD}$ | V       |
| $V_{IL}$                                                    | Low-Level Input Voltage         |                                                                      | 0               | 0.8       | V       |
| $V_{HYS}$                                                   | Input Hysteresis                |                                                                      | 0.13 $DV_{DD}$  |           | V       |
| $I_I, I_{OZ}$<br>Input Current and Off State Output Current | Pins without pullup or pulldown |                                                                      |                 | $\pm 10$  | $\mu A$ |
|                                                             | Pins with internal pullup       | -50                                                                  |                 | -170      |         |
|                                                             | Pins with internal pulldown     | 50                                                                   |                 | 170       |         |
| $t_{tr}$                                                    | Input Transition Time           |                                                                      |                 | 25        | ns      |
| $C_I$                                                       | Input Capacitance               |                                                                      |                 | 7         | pF      |
| $C_O$                                                       | Output Capacitance              |                                                                      |                 | 7         | pF      |
| $I_{DD2V}$                                                  | $DV_{DD}$ Supply <sup>(1)</sup> | Capacitance = 7 pF,<br>$DV_{DD} = 1.2$ V,<br>658 CPU clock = 250 MHz | 555             |           | mA      |
| $I_{DD3V}$                                                  | $DV_{DD}$ Supply <sup>(1)</sup> | $DV_{DD} = 3.3$ V,<br>32-bit EMIF speed = 100 MHz                    | 58              |           | mA      |

(1) Assumes the following conditions: 25°C case temperature; 60% CPU utilization; EMIF at 50% utilization (100 MHz), 50% writes, (32 bits), 50% bit switching; two 10-MHz SPI at 100% utilization, 50% bit switching.  
The actual current draw is highly application-dependent. For more details on core and I/O activity, refer to the *TMS320C672x Power Consumption Summary Application Report* (literature number [SPRAAA4](#)).



G001

(1) See the absolute maximum ratings and the recommended operating conditions.  
(2) Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life).  
(3) The predicted operating lifetime vs junction temperature is based on reliability modeling using electromigration as the dominant failure mechanism affecting device wearout for the specific device process and design characteristics.

**Figure 4-1. SM320C6727B-EP Operating Life Derating Chart**



(1) See the absolute maximum ratings and the recommended operating conditions.

**Figure 4-2. SM320C6727B-EP Wirebond Voiding Fail Mode**

## 4.5 Parameter Information

### 4.5.1 Parameter Information Device-Specific Information



A. The data sheet provides timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. A transmission line with a delay of 2 ns or longer can be used to produce the desired transmission line effect. The transmission line is intended as a load only. It is not necessary to add or subtract the transmission line delay (2 ns or longer) from the data sheet timings.  
Input requirements in this data sheet are tested with an input slew rate of < 4 Volts per nanosecond (4 V/ns) at the device pin.

**Figure 4-3. Test Load Circuit for AC Timing Measurements**

#### 4.5.1.1 Signal Transition Levels

All input and output timing parameters are referenced to 1.5 V for both "0" and "1" logic levels.



**Figure 4-4. Input and Output Voltage Reference Levels for AC Timing Measurements**

All rise and fall transition timing parameters are referenced to  $V_{IL\ MAX}$  and  $V_{IH\ MIN}$  for input clocks,  $V_{OL\ MAX}$  and  $V_{OH\ MIN}$  for output clocks.



**Figure 4-5. Rise and Fall Transition Time Voltage Reference Levels**

#### 4.5.1.2 Signal Transition Rates

All timings are tested with an input edge rate of 4 Volts per nanosecond (4 V/ns).

### 4.6 Timing Parameter Symbology

Timing parameter symbols used in the timing requirements and switching characteristics tables are created in accordance with JEDEC Standard 100. To shorten the symbols, some of the pin names and other related terminology have been abbreviated as follows:

| <b>Lowercase subscripts and their meanings:</b> |                                        | <b>Letters and symbols and their meanings:</b> |                |
|-------------------------------------------------|----------------------------------------|------------------------------------------------|----------------|
| a                                               | access time                            | H                                              | High           |
| c                                               | cycle time (period)                    | L                                              | Low            |
| d                                               | delay time                             | V                                              | Valid          |
| dis                                             | disable time                           | Z                                              | High impedance |
| en                                              | enable time                            |                                                |                |
| f                                               | fall time                              |                                                |                |
| h                                               | hold time                              |                                                |                |
| r                                               | rise time                              |                                                |                |
| su                                              | setup time                             |                                                |                |
| t                                               | transition time                        |                                                |                |
| v                                               | valid time                             |                                                |                |
| w                                               | pulse duration (width)                 |                                                |                |
| X                                               | Unknown, changing, or don't care level |                                                |                |

## 4.7 Power Supplies

For more information regarding TI's power management products and suggested devices to power TI DSPs, visit [www.ti.com/dsppower](http://www.ti.com/dsppower).

### 4.7.1 Power-Supply Sequencing

This device does not require specific power-up sequencing between the DV<sub>DD</sub> and CV<sub>DD</sub> voltage rails; however, there are some considerations that the system designer should take into account:

1. Neither supply should be powered up for an extended period of time (>1 second) while the other supply is powered down.
2. The I/O buffers powered from the DV<sub>DD</sub> rail also require the CV<sub>DD</sub> rail to be powered up in order to be controlled; therefore, an I/O pin that is supposed to be 3-stated by default may actually drive momentarily until the CV<sub>DD</sub> rail has powered up. Systems should be evaluated to determine if there is a possibility for contention that needs to be addressed. In most systems where both the DV<sub>DD</sub> and CV<sub>DD</sub> supplies ramp together, as long as CV<sub>DD</sub> tracks DV<sub>DD</sub> closely, any contention is also mitigated by the fact that the CV<sub>DD</sub> rail would reach its specified operating range well before the DV<sub>DD</sub> rail has fully ramped.

### 4.7.2 Power-Supply Decoupling

In order to properly decouple the supply planes from system noise, place as many capacitors (caps) as possible close to the DSP. The core supply caps can be placed in the interior space of the package and the I/O supply caps can be placed around the exterior space of the package. For the BGA package, it is recommended that both the core and I/O supply caps be placed on the underside of the PCB. For the TQFP package, it is recommended that the core supply caps be placed on the underside of the PCB and the I/O supply caps be placed on the top side of the PCB.

Both core and I/O decoupling can be accomplished by alternating small (0.1  $\mu$ F) low ESR ceramic bypass caps with medium (0.220  $\mu$ F) low ESR ceramic bypass caps close to the DSP power pins and adding large tantalum or ceramic caps (ranging from 10  $\mu$ F to 100  $\mu$ F) further away. Assuming 0603 caps, it is recommended that at least 6 small, 6 medium, and 4 large caps be used for the core supply and 12 small, 12 medium, and 4 large caps be used for the I/O supply.

Any cap selection needs to be evaluated from an electromagnetic radiation (EMI) point-of-view; EMI varies from one system design to another so it is expected that engineers alter the decoupling capacitors to minimize radiation. Refer to the *High-Speed DSP Systems Design Reference Guide* (literature number SPRU889) for more detailed design information on decoupling techniques.

## 4.8 Reset

A hardware reset ( $\overline{\text{RESET}}$ ) is required to place the DSP into a known good state out of power-up. The  $\overline{\text{RESET}}$  signal can be asserted (pulled low) prior to ramping the core and I/O voltages or after the core and I/O voltages have reached their proper operating conditions. As a best practice,  $\overline{\text{RESET}}$  should be held low during power-up. Prior to deasserting  $\overline{\text{RESET}}$  (low-to-high transition), the core and I/O voltages should be at their proper operating conditions.

### 4.8.1 Reset Electrical Data/Timing

Table 4-1 assumes testing over recommended operating conditions.

**Table 4-1. Reset Timing Requirements**

| NO. |                    |                                                                   | MIN | MAX | UNIT |
|-----|--------------------|-------------------------------------------------------------------|-----|-----|------|
| 1   | $t_{w(RSTL)}$      | Pulse width, $\overline{\text{RESET}}$ low                        | 100 |     | ns   |
| 2   | $t_{su(BPV-RSTH)}$ | Setup time, boot pins valid before $\overline{\text{RESET}}$ high | 20  |     | ns   |
| 3   | $t_{h(RSTH-BPV)}$  | Hold time, boot pins valid after $\overline{\text{RESET}}$ high   | 20  |     | ns   |

## 4.9 Dual Data Movement Accelerator (dMAX)

### 4.9.1 dMAX Device-Specific Information

The dMAX is a module designed to perform Data Movement Acceleration. The dMAX controller handles user-programmed data transfers between the internal data memory controller and the device peripherals on the C672x DSP. The dMAX allows movement of data to/from any addressable memory space, including internal memory, peripherals, and external memory. The dMAX controller in the C672x DSP has a different architecture from the previous EDMA controller in the C621x/C671x devices.

The dMAX controller includes features, such as capability to perform three-dimensional data transfers for advanced data sorting, capability to manage a section of the memory as a circular buffer/FIFO with delay tap based reading and writing data. The dMAX controller is capable of concurrently processing two transfer requests (provided that they are to/from different source/destinations).

Figure 4-6 shows a block diagram of the dMAX controller.



**Figure 4-6. dMAX Controller Block Diagram**

The dMAX controller comprises:

- Event and interrupt processing registers
- Event encoder
- High-priority event Parameter RAM (PaRAM)
- Low-priority event Parameter RAM (PaRAM)
- Address-generation hardware for High-Priority Events – MAX0 (HiMAX)
- Address-generation hardware for Low-Priority Events – MAX1 (LoMAX)

The SM320C6727B Peripheral Bus Structure can be described logically as a Crossbar Switch with five master ports and five slave ports. When accessing the slave ports, the MAX0 (HiMAX) module is always given the highest priority followed by the MAX1 (LoMAX) module. In other words, in case several masters (including MAX0 and MAX1) attempt to access same slave port concurrently, the MAX0 will be given the highest priority followed by MAX1.

Event signals are connected to bits of the dMAX Event Register (DER), and the bits in the DER reflect the current state of the event signals. An event is defined as a transition of the event signal. The dMAX Event Flag Register (DEFR) can be programmed, individually for each event signal, to capture either low-to-high or high-to-low transitions of the bits in the DER (event polarity is individually programmable).

An event is a synchronization signal that can be used: 1) to either trigger dMAX to start a transfer, or 2) to generate an interrupt to the CPU. All the events are sorted into two groups: low-priority event group and high-priority event group.

The High-Priority Data Movement Accelerator MAX0 (HiMAX) module is dedicated to serving requests coming from the high-priority event group. The Low-Priority Data Movement Accelerator MAX1 (LoMAX) module is dedicated to serving requests coming from the low-priority event group.

Each PaRAM contains two sections: the event entry table section and the transfer entry table section. An event entry describes an event type and associates the event to either one of transfer types or to an interrupt. In case an event entry associates the event to one of the transfer types, the event entry will contain a pointer to the specific transfer entry in the transfer entry table. The transfer table may contain up to eight transfer entries. A transfer entry specifies details required by the dMAX controller to perform the transfer. In case an event entry associates the event to an interrupt, the event entry specifies which interrupt should be generated to the CPU in case the event arrives.

Prior to enabling events and triggering a transfer, the event entry and transfer entry must be configured. The event entry must specify: type of transfer, transfer details (type of synchronization, reload, element size, etc.), and should include a pointer to the transfer entry. The transfer entry must specify: source, destination, counts, and indexes. If an event is sorted in the high-priority event group, the event entry and transfer entry must be specified in the high-priority Parameter RAM. If an event is sorted in the low-priority event group, the event entry and transfer entry must be specified in the low-priority parameter RAM.

The dMAX Event Flag Register (DEFR) captures up to 31 separate events; therefore, it is possible for events to occur simultaneously on the dMAX event inputs. In such cases, the event encoder resolves the order of processing. This mechanism sorts simultaneous events and sets the priority of the events. The dMAX controller can simultaneously process one event from each priority group. Therefore, the two highest-priority events (one from each group) can be processed at the same time.

An event-triggered dMAX transfer allows the submission of transfer requests to occur automatically based on system events, without any intervention by the CPU. The dMAX also includes support for CPU-initiated transfers for added control and robustness, and they can be used to start memory-to-memory transfers. To generate an event to the dMAX controller the CPU must create a transition on one of the bits from the dMAX Event Trigger (DETR) Register, which are mapped to the DER register.

Table 4-2 lists how the synchronization events are associated with event numbers in the dMAX controller.

**Table 4-2. dMAX Peripheral Event Input Assignments**

| EVENT NUMBER | EVENT ACRONYM | EVENT DESCRIPTION                                                                               |
|--------------|---------------|-------------------------------------------------------------------------------------------------|
| 0            | DETR[0]       | The CPU triggers the event by creating appropriate transition (edge) on bit0 in DETR register.  |
| 1            | DETR[16]      | The CPU triggers the event by creating appropriate transition (edge) on bit16 in DETR register. |
| 2            | RTIREQ0       | RTI DMA REQ[0]                                                                                  |
| 3            | RTIREQ1       | RTI DMA REQ[1]                                                                                  |
| 4            | MCASP0TX      | McASP0 TX DMA REQ                                                                               |
| 5            | MCASP0RX      | McASP0 RX DMA REQ                                                                               |
| 6            | MCASP1TX      | McASP1 TX DMA REQ                                                                               |
| 7            | MCASP1RX      | McASP1 RX DMA REQ                                                                               |
| 8            | MCASP2TX      | McASP2 TX DMA REQ                                                                               |
| 9            | MCASP2RX      | McASP2 RX DMA REQ                                                                               |
| 10           | DETR[1]       | The CPU triggers the event by creating appropriate transition (edge) on bit1 in DETR register.  |
| 11           | DETR[17]      | The CPU triggers the event by creating appropriate transition (edge) on bit17 in DETR register. |
| 12           | UHPIINT       | UHPI CPU_INT                                                                                    |
| 13           | SPI0RX        | SPI0 DMA_RX_REQ                                                                                 |
| 14           | SPI1RX        | SPI1 DMA_RX_REQ                                                                                 |
| 15           | RTIREQ2       | RTI DMA REQ[2]                                                                                  |
| 16           | RTIREQ3       | RTI DMA REQ[3]                                                                                  |
| 17           | DETR[2]       | The CPU triggers the event by creating appropriate transition (edge) on bit2 in DETR register.  |
| 18           | DETR[18]      | The CPU triggers the event by creating appropriate transition (edge) on bit18 in DETR register. |
| 19           | I2C0XEV       | I2C 0 Transmit Event                                                                            |
| 20           | I2C0REVT      | I2C 0 Receive Event                                                                             |
| 21           | I2C1XEV       | I2C 1 Transmit Event                                                                            |
| 22           | I2C1REVT      | I2C 1 Receive Event                                                                             |
| 23           | DETR[3]       | The CPU triggers the event by creating appropriate transition (edge) on bit3 in DETR register.  |
| 24           | DETR[19]      | The CPU triggers the event by creating appropriate transition (edge) on bit19 in DETR register. |
| 25           | Reserved      |                                                                                                 |
| 26           | MCASP0ERR     | AMUTEIN0 or McASP0 TX INT or McASP0 RX INT (error on McASP0)                                    |
| 27           | MCASP1ERR     | AMUTEIN1 or McASP1 TX INT or McASP1 RX INT (error on McASP1)                                    |
| 28           | MCASP2ERR     | AMUTEIN2 or McASP2 TX INT or McASP2 RX INT (error on McASP2)                                    |
| 29           | OVLREQ[0/1]   | Error on RTI                                                                                    |
| 30           | DETR[20]      | The CPU triggers the event by creating appropriate transition (edge) on bit20 in DETR register. |
| 31           | DETR[21]      | The CPU triggers the event by creating appropriate transition (edge) on bit21 in DETR register. |

#### **4.9.2 dMAX Peripheral Registers Description(s)**

Table 4-3 is a list of the dMAX registers.

**Table 4-3. dMAX Configuration Registers**

| BYTE ADDRESS | REGISTER NAME | DESCRIPTION                                                 |
|--------------|---------------|-------------------------------------------------------------|
| 0x6000 0008  | DEPR          | Event Polarity Register                                     |
| 0x6000 000C  | DEER          | Event Enable Register                                       |
| 0x6000 0010  | DEDR          | Event Disable Register                                      |
| 0x6000 0014  | DEHPR         | Event High-priority Register                                |
| 0x6000 0018  | DELPR         | Event Low-priority Register                                 |
| 0x6000 001C  | DEFR          | Event Flag Register                                         |
| 0x6000 0034  | DER0          | Event Register 0                                            |
| 0x6000 0054  | DER1          | Event Register 1                                            |
| 0x6000 0074  | DER2          | Event Register 2                                            |
| 0x6000 0094  | DER3          | Event Register 3                                            |
| 0x6000 0040  | DFSR0         | FIFO Status Register 0                                      |
| 0x6000 0060  | DFSR1         | FIFO Status Register 1                                      |
| 0x6000 0080  | DTCR0         | Transfer Complete Register 0                                |
| 0x6000 00A0  | DTCR1         | Transfer Complete Register 1                                |
| N/A          | DETR          | Event Trigger Register (Located in C67x+ DSP Register File) |
| N/A          | DESR          | Event Status Register (Located in C67x+ DSP Register File)  |

#### 4.10 External Interrupts

The C672x DSP has no dedicated general-purpose interrupt pins, but the dMAX can be used in combination with a McASP AMUTEIN signal to provide external interrupt capability. There is a multiplexer for each McASP, controlled by the CFGMCASP0/1/2 registers, which allows the AMUTEIN input for that McASP to be sourced from one of seven I/O pins on the DSP. Once a pin is configured as an AMUTEIN source, a very short pulse (two SYSCLK2 cycles or more) on that pin will generate an event to the dMAX. This event can trigger the dMAX to generate a CPU interrupt by programming the associated Event Entry.

There are a few additional points to consider when using the AMUTEIN signal to enable external interrupts as described above. The I/O pin selected by the CFGMCASP0/1/2 registers must be configured as a general-purpose input pin within the associated peripheral. Also, the AMUTEIN signal should be disabled within the corresponding McASP so that AMUTE is not driven when AMUTEIN is active. This can be done by clearing the INEN bit of the AMUTE register inside the McASP. Finally, AMUTEIN events are logically ORed with the McASP transmit and receive error events within the dMAX; therefore, the ISR that processes the dMAX interrupt generated by these events must discern the source of the event.

The EMIF EM\_WAIT pin has the ability to generate an NMI (INT1) based upon a rising edge on the EM\_WAIT pin. Note that while this interrupt is connected to the CPU NMI (non-maskable interrupt), it is actually maskable through the EMIF control registers. In fact, the default state for this interrupt is disabled. Also, interrupt generation always occurs on a rising edge of EM\_WAIT; the polarity selection for wait state generation has no effect on the interrupt polarity. The EM\_WAIT pin should remain asserted for at least two SYSCLK3 cycles to ensure that the edge is detected.

## 4.11 External Memory Interface (EMIF)

### 4.11.1 EMIF Device-Specific Information

The C672x DSP includes an external memory interface (EMIF) for optional SDRAM, NOR FLASH, NAND FLASH, or SRAM. The key features of this EMIF are:

- One chip select ( $\overline{\text{EM_CS}[0]}$ ) dedicated for x16 and x32 SDRAM (x8 not supported)
- One chip select ( $\overline{\text{EM_CS}[2]}$ ) dedicated for x8, x16, or x32 NOR FLASH; x8, x16, or x32 Asynchronous SRAM; or x8 or x16 NAND FLASH
- Data bus width is 16 bits on the C6726 and C6722, and 32 bits on the C6727
- SDRAM burst length of 16 bytes
- External Wait Input on the C6727 through EM\_WAIT (programmable active-high or active-low)
- External Wait pin functions as an interrupt for NAND Flash support
- NAND Flash logic calculates ECC on blocks of up to 512 bytes
- ECC logic suitable for single-bit errors

[Figure 4-7](#) and [Figure 4-8](#) show typical examples of EMIF-to-memory hookup on the C672x DSP.

As the figures illustrate, the C672x DSP includes a limited number of EMIF address lines. These are sufficient to connect to SDRAM seamlessly. Asynchronous memory such as FLASH typically will need to use additional GPIO pins to act as upper address lines during device boot up when the FLASH contents are copied into SDRAM. (Normally, code is executed from SDRAM since SDRAM has faster access times).

Any pins listed with a 'Y' in the GPIO column of [Table 2-12](#) may be used for this purpose, as long as it can be assured that they be pulled low at (and after) reset and held low until configured as outputs by the DSP.

Note that EM\_BA[1:0] are used as low-order address lines for the asynchronous interface. For example, in [Figure 4-7](#) and [Figure 4-8](#), the flash memory is not byte-addressable and its A[0] input selects a 16-bit value. The corresponding DSP address comes from EM\_BA[1]. The remaining address lines from the DSP (EM\_A[12:0]) drive a word address into the flash inputs A[13:1].

For a more detailed explanation of the C672x EMIF operation please refer to the document *TMS320C672x External Memory Interface (EMIF) User's Guide* (literature number SPRU711).



**Figure 4-7. C6726/C6722 DSP 16-Bit EMIF Example**



**Figure 4-8. C6727 DSP 32-Bit EMIF Example**

#### 4.11.2 EMIF Peripheral Registers Description(s)

Table 4-4 is a list of the EMIF registers. For more information about these registers, see the *TMS320C672x DSP External Memory Interface (EMIF) User's Guide* (literature number SPRU711).

**Table 4-4. EMIF Registers**

| BYTE ADDRESS | REGISTER NAME | DESCRIPTION                                    |
|--------------|---------------|------------------------------------------------|
| 0xF000 0004  | AWCCR         | Asynchronous Wait Cycle Configuration Register |
| 0xF000 0008  | SDCR          | SDRAM Configuration Register                   |
| 0xF000 000C  | SDRCCR        | SDRAM Refresh Control Register                 |
| 0xF000 0010  | A1CR          | Asynchronous 1 Configuration Register          |
| 0xF000 0020  | SDTIMR        | SDRAM Timing Register                          |
| 0xF000 003C  | SDSRETR       | SDRAM Self Refresh Exit Timing Register        |
| 0xF000 0040  | EIRR          | EMIF Interrupt Raw Register                    |
| 0xF000 0044  | EIMR          | EMIF Interrupt Mask Register                   |
| 0xF000 0048  | EIMSR         | EMIF Interrupt Mask Set Register               |
| 0xF000 004C  | EIMCR         | EMIF Interrupt Mask Clear Register             |
| 0xF000 0060  | NANDFCR       | NAND Flash Control Register                    |
| 0xF000 0064  | NANDFSR       | NAND Flash Status Register                     |
| 0xF000 0070  | NANDF1ECC     | NAND Flash 1 ECC Register                      |

#### 4.11.3 EMIF Electrical Data/Timing

Table 4-5 through Table 4-8 assume testing over recommended operating conditions (see Figure 4-9 through Figure 4-15).

**Table 4-5. EMIF SDRAM Interface Timing Requirements**

| NO. | PARAMETER                                                                                             | MIN | MAX | UNIT |
|-----|-------------------------------------------------------------------------------------------------------|-----|-----|------|
| 19  | $t_{su}(\text{EM\_DV-EM\_CLKH})$<br>Input setup time, read data valid on D[31:0] before EM_CLK rising | 3   |     | ns   |
| 20  | $t_h(\text{EM\_CLKH-EM\_DIV})$<br>Input hold time, read data valid on D[31:0] after EM_CLK rising     | 1.9 |     | ns   |

**Table 4-6. EMIF SDRAM Interface Switching Characteristics**

| NO. | PARAMETER                                                                                                                   | MIN  | MAX | UNIT |
|-----|-----------------------------------------------------------------------------------------------------------------------------|------|-----|------|
| 1   | $t_c(\text{EM\_CLK})$<br>Cycle time, EMIF clock EM_CLK                                                                      | 10   |     | ns   |
| 2   | $t_w(\text{EM\_CLK})$<br>Pulse width, EMIF clock EM_CLK high or low                                                         | 3    |     | ns   |
| 3   | $t_d(\text{EM\_CLKH-EM\_CSV})S$<br>Delay time, EM_CLK rising to $\overline{\text{EM\_CS[0]}}$ valid                         |      | 7.7 | ns   |
| 4   | $t_{oh}(\text{EM\_CLKH-EM\_CSIV})S$<br>Output hold time, EM_CLK rising to $\overline{\text{EM\_CS[0]}}$ invalid             | 1.15 |     | ns   |
| 5   | $t_d(\text{EM\_CLKH-EM\_WE-DQMV})S$<br>Delay time, EM_CLK rising to $\overline{\text{EM\_WE\_DQM[3:0]}}$ valid              |      | 7.7 | ns   |
| 6   | $t_{oh}(\text{EM\_CLKH-EM\_WE-DQMVIV})S$<br>Output hold time, EM_CLK rising to $\overline{\text{EM\_WE\_DQM[3:0]}}$ invalid | 1.15 |     | ns   |
| 7   | $t_d(\text{EM\_CLKH-EM\_AV})S$<br>Delay time, EM_CLK rising to EM_A[12:0] and EM_BA[1:0] valid                              |      | 7.7 | ns   |
| 8   | $t_{oh}(\text{EM\_CLKH-EM\_AIV})S$<br>Output hold time, EM_CLK rising to EM_A[12:0] and EM_BA[1:0] invalid                  | 1.15 |     | ns   |
| 9   | $t_d(\text{EM\_CLKH-EM\_DV})S$<br>Delay time, EM_CLK rising to EM_D[31:0] valid                                             |      | 7.7 | ns   |
| 10  | $t_{oh}(\text{EM\_CLKH-EM\_DIV})S$<br>Output hold time, EM_CLK rising to EM_D[31:0] invalid                                 | 1.15 |     | ns   |
| 11  | $t_d(\text{EM\_CLKH-EM\_RASV})S$<br>Delay time, EM_CLK rising to $\overline{\text{EM\_RAS}}$ valid                          |      | 7.7 | ns   |
| 12  | $t_{oh}(\text{EM\_CLKH-EM\_RASIV})S$<br>Output hold time, EM_CLK rising to $\overline{\text{EM\_RAS}}$ invalid              | 1.15 |     | ns   |
| 13  | $t_d(\text{EM\_CLKH-EM\_CASV})S$<br>Delay time, EM_CLK rising to $\overline{\text{EM\_CAS}}$ valid                          |      | 7.7 | ns   |
| 14  | $t_{oh}(\text{EM\_CLKH-EM\_CASIV})S$<br>Output hold time, EM_CLK rising to $\overline{\text{EM\_CAS}}$ invalid              | 1.15 |     | ns   |
| 15  | $t_d(\text{EM\_CLKH-EM\_WEV})S$<br>Delay time, EM_CLK rising to $\overline{\text{EM\_WE}}$ valid                            |      | 7.7 | ns   |
| 16  | $t_{oh}(\text{EM\_CLKH-EM\_WEIV})S$<br>Output hold time, EM_CLK rising to $\overline{\text{EM\_WE}}$ invalid                | 1.15 |     | ns   |
| 17  | $t_{dis}(\text{EM\_CLKH-EM\_DHZ})S$<br>Delay time, EM_CLK rising to EM_D[31:0] 3-stated                                     |      | 7.7 | ns   |
| 18  | $t_{ena}(\text{EM\_CLKH-EM\_DLZ})S$<br>Output hold time, EM_CLK rising to EM_D[31:0] driving                                | 1.15 |     | ns   |

**Table 4-7. EMIF Asynchronous Interface Timing Requirements<sup>(1)</sup> (2)**

| NO. |                               |                                                                                                                                                                                            | MIN    | MAX               | UNIT |
|-----|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------|------|
| 28  | $t_{su}(EM\_DV-EM\_CLKH)A$    | Input setup time, read data valid on EM_D[31:0] before EM_CLK rising                                                                                                                       | 5      |                   | ns   |
| 29  | $t_h(EM\_CLKH-EM\_DIV)A$      | Input hold time, read data valid on EM_D[31:0] after EM_CLK rising                                                                                                                         | 2      |                   | ns   |
| 30  | $t_{su}(EM\_CLKH-EM\_WAITV)A$ | Setup time, EM_WAIT valid before EM_CLK rising edge                                                                                                                                        | 5      |                   | ns   |
| 31  | $t_h(EM\_CLKH-EM\_WAITIV)A$   | Hold time, EM_WAIT valid after EM_CLK rising edge                                                                                                                                          | 0      |                   | ns   |
| 33  | $t_w(EM\_WAIT)A$              | Pulse width of EM_WAIT assertion and deassertion                                                                                                                                           | 2E + 5 |                   | ns   |
| 34  | $t_d(EM\_WAITD-HOLD)A$        | Delay from EM_WAIT sampled deasserted on EM_CLK rising to beginning of HOLD phase                                                                                                          |        | 4E <sup>(3)</sup> | ns   |
| 35  | $t_{su}(EM\_WAITA-HOLD)A$     | Setup before end of STROBE phase (if no extended wait states are inserted) by which EM_WAIT must be sampled asserted on EM_CLK rising in order to add extended wait states. <sup>(4)</sup> |        | 4E <sup>(3)</sup> | ns   |

(1) E = SYSCLK3 (EM\_CLK) period.

(2) These parameters apply to memories selected by  $\overline{EM\_CS[2]}$  in both normal and NAND modes.

(3) These parameters specify the number of EM\_CLK cycles of latency between EM\_WAIT being sampled at the device pin and the EMIF entering the HOLD phase. However, the asynchronous setup (parameter 30) and hold time (parameter 31) around each EM\_CLK edge must also be met in order to ensure the EM\_WAIT signal is correctly sampled.

(4) In Figure 4-15, it appears that there are more than 4 EM\_CLK cycles encompassed by parameter 35. However, EM\_CLK cycles that are part of the extended wait period should not be counted; the 4 EM\_CLK requirement is to the start of where the HOLD phase would begin if there were no extended wait cycles.

**Table 4-8. EMIF Asynchronous Interface Switching Characteristics<sup>(1)</sup>**

| NO. | PARAMETER                     | MIN  | MAX | UNIT |
|-----|-------------------------------|------|-----|------|
| 1   | $t_c(EM\_CLK)$                | 10   |     | ns   |
| 2   | $t_w(EM\_CLK)$                | 3    |     | ns   |
| 17  | $t_{dis}(EM\_CLKH-EM\_DHZ)S$  |      | 7.7 | ns   |
| 18  | $t_{ena}(EM\_CLKH-EM\_DLZ)S$  | 1.15 |     | ns   |
| 21  | $t_d(EM\_CLKH-EM\_CS2V)A$     | 0    | 8   | ns   |
| 22  | $t_d(EM\_CLKH-EM\_WE\_DQM)A$  | 0    | 8   | ns   |
| 23  | $t_d(EM\_CLKH-EM\_AV)A$       | 0    | 8   | ns   |
| 24  | $t_d(EM\_CLKH-EM\_DV)A$       | 0    | 8   | ns   |
| 25  | $t_d(EM\_CLKH-EM\_OEV)A$      | 0    | 8   | ns   |
| 26  | $t_d(EM\_CLKH-EM\_RW)A$       | 0    | 8   | ns   |
| 27  | $t_{dis}(EM\_CLKH-EM\_DDIS)A$ | 0    | 8   | ns   |
| 32  | $t_d(EM\_CLKH-EM\_WE)A$       | 0    | 8   | ns   |

(1) These parameters apply to memories selected by  $\overline{EM\_CS[2]}$  in both normal and NAND modes.



**Figure 4-9. Basic SDRAM Write Operation**



**Figure 4-10. Basic SDRAM Read Operation**



**Figure 4-11. Asynchronous Read WE Strobe Mode**



**Figure 4-12. Asynchronous Read Select Strobe Mode**



**Figure 4-13. Asynchronous Write WE Strobe Mode**



**Figure 4-14. Asynchronous Write Select Strobe Mode**



**Figure 4-15. EM\_WAIT Timing Requirements**

## 4.12 Universal Host-Port Interface (UHPI) [C6727 Only]

### 4.12.1 UHPI Device-Specific Information

The C672x DSP includes a flexible universal host-port interface (UHPI) with more options than the host-port interface on the C671x DSP.

The UHPI on the C672x DSP supports three major operating modes listed in [Table 4-9](#).

**Table 4-9. UHPI Major Modes on C672x**

| UHPI MAJOR MODE                                          | EXAMPLE FIGURE              |
|----------------------------------------------------------|-----------------------------|
| Multiplexed Host Address/Data Half-Word (16-Bit) Mode    | <a href="#">Figure 4-17</a> |
| Multiplexed Host Address/Data Fullword (32-Bit) Mode     | <a href="#">Figure 4-18</a> |
| Non-Multiplexed Host Address/Data Fullword (32-Bit) Mode | <a href="#">Figure 4-19</a> |

In all modes, the UHPI uses three select inputs (UHPI\_HCS, UHPI\_HDS[2:1]) which are combined internally to produce the internal strobe signal HSTROBE. The HSTROBE strobe signal is used in the UHPI to capture incoming address and control signals on its falling edge and write data on its rising edge. The UHPI\_HCS signal also gates the deassertion of the UHPI\_HRDY signal externally.



**Figure 4-16. UHPI Strobe and Ready Interaction**

The two HPI control pins UHPI\_HCNTL[1:0] determine the type of access that the host will perform. Note that only two of the four access types are supported in Non-Multiplexed Host Address/Data Fullword Mode.

**Table 4-10. HPI Access Types Selected by UHPI\_HCNTL[1:0]**

| UHPI_HCNTL[1:0] | DESCRIPTION                                             | MULTIPLEXED HALF-WORD | MULTIPLEXED FULLWORD | NON-MULTIPLEXED FULLWORD |
|-----------------|---------------------------------------------------------|-----------------------|----------------------|--------------------------|
| 00              | HPI Control Register (HPIC) Access                      | Y                     | Y                    | Y                        |
| 01              | HPI Data Access (HPID) with autoincrementing address    | Y                     | Y                    | N                        |
| 10              | HPI Address Register (HPIA) Access                      | Y                     | Y                    | N                        |
| 11              | HPI Data Access (HPID) without autoincrementing address | Y                     | Y                    | Y                        |

#### CAUTION

When performing a set of HPID with autoincrementing address accesses (UHPI\_HCNTL[1:0] = '01'), the set must begin and end at a word-aligned address. In addition, all four of the UHPI\_HBE[3:0] must be enabled on every access in the set.

#### CAUTION

The encoding of UHPI\_CNTL[1:0] on the C672x DSP is different from HCNTL[1:0] on the C671x DSP. Modes 01 and 10 are swapped.

Figure 4-17 illustrates the Multiplexed Host Address/Data Half-Word Mode hookup between the C672x DSP and an external host microcontroller. In this mode, each 32-bit HPI access is broken up into two halves. The UHPI\_HD[16]/HHWIL pin functions as UHPI\_HHWIL which must be '0' during the first half of access and '1' during the second half.

**CAUTION**

Unless configured as general-purpose I/O in the UHPI module, UHPI\_HD[31:17] and UHPI\_HD[16]/HHWIL will be driven as outputs along with UHPI\_HD[15:0] when the HPI is read, even though only the lower half-word is used to transfer data. This can be especially problematic for the UHPI\_HD[16]/HHWIL pin which should be used as an input in this mode. Therefore, be sure to configure the upper half of the UHPI\_HD bus as general-purpose I/O pins. Furthermore, be sure to program the UHPI\_HD[16] function as a general-purpose *input* to avoid a drive conflict with the external host MCU.

In this mode, as well as the Multiplexed Host Address/Data Fullword mode, the UHPI can be made more secure by restricting the upper 16 bits of the DSP addresses it can access to what is set in CFGHPIAMSB and CFGHPIAUMB registers. (See [Table 4-13](#) and [Table 4-14](#)).

The host is responsible for configuring the internal HPIA register whether or not it is being overridden by the device configuration registers CFGHPIAMSB and CFGHPIAUMB.

After the HPIA register has been set, either a single or a group of autoincrementing accesses to HPID may be performed.

The UHPI\_HRDY adds wait states to extend the host MCU access until the C672x DSP has completed the desired operation.

The HINT signal is available for the DSP to interrupt the host MCU. The UHPI also includes an interrupt to the DSP core from the host as part of the HPIC register.



- A. May be used as EM\_D[31:16]
- B. Optional for hosts supporting multiplexed address and data. Pull up if not used. Low when address is on the bus.
- C. DSP byte enables UHPI\_HBE[3:2] are not required in this mode.
- D. Two host address lines *or* host GPIO if address lines are not available.
- E. A[1], assuming this address increments from 0 to 1 between two successive 16-bit accesses.
- F. Byte Enables (active during reads and writes). Some processors support a byte-enable mode on their write-enable pins.
- G. Only required if needed for strobe timing. Not required if CS meets strobe timing requirements. Tie UHPI\_HDS[2] and UHPI\_HDS[1] opposite. For more information, see [Figure 4-16](#).

**Figure 4-17. UHPI Multiplexed Host Address/Data Half-Word Mode**

Figure 4-18 illustrates the Multiplexed Host Address/Data Fullword Mode hookup between the C672x DSP and an external host microcontroller. In this mode, all 32 bits of UHPI\_HD[31:0] are used and the host can access HPIA, HPID, and HPIC in a single bus cycle.



- A. May be used as EM\_D[31:16]
- B. Optional for hosts supporting multiplexed address and data. Pull up if not used. Low when address is on the bus.
- C. Two host address lines *or* host GPIO if address lines are not available.
- D. Byte Enables (active during reads and writes). Some processors support a byte-enable mode on their write enable pins.
- E. Only required if needed for strobe timing. Not required if  $\overline{CS}$  meets strobe timing requirements.

**Figure 4-18. UHPI Multiplexed Host Address/Data Fullword Mode**

Figure 4-19 illustrates the Non-Multiplexed Host Address/Data Fullword mode of the UHPI. In this mode, the UHPI behaves almost like an asynchronous SRAM except it asserts the UHPI\_HRDY signal. This mode allows the host to randomly access a 64K-byte page in the C672x address space. The upper 32 bits of the C672x address are set by the DSP (only) through the CFGHPIAMS and CFGHPIAUMB registers (see Table 4-13 and Table 4-14).



- A. Two host address lines **or** host GPIO if address lines are not available.
- B. Not used in this mode.
- C. Byte Enables (active during reads and writes). Some processors support a byte-enable mode on their write enable pins.
- D. Only required if needed for strobe timing. Not required if **CS** meets strobe timing requirements.

**Figure 4-19. UHPI Non-Multiplexed Host Address/Data Fullword Mode**

**CAUTION**

The EMIF data bus and UHPI HA inputs share the EM\_D[31:16]/UHPI\_HA[15:0] pins. When using Non-Multiplexed mode, make sure the EMIF does not drive EM\_D[31:16]; otherwise, a drive conflict with the external host MCU may result. Normally, the EMIF will begin to drive the EM\_D[31:16] lines immediately after it completes the SDRAM initialization sequence, which occurs automatically after RESET is released. To avoid a drive conflict then, the boot software must set CFGHPI.NMUX to '1' before the EMIF drives EM\_D[31:16]. Setting CFGHPI.NMUX to '1' forces these pins to be input pins.

#### 4.12.2 UHPI Peripheral Registers Description(s)

Table 4-11 is a list of the UHPI registers.

**Table 4-11. UHPI Configuration Registers**

| BYTE ADDRESS                                                 | REGISTER NAME | DESCRIPTION                                    |
|--------------------------------------------------------------|---------------|------------------------------------------------|
| <b>Device-Level Configuration Registers Controlling UHPI</b> |               |                                                |
| 0x4000 0008                                                  | CFGHPI        | UHPI Configuration Register                    |
| 0x4000 000C                                                  | CFGHPIAMS     | Most Significant Byte of UHPI Address          |
| 0x4000 0010                                                  | CFGHPIAUMB    | Upper Middle Byte of UHPI Address              |
| <b>UHPI Internal Registers</b>                               |               |                                                |
| 0x4300 0000                                                  | PID           | Peripheral ID Register                         |
| 0x4300 0004                                                  | PWREMU        | Power and Emulation Management Register        |
| 0x4300 0008                                                  | GPIOINT       | General Purpose I/O Interrupt Control Register |
| 0x4300 000C                                                  | GPIOEN        | General Purpose I/O Enable Register            |
| 0x4300 0010                                                  | GPIODIR1      | General Purpose I/O Direction Register 1       |
| 0x4300 0014                                                  | GPIODAT1      | General Purpose I/O Data Register 1            |
| 0x4300 0018                                                  | GPIODIR2      | General Purpose I/O Direction Register 2       |
| 0x4300 001C                                                  | GPIODAT2      | General Purpose I/O Data Register 2            |
| 0x4300 0020                                                  | GPIODIR3      | General Purpose I/O Direction Register 3       |
| 0x4300 0024                                                  | GPIODAT3      | General Purpose I/O Data Register 3            |
| 0x4300 0028                                                  | Reserved      | Reserved                                       |
| 0x4300 002C                                                  | Reserved      | Reserved                                       |
| 0x4300 0030                                                  | HPIC          | Control Register                               |
| 0x4300 0034                                                  | HPIAW         | Write Address Register                         |
| 0x4300 0038                                                  | HPIAR         | Read Address Register                          |
| 0x4300 003C                                                  | Reserved      | Reserved                                       |
| 0x4300 0040                                                  | Reserved      | Reserved                                       |

The UHPI has several device-level configuration registers which affect its behavior. [Figure 4-20](#), [Figure 4-21](#), and [Figure 4-22](#) show the bit layout of these registers. [Table 4-12](#), [Table 4-13](#), and [Table 4-14](#) contain a description of the bits in these registers.

|          |          |        |      |      |       |     |  |   |
|----------|----------|--------|------|------|-------|-----|--|---|
| 31       | Reserved |        |      |      |       |     |  | 8 |
| 7        | 5        | 4      | 3    | 2    | 1     | 0   |  |   |
| Reserved |          | BYTEAD | FULL | NMUX | PAGEM | ENA |  |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

**Figure 4-20. CFGHPI Register Bit Layout (0x4000 0008)**

**Table 4-12. CFGHPI Register Bit Field Description (0x4000 0008)**

| BIT NO. | NAME     | RESET VALUE | READ WRITE | DESCRIPTION                                                                                                                                                                                                                                                                                                                          |
|---------|----------|-------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:5    | Reserved | N/A         | N/A        | Reads are indeterminate. Only 0s should be written to these bits.                                                                                                                                                                                                                                                                    |
| 4       | BYTEAD   | 0           | R/W        | UHPI Host Address Type<br>0 = Host Address is a word address<br>1 = Host Address is a byte address                                                                                                                                                                                                                                   |
| 3       | FULL     | 0           | R/W        | UHPI Multiplexing Mode (when NMUX = 0)<br>0 = Half-Word (16-bit data) Multiplexed Address and Data Mode<br>1 = Fullword (32-bit data) Multiplexed Address and Data Mode                                                                                                                                                              |
| 2       | NMUX     | 0           | R/W        | UHPI Non-Multiplexed Mode Enable<br>0 = Multiplexed Address and Data Mode<br>1 = Non-Multiplexed Address and Data Mode (utilizes optional UHPI_HA[15:0] pins).<br>Host data bus is 32 bits in Non-Multiplexed mode. Setting this bit prevents the EMIF from driving data out or 'parking' the shared EM_D[31:16]/UHPI_HA[15:0] pins. |
| 1       | PAGEM    | 0           | R/W        | UHPI Page Mode Enable (Only for Multiplexed Address and Data Mode).<br>0 = Full 32-bit DSP address specified through host port.<br>1 = Only lower 16 bits of DSP address are specified through host port. Upper 16 bits are restricted to the page selected by CFGHPIAMSB and CFGHPIAUMB registers.                                  |
| 0       | ENA      | 0           | R/W        | UHPI Enable<br>0 = UHPI is disabled<br>1 = UHPI is enabled. Set this bit to '1' only after configuring the other bits in this register.                                                                                                                                                                                              |

|    |          |   |
|----|----------|---|
| 31 | Reserved | 8 |
| 7  | HPIAMSB  | 0 |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

**Figure 4-21. CFGHPIAMSB Register Bit Layout (0x4000 000C)**

**Table 4-13. CFGHPIAMSB Register Bit Field Description (0x4000 000C)**

| BIT NO. | NAME     | RESET VALUE | READ WRITE | DESCRIPTION                                                                                                                                                                                                  |
|---------|----------|-------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8    | Reserved | N/A         | N/A        | Reads are indeterminate. Only 0s should be written to these bits.                                                                                                                                            |
| 7:0     | HPIAMSB  | 0           | R/W        | UHPI most significant byte of DSP address to access in Non-Multiplexed mode and in Multiplexed Address and Data mode when PAGEM = 1. Sets bits [31:24] of the DSP internal address as accessed through UHPI. |

|    |          |   |
|----|----------|---|
| 31 | Reserved | 8 |
| 7  | HPIAUMB  | 0 |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

**Figure 4-22. CFGHPIAUMB Register Bit Layout (0x4000 0010)**

**Table 4-14. CFGHPIAUMB Register Bit Field Description (0x4000 0010)**

| BIT NO. | NAME     | RESET VALUE | READ WRITE | DESCRIPTION                                                                                                                                                                                              |
|---------|----------|-------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8    | Reserved | N/A         | N/A        | Reads are indeterminate. Only 0s should be written to these bits.                                                                                                                                        |
| 7:0     | HPIAUMB  | 0           | R/W        | UHPI upper middle byte of DSP address to access in Non-Multiplexed mode and in Multiplexed Address and Data mode when PAGEM = 1. Sets bits [23:16] of the DSP internal address as accessed through UHPI. |

#### 4.12.3 UHPI Electrical Data/Timing

##### 4.12.3.1 Universal Host-Port Interface (UHPI) Read and Write Timing

Table 4-15 and Table 4-16 assume testing over recommended operating conditions (see Figure 4-23 through Figure 4-26).

**Table 4-15. UHPI Read and Write Timing Requirements<sup>(1)</sup> (2)**

| NO. |                           |                                                                         | MIN | MAX | UNIT |
|-----|---------------------------|-------------------------------------------------------------------------|-----|-----|------|
| 9   | $t_{su}(\text{HASL-DSL})$ | Setup time, $\overline{\text{UHPI\_HAS}}$ low before DS falling edge    | 5   |     | ns   |
| 10  | $t_h(\text{DSL-HASL})$    | Hold time, $\overline{\text{UHPI\_HAS}}$ low after DS falling edge      | 2   |     | ns   |
| 11  | $t_{su}(\text{HAD-HASL})$ | Setup time, HAD valid before $\overline{\text{UHPI\_HAS}}$ falling edge | 5   |     | ns   |
| 12  | $t_h(\text{HASL-HAD})$    | Hold time, HAD valid after $\overline{\text{UHPI\_HAS}}$ falling edge   | 5   |     | ns   |
| 13  | $t_w(\text{DSL})$         | Pulse duration, DS low                                                  | 15  |     | ns   |
| 14  | $t_w(\text{DSH})$         | Pulse duration, DS high                                                 | 2P  |     | ns   |
| 15  | $t_{su}(\text{HAD-DSL})$  | Setup time, HAD valid before DS falling edge                            | 5   |     | ns   |
| 16  | $t_h(\text{DSL-HAD})$     | Hold time, HAD valid after DS falling edge                              | 5   |     | ns   |
| 17  | $t_{su}(\text{HD-DSH})$   | Setup time, HD valid before DS rising edge                              | 5   |     | ns   |
| 18  | $t_h(\text{DSH-HD})$      | Hold time, HD valid after DS rising edge                                | 0   |     | ns   |
| 37  | $t_{su}(\text{HCSL-DSL})$ | Setup time, $\overline{\text{UHPI\_HCS}}$ low before DS falling edge    | 0   |     | ns   |
| 38  | $t_h(\text{HRDYH-DSL})$   | Hold time, DS low after $\overline{\text{UHPI\_HRDY}}$ rising edge      | 1   |     | ns   |

(1) P = SYSCLK2 period

(2) DS refers to  $\overline{\text{HSTROBE}}$ . HD refers to UHPI\_HD[31:0]. HDS refers to  $\overline{\text{UHPI\_HDS[1]}}$  or  $\overline{\text{UHPI\_HDS[2]}}$ . HAD refers to UHPI\_HCNTL[0], UHPI\_HCNTL[1], UHPI\_HHWIL, and UHPI\_HRW.

**Table 4-16. UHPI Read and Write Switching Characteristics<sup>(1)</sup> (2)**

| NO. | PARAMETER                   |                                                                              | MIN                                                                                     | MAX                         | UNIT |
|-----|-----------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------|------|
| 1   | t <sub>d</sub> (DSL-HDV)    | Delay time, DS low to HD valid                                               | Case 1. HPIC or HPIA read                                                               | 1                           | 15   |
|     |                             |                                                                              | Case 2. HPID read with no auto-increment                                                | 9 * 2H + 20 <sup>(3)</sup>  | ns   |
|     |                             |                                                                              | Case 3. HPID read with auto-increment and read FIFO initially empty                     | 9 * 2H + 20 <sup>(3)</sup>  |      |
|     |                             |                                                                              | Case 4. HPID read with auto-increment and data previously prefetched into the read FIFO | 1                           | 15   |
| 2   | t <sub>dis</sub> (DSH-HDV)  | Disable time, HD high-impedance from DS high                                 | 1                                                                                       | 4                           | ns   |
| 3   | t <sub>en</sub> (DSL-HDD)   | Enable time, HD driven from DS low                                           | 3                                                                                       | 15                          | ns   |
| 4   | t <sub>d</sub> (DSL-HRDYH)  | Delay time, DS low to <u>UHPI_HRDY</u> high                                  |                                                                                         | 12                          | ns   |
| 5   | t <sub>d</sub> (DSH-HRDYH)  | Delay time, DS high to <u>UHPI_HRDY</u> high                                 |                                                                                         | 12                          | ns   |
| 6   | t <sub>d</sub> (DSL-HRDYL)  | Delay time, DS low to <u>UHPI_HRDY</u> low                                   | Case 1. HPID read with no auto-increment                                                | 10 * 2H + 20 <sup>(3)</sup> | ns   |
|     |                             |                                                                              | Case 2. HPID read with auto-increment and read FIFO initially empty                     | 10 * 2H + 20 <sup>(3)</sup> |      |
| 7   | t <sub>d</sub> (HDV-HRDYL)  | Delay time, HD valid to <u>UHPI_HRDY</u> low                                 | 0                                                                                       |                             | ns   |
| 34  | t <sub>d</sub> (DSH-HRDYL)  | Delay time, DS high to <u>UHPI_HRDY</u> low                                  | Case 1. HPIA write                                                                      | 5 * 2H + 20 <sup>(3)</sup>  | ns   |
|     |                             |                                                                              | Case 2. HPID read with auto-increment and read FIFO initially empty                     | 5 * 2H + 20 <sup>(3)</sup>  |      |
| 35  | t <sub>d</sub> (DSL-HRDYL)  | Delay time, DS low to <u>UHPI_HRDY</u> low for HPIA write and FIFO not empty |                                                                                         | 40 * 2H + 20 <sup>(3)</sup> | ns   |
| 36  | t <sub>d</sub> (HASL-HRDYH) | Delay time, <u>UHPI_HAS</u> low to <u>UHPI_HRDY</u> high                     |                                                                                         | 12                          | ns   |

(1) H = 0.5 \* SYSCLK2 period

(2) DS refers to HSTROBE. HAD refers to UHPI\_HCNTL[0], UHPI\_HCNTL[1], UHPI\_HHWIL, and UHPI\_HRW.

(3) Max delay is a best case, assuming no delays due to resource conflicts between UHPI and dMAX or CPU. UHPI\_HRDY should always be used to indicate when an access is complete instead of relying on these parameters.



A. Depending on the type of write or read operation (HPID or HPIC), transitions on **UHPI\_HRDY** may or may not occur.

**Figure 4-23. Non-Multiplexed Read/Write Timings**



- A. See [Figure 4-16](#).
- B. Depending on the type of write or read operation (HPID without auto-incrementing, HPIA, HPIC, or HPID with auto-incrementing) and the state of the FIFO, transitions on UHPI\_HRDY may or may not occur.

**Figure 4-24. Multiplexed Read Timings Using UHPI\_HAS**



- A. See [Figure 4-16](#).
- B. Depending on the type of write or read operation (HPID without auto-incrementing, HPIA, HPIC, or HPID with auto-incrementing) and the state of the FIFO, transitions on UHPI\_HRDY may or may not occur.

**Figure 4-25. Multiplexed Read Timings With UHPI\_HAS Held High**



- A. See [Figure 4-16](#).
- B. Depending on the type of write or read operation (HPID without auto-incrementing, HPIA, HPIC, or HPID with auto-incrementing) and the state of the FIFO, transitions on UHPI\_HRDY may or may not occur.

**Figure 4-26. Multiplexed Write Timings With UHPI\_HAS Held High**

#### 4.13 Multichannel Audio Serial Ports (McASP0, McASP1, and McASP2)

The McASP serial port is specifically designed for multichannel audio applications. Its key features are:

- Flexible clock and frame sync generation logic and on-chip dividers
- Up to sixteen transmit or receive data pins and serializers
- Large number of serial data format options, including:
  - TDM Frames with 2 to 32 time slots per frame (periodic) or 1 slot per frame (burst).
  - Time slots of 8, 12, 16, 20, 24, 28, and 32 bits.
  - First bit delay 0, 1, or 2 clocks.
  - MSB or LSB first bit order.
  - Left- or right-aligned data words within time slots
- DIT Mode (optional) with 384-bit Channel Status and 384-bit User Data registers.
- Extensive error-checking and mute generation logic
- All unused pins GPIO-capable



Figure 4-27. McASP Block Diagram

The three McASPs on C672x have different configurations (see [Table 4-17](#)). **NOTE:** McASP2 is not available on the C6722.

**Table 4-17. McASP Configurations on C672x DSP**

| McASP  | DIT | CLOCK PINS                                                              | DATA PINS | COMMENTS                                                                                                                             |
|--------|-----|-------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------|
| McASP0 | No  | AHCLKX0/AHCLKX2, ACLKX0, AFSX0<br>AHCLKR0/AHCLKR1, ACLKR0, AFSR0        | Up to 16  | AHCLKX0/AHCLKX2 share pin.<br>AHCLKR0/AHCLKR1 share pin.                                                                             |
| McASP1 | No  | AHCLKX1, ACLKX1, AFSX1, ACLKR1, AFSR1                                   | Up to 6   | AHCLKR0/AHCLKR1 share pin                                                                                                            |
| McASP2 | Yes | ACLKX2, AFSX2, AHCLKR2, ACLKR2, AFSR2<br>(Only available on the C6727.) | Up to 2   | Full functionality on C6727. On C6726, functions only as DIT since only AHCLKX0/AHCLKX2 is available.<br>Not available on the C6722. |

**NOTE:** The McASPs **do not** have dedicated AMUTEINx pins. Instead they can select one of the pins listed in [Table 4-19](#), [Table 4-20](#), and [Table 4-21](#) to use as a mute input.

#### 4.13.1 McASP Peripheral Registers Description(s)

Table 4-18 is a list of the McASP registers. For more information about these registers, see the *TMS320C672x DSP Multichannel Audio Serial Port (McASP) Reference Guide* (literature number SPRU878).

**Table 4-18. McASP Registers Accessed Through Peripheral Configuration Bus**

| McASP0<br>BYTE<br>ADDRESS                                     | McASP1<br>BYTE<br>ADDRESS | McASP2<br>BYTE<br>ADDRESS | REGISTER<br>NAME | DESCRIPTION                                                                                                                                        |
|---------------------------------------------------------------|---------------------------|---------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Device-Level Configuration Registers Controlling McASP</b> |                           |                           |                  |                                                                                                                                                    |
| 0x4000 0018                                                   | 0x4000 001C               | 0x4000 0020               | CFGMCASPx        | Selects the peripheral pin to be used as AMUTEINx                                                                                                  |
| <b>McASP Internal Registers</b>                               |                           |                           |                  |                                                                                                                                                    |
| 0x4400 0000                                                   | 0x4500 0000               | 0x4600 0000               | PID              | Peripheral identification register                                                                                                                 |
| 0x4400 0004                                                   | 0x4500 0004               | 0x4600 0004               | PWRDEMU          | Power down and emulation management register                                                                                                       |
| 0x4400 0010                                                   | 0x4500 0010               | 0x4600 0010               | PFUNC            | Pin function register                                                                                                                              |
| 0x4400 0014                                                   | 0x4500 0014               | 0x4600 0014               | PDIR             | Pin direction register                                                                                                                             |
| 0x4400 0018                                                   | 0x4500 0018               | 0x4600 0018               | PDOUT            | Pin data output register                                                                                                                           |
| 0x4400 001C                                                   | 0x4500 001C               | 0x4600 001C               | PDIN (reads)     | Read returns: Pin data input register                                                                                                              |
|                                                               |                           |                           | PDSET (writes)   | Writes affect: Pin data set register<br>(alternate write address: PDOUT)                                                                           |
| 0x4400 0020                                                   | 0x4500 0020               | 0x4600 0020               | PDCLR            | Pin data clear register (alternate write address: PDOUT)                                                                                           |
| 0x4400 0044                                                   | 0x4500 0044               | 0x4600 0044               | GBLCTL           | Global control register                                                                                                                            |
| 0x4400 0048                                                   | 0x4500 0048               | 0x4600 0048               | AMUTE            | Audio mute control register                                                                                                                        |
| 0x4400 004C                                                   | 0x4500 004C               | 0x4600 004C               | DLBCTL           | Digital loopback control register                                                                                                                  |
| 0x4400 0050                                                   | 0x4500 0050               | 0x4600 0050               | DITCTL           | DIT mode control register                                                                                                                          |
| 0x4400 0060                                                   | 0x4500 0060               | 0x4600 0060               | RGBLCTL          | Receiver global control register: Alias of GBLCTL, only receive bits are affected - allows receiver to be reset independently from transmitter     |
| 0x4400 0064                                                   | 0x4500 0064               | 0x4600 0064               | RMASK            | Receive format unit bit mask register                                                                                                              |
| 0x4400 0068                                                   | 0x4500 0068               | 0x4600 0068               | RFMT             | Receive bit stream format register                                                                                                                 |
| 0x4400 006C                                                   | 0x4500 006C               | 0x4600 006C               | AFSRCTL          | Receive frame sync control register                                                                                                                |
| 0x4400 0070                                                   | 0x4500 0070               | 0x4600 0070               | ACLKRCTL         | Receive clock control register                                                                                                                     |
| 0x4400 0074                                                   | 0x4500 0074               | 0x4600 0074               | AHCLKRCTL        | Receive high-frequency clock control register                                                                                                      |
| 0x4400 0078                                                   | 0x4500 0078               | 0x4600 0078               | RTDM             | Receive TDM time slot 0-31 register                                                                                                                |
| 0x4400 007C                                                   | 0x4500 007C               | 0x4600 007C               | RINTCTL          | Receiver interrupt control register                                                                                                                |
| 0x4400 0080                                                   | 0x4500 0080               | 0x4600 0080               | RSTAT            | Receiver status register                                                                                                                           |
| 0x4400 0084                                                   | 0x4500 0084               | 0x4600 0084               | RSLOT            | Current receive TDM time slot register                                                                                                             |
| 0x4400 0088                                                   | 0x4500 0088               | 0x4600 0088               | RCLKCHK          | Receive clock check control register                                                                                                               |
| 0x4400 008C                                                   | 0x4500 008C               | 0x4600 008C               | REVTCTL          | Receiver DMA event control register                                                                                                                |
| 0x4400 00A0                                                   | 0x4500 00A0               | 0x4600 00A0               | XGBLCTL          | Transmitter global control register. Alias of GBLCTL, only transmit bits are affected - allows transmitter to be reset independently from receiver |
| 0x4400 00A4                                                   | 0x4500 00A4               | 0x4600 00A4               | XMASK            | Transmit format unit bit mask register                                                                                                             |
| 0x4400 00A8                                                   | 0x4500 00A8               | 0x4600 00A8               | XFMT             | Transmit bit stream format register                                                                                                                |
| 0x4400 00AC                                                   | 0x4500 00AC               | 0x4600 00AC               | AFSXCTL          | Transmit frame sync control register                                                                                                               |
| 0x4400 00B0                                                   | 0x4500 00B0               | 0x4600 00B0               | ACLXCTL          | Transmit clock control register                                                                                                                    |
| 0x4400 00B4                                                   | 0x4500 00B4               | 0x4600 00B4               | AHCLKXCTL        | Transmit high-frequency clock control register                                                                                                     |
| 0x4400 00B8                                                   | 0x4500 00B8               | 0x4600 00B8               | XTDM             | Transmit TDM time slot 0-31 register                                                                                                               |
| 0x4400 00BC                                                   | 0x4500 00BC               | 0x4600 00BC               | XINTCTL          | Transmitter interrupt control register                                                                                                             |
| 0x4400 00C0                                                   | 0x4500 00C0               | 0x4600 00C0               | XSTAT            | Transmitter status register                                                                                                                        |
| 0x4400 00C4                                                   | 0x4500 00C4               | 0x4600 00C4               | XSLOT            | Current transmit TDM time slot register                                                                                                            |

**Table 4-18. McASP Registers Accessed Through Peripheral Configuration Bus (continued)**

| McASP0<br>BYTE<br>ADDRESS | McASP1<br>BYTE<br>ADDRESS | McASP2<br>BYTE<br>ADDRESS | REGISTER<br>NAME     | DESCRIPTION                               |
|---------------------------|---------------------------|---------------------------|----------------------|-------------------------------------------|
| 0x4400 00C8               | 0x4500 00C8               | 0x4600 00C8               | XCLKCHK              | Transmit clock check control register     |
| 0x4400 00CC               | 0x4500 00CC               | 0x4600 00CC               | XEVTCCTL             | Transmitter DMA event control register    |
| –                         | –                         | 0x4600 0100               | DITCSRA0             | Left channel status register 0            |
| –                         | –                         | 0x4600 0104               | DITCSRA1             | Left channel status register 1            |
| –                         | –                         | 0x4600 0108               | DITCSRA2             | Left channel status register 2            |
| –                         | –                         | 0x4600 010C               | DITCSRA3             | Left channel status register 3            |
| –                         | –                         | 0x4600 0110               | DITCSRA4             | Left channel status register 4            |
| –                         | –                         | 0x4600 0114               | DITCSRA5             | Left channel status register 5            |
| –                         | –                         | 0x4600 0118               | DITCSRBO             | Right channel status register 0           |
| –                         | –                         | 0x4600 011C               | DITCSRBI             | Right channel status register 1           |
| –                         | –                         | 0x4600 0120               | DITCSRBI             | Right channel status register 2           |
| –                         | –                         | 0x4600 0124               | DITCSRBI             | Right channel status register 3           |
| –                         | –                         | 0x4600 0128               | DITCSRBI             | Right channel status register 4           |
| –                         | –                         | 0x4600 012C               | DITCSRBI             | Right channel status register 5           |
| –                         | –                         | 0x4600 0130               | DITUDRA0             | Left channel user data register 0         |
| –                         | –                         | 0x4600 0134               | DITUDRA1             | Left channel user data register 1         |
| –                         | –                         | 0x4600 0138               | DITUDRA2             | Left channel user data register 2         |
| –                         | –                         | 0x4600 013C               | DITUDRA3             | Left channel user data register 3         |
| –                         | –                         | 0x4600 0140               | DITUDRA4             | Left channel user data register 4         |
| –                         | –                         | 0x4600 0144               | DITUDRA5             | Left channel user data register 5         |
| –                         | –                         | 0x4600 0148               | DITUDRB0             | Right channel user data register 0        |
| –                         | –                         | 0x4600 014C               | DITUDRB1             | Right channel user data register 1        |
| –                         | –                         | 0x4600 0150               | DITUDRB2             | Right channel user data register 2        |
| –                         | –                         | 0x4600 0154               | DITUDRB3             | Right channel user data register 3        |
| –                         | –                         | 0x4600 0158               | DITUDRB4             | Right channel user data register 4        |
| –                         | –                         | 0x4600 015C               | DITUDRB5             | Right channel user data register 5        |
| 0x4400 0180               | 0x4500 0180               | 0x4600 0180               | SRCTL0               | Serializer control register 0             |
| 0x4400 0184               | 0x4500 0184               | 0x4600 0184               | SRCTL1               | Serializer control register 1             |
| 0x4400 0188               | 0x4500 0188               | –                         | SRCTL2               | Serializer control register 2             |
| 0x4400 018C               | 0x4500 018C               | –                         | SRCTL3               | Serializer control register 3             |
| 0x4400 0190               | 0x4500 0190               | –                         | SRCTL4               | Serializer control register 4             |
| 0x4400 0194               | 0x4500 0194               | –                         | SRCTL5               | Serializer control register 5             |
| 0x4400 0198               | –                         | –                         | SRCTL6               | Serializer control register 6             |
| 0x4400 019C               | –                         | –                         | SRCTL7               | Serializer control register 7             |
| 0x4400 01A0               | –                         | –                         | SRCTL8               | Serializer control register 8             |
| 0x4400 01A4               | –                         | –                         | SRCTL9               | Serializer control register 9             |
| 0x4400 01A8               | –                         | –                         | SRCTL10              | Serializer control register 10            |
| 0x4400 01AC               | –                         | –                         | SRCTL11              | Serializer control register 11            |
| 0x4400 01B0               | –                         | –                         | SRCTL12              | Serializer control register 12            |
| 0x4400 01B4               | –                         | –                         | SRCTL13              | Serializer control register 13            |
| 0x4400 01B8               | –                         | –                         | SRCTL14              | Serializer control register 14            |
| 0x4400 01BC               | –                         | –                         | SRCTL15              | Serializer control register 15            |
| 0x4400 0200               | 0x4500 0200               | 0x4600 0200               | XBUF0 <sup>(1)</sup> | Transmit buffer register for serializer 0 |
| 0x4400 0204               | 0x4500 0204               | 0x4600 0204               | XBUF1 <sup>(1)</sup> | Transmit buffer register for serializer 1 |
| 0x4400 0208               | 0x4500 0208               | –                         | XBUF2 <sup>(1)</sup> | Transmit buffer register for serializer 2 |

(1) Writes to XRBUF originate from peripheral configuration bus only when XBUSEL = 1 in XFMT.

**Table 4-18. McASP Registers Accessed Through Peripheral Configuration Bus (continued)**

| McASP0<br>BYTE<br>ADDRESS | McASP1<br>BYTE<br>ADDRESS | McASP2<br>BYTE<br>ADDRESS | REGISTER<br>NAME      | DESCRIPTION                                |
|---------------------------|---------------------------|---------------------------|-----------------------|--------------------------------------------|
| 0x4400 020C               | 0x4500 020C               | –                         | XBUF3 <sup>(1)</sup>  | Transmit buffer register for serializer 3  |
| 0x4400 0210               | 0x4500 0210               | –                         | XBUF4 <sup>(1)</sup>  | Transmit buffer register for serializer 4  |
| 0x4400 0214               | 0x4500 0214               | –                         | XBUF5 <sup>(1)</sup>  | Transmit buffer register for serializer 5  |
| 0x4400 0218               | –                         | –                         | XBUF6 <sup>(1)</sup>  | Transmit buffer register for serializer 6  |
| 0x4400 021C               | –                         | –                         | XBUF7 <sup>(1)</sup>  | Transmit buffer register for serializer 7  |
| 0x4400 0220               | –                         | –                         | XBUF8 <sup>(1)</sup>  | Transmit buffer register for serializer 8  |
| 0x4400 0224               | –                         | –                         | XBUF9 <sup>(1)</sup>  | Transmit buffer register for serializer 9  |
| 0x4400 0228               | –                         | –                         | XBUF10 <sup>(1)</sup> | Transmit buffer register for serializer 10 |
| 0x4400 022C               | –                         | –                         | XBUF11 <sup>(1)</sup> | Transmit buffer register for serializer 11 |
| 0x4400 0230               | –                         | –                         | XBUF12 <sup>(1)</sup> | Transmit buffer register for serializer 12 |
| 0x4400 0234               | –                         | –                         | XBUF13 <sup>(1)</sup> | Transmit buffer register for serializer 13 |
| 0x4400 0238               | –                         | –                         | XBUF14 <sup>(1)</sup> | Transmit buffer register for serializer 14 |
| 0x4400 023C               | –                         | –                         | XBUF15 <sup>(1)</sup> | Transmit buffer register for serializer 15 |
| 0x4400 0280               | 0x4500 0280               | 0x4600 0280               | RBUF0 <sup>(2)</sup>  | Receive buffer register for serializer 0   |
| 0x4400 0284               | 0x4500 0284               | 0x4600 0284               | RBUF1 <sup>(3)</sup>  | Receive buffer register for serializer 1   |
| 0x4400 0288               | 0x4500 0288               | –                         | RBUF2 <sup>(3)</sup>  | Receive buffer register for serializer 2   |
| 0x4400 028C               | 0x4500 028C               | –                         | RBUF3 <sup>(3)</sup>  | Receive buffer register for serializer 3   |
| 0x4400 0290               | 0x4500 0290               | –                         | RBUF4 <sup>(3)</sup>  | Receive buffer register for serializer 4   |
| 0x4400 0294               | 0x4500 0294               | –                         | RBUF5 <sup>(3)</sup>  | Receive buffer register for serializer 5   |
| 0x4400 0298               | –                         | –                         | RBUF6 <sup>(3)</sup>  | Receive buffer register for serializer 6   |
| 0x4400 029C               | –                         | –                         | RBUF7 <sup>(3)</sup>  | Receive buffer register for serializer 7   |
| 0x4400 02A0               | –                         | –                         | RBUF8 <sup>(3)</sup>  | Receive buffer register for serializer 8   |
| 0x4400 02A4               | –                         | –                         | RBUF9 <sup>(3)</sup>  | Receive buffer register for serializer 9   |
| 0x4400 02A8               | –                         | –                         | RBUF10 <sup>(3)</sup> | Receive buffer register for serializer 10  |
| 0x4400 02AC               | –                         | –                         | RBUF11 <sup>(3)</sup> | Receive buffer register for serializer 11  |
| 0x4400 02B0               | –                         | –                         | RBUF12 <sup>(3)</sup> | Receive buffer register for serializer 12  |
| 0x4400 02B4               | –                         | –                         | RBUF13 <sup>(3)</sup> | Receive buffer register for serializer 13  |
| 0x4400 02B8               | –                         | –                         | RBUF14 <sup>(3)</sup> | Receive buffer register for serializer 14  |
| 0x4400 02BC               | –                         | –                         | RBUF15 <sup>(3)</sup> | Receive buffer register for serializer 15  |

(2) Reads from XRBUF originate on peripheral configuration bus only when RBUSEL = 1 in RFMT.

(3) Reads from XRBUF originate on peripheral configuration bus only when RBUSEL = 1 in RFMT.

Figure 4-28 shows the bit layout of the CFGMCASP0 register and Table 4-19 contains a description of the bits.



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

**Figure 4-28. CFGMCASP0 Register Bit Layout (0x4000 0018)**

**Table 4-19. CFGMCASP0 Register Bit Field Description (0x4000 0018)**

| BIT NO. | NAME     | RESET VALUE | READ WRITE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|----------|-------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:3    | Reserved | N/A         | N/A        | Reads are indeterminate. Only 0s should be written to these bits.                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2:0     | AMUTEINO | 0           | R/W        | AMUTEINO Selects the source of the input to the McASP0 mute input.<br>000 = Select the input to be a constant '0'<br>001 = Select the input from AXR0[7]/SPI1_CLK<br>010 = Select the input from AXR0[8]/AXR1[5]/SPI1_SOMI<br>011 = Select the input from AXR0[9]/AXR1[4]/SPI1_SIMO<br>100 = Select the input from AHCLKR2<br>101 = Select the input from SPI0_SIMO<br>110 = Select the input from SPI0_SCS/I2C1_SCL<br>111 = Select the input from SPI0_ENA/I2C1_SDA |

Figure 4-29 shows the bit layout of the CFGMCASP1 register and Table 4-20 contains a description of the bits.



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

**Figure 4-29. CFGMCASP1 Register Bit Layout (0x4000 001C)**

**Table 4-20. CFGMCASP1 Register Bit Field Description (0x4000 001C)**

| BIT NO. | NAME     | RESET VALUE | READ WRITE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|----------|-------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:3    | Reserved | N/A         | N/A        | Reads are indeterminate. Only 0s should be written to these bits.                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2:0     | AMUTEIN1 | 0           | R/W        | AMUTEIN1 Selects the source of the input to the McASP1 mute input.<br>000 = Select the input to be a constant '0'<br>001 = Select the input from AXR0[7]/SPI1_CLK<br>010 = Select the input from AXR0[8]/AXR1[5]/SPI1_SOMI<br>011 = Select the input from AXR0[9]/AXR1[4]/SPI1_SIMO<br>100 = Select the input from AHCLKR2<br>101 = Select the input from SPI0_SIMO<br>110 = Select the input from SPI0_SCS/I2C1_SCL<br>111 = Select the input from SPI0_ENA/I2C1_SDA |

Figure 4-30 shows the bit layout of the CFGMCASP2 register and Table 4-21 contains a description of the bits.



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

**Figure 4-30. CFGMCASP2 Register Bit Layout (0x4000 0020)**

**Table 4-21. CFGMCASP2 Register Bit Field Description (0x4000 0020)<sup>(1)</sup>**

| BIT NO. | NAME     | RESET VALUE | READ WRITE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|----------|-------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:3    | Reserved | N/A         | N/A        | Reads are indeterminate. Only 0s should be written to these bits.                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2:0     | AMUTEIN2 | 0           | R/W        | AMUTEIN2 Selects the source of the input to the McASP2 mute input.<br>000 = Select the input to be a constant '0'<br>001 = Select the input from AXR0[7]/SPI1_CLK<br>010 = Select the input from AXR0[8]/AXR1[5]/SPI1_SOMI<br>011 = Select the input from AXR0[9]/AXR1[4]/SPI1_SIMO<br>100 = Select the input from AHCLKR2<br>101 = Select the input from SPI0_SIMO<br>110 = Select the input from SPI0_SCS/I2C1_SCL<br>111 = Select the input from SPI0_ENA/I2C1_SDA |

(1) CFGMCASP2 is reserved on the C6722.

#### 4.13.2 McASP Electrical Data/Timing

##### 4.13.2.1 Multichannel Audio Serial Port (McASP) Timing

Table 4-22 and Table 4-23 assume testing over recommended operating conditions (see Figure 4-31 and Figure 4-32).

**Table 4-22. McASP Timing Requirements<sup>(1)</sup> (2)**

| NO. |                       |                                                   | MIN                    | MAX | UNIT |
|-----|-----------------------|---------------------------------------------------|------------------------|-----|------|
| 1   | $t_c(AHCKRX)$         | Cycle time, AHCLKR external, AHCLKR input         | 20                     |     | ns   |
|     |                       | Cycle time, AHCLKX external, AHCLKX input         | 20                     |     |      |
| 2   | $t_w(AHCKRX)$         | Pulse duration, AHCLKR external, AHCLKR input     | 7.5                    |     | ns   |
|     |                       | Pulse duration, AHCLKX external, AHCLKX input     | 7.5                    |     |      |
| 3   | $t_c(ACKRX)$          | Cycle time, ACLKR external, ACLKR input           | greater of 2P or 20 ns |     | ns   |
|     |                       | Cycle time, ACLKX external, ACLKX input           | greater of 2P or 20 ns |     |      |
| 4   | $t_w(ACKRX)$          | Pulse duration, ACLKR external, ACLKR input       | 10                     |     | ns   |
|     |                       | Pulse duration, ACLKX external, ACLKX input       | 10                     |     |      |
| 5   | $t_{su}(AFRXC-ACKRX)$ | Setup time, AFSR input to ACLKR internal          | 8                      |     | ns   |
|     |                       | Setup time, AFSX input to ACLKX internal          | 8                      |     |      |
|     |                       | Setup time, AFSR input to ACLKR external input    | 3                      |     |      |
|     |                       | Setup time, AFSX input to ACLKX external input    | 3                      |     |      |
|     |                       | Setup time, AFSR input to ACLKR external output   | 3                      |     |      |
|     |                       | Setup time, AFSX input to ACLKX external output   | 3                      |     |      |
| 6   | $t_h(ACKRX-AFRX)$     | Hold time, AFSR input after ACLKR internal        | 0                      |     | ns   |
|     |                       | Hold time, AFSX input after ACLKX internal        | 0                      |     |      |
|     |                       | Hold time, AFSR input after ACLKR external input  | 3                      |     |      |
|     |                       | Hold time, AFSX input after ACLKX external input  | 3                      |     |      |
|     |                       | Hold time, AFSR input after ACLKR external output | 3                      |     |      |
|     |                       | Hold time, AFSX input after ACLKX external output | 3                      |     |      |
| 7   | $t_{su}(AXR-ACKRX)$   | Setup time, AXRn input to ACLKR internal          | 8                      |     | ns   |
|     |                       | Setup time, AXRn input to ACLKR external input    | 3                      |     |      |
|     |                       | Setup time, AXRn input to ACLKR external output   | 3                      |     |      |
| 8   | $t_h(ACKRX-AXR)$      | Hold time, AXRn input after ACLKR internal        | 3                      |     | ns   |
|     |                       | Hold time, AXRn input after ACLKR external input  | 3                      |     |      |
|     |                       | Hold time, AXRn input after ACLKR external output | 3                      |     |      |

(1) ACLKX internal – ACLKXCTL.CLKXM = 1, PDIR.ACLKX = 1  
 ACLKX external input – ACLKXCTL.CLKXM = 0, PDIR.ACLKX = 0  
 ACLKX external output – ACLKXCTL.CLKXM = 0, PDIR.ACLKX = 1  
 ACLKR internal – ACLKRCTL.CLKRM = 1, PDIR.ACLKR = 1  
 ACLKR external input – ACLKRCTL.CLKRM = 0, PDIR.ACLKR = 0  
 ACLKR external output – ACLKRCTL.CLKRM = 0, PDIR.ACLKR = 1

(2) P = SYSCLK2 period

**Table 4-23. McASP Switching Characteristics<sup>(1)</sup>**

| NO. | PARAMETER             | MIN                                              | MAX                                   | UNIT |
|-----|-----------------------|--------------------------------------------------|---------------------------------------|------|
| 9   | $t_c(AHCKRX)$         | Cycle time, AHCLKR internal, AHCLKR output       | 20                                    | ns   |
|     |                       | Cycle time, AHCLKR external, AHCLKR output       | 20                                    |      |
|     |                       | Cycle time, AHCLKX internal, AHCLKX output       | 20                                    |      |
|     |                       | Cycle time, AHCLKX external, AHCLKX output       | 20                                    |      |
| 10  | $t_w(AHCKRX)$         | Pulse duration, AHCLKR internal, AHCLKR output   | (AHR/2) – 2.5 <sup>(2)</sup>          | ns   |
|     |                       | Pulse duration, AHCLKR external, AHCLKR output   | (AHR/2) – 2.5 <sup>(2)</sup>          |      |
|     |                       | Pulse duration, AHCLKX internal, AHCLKX output   | (AHX/2) – 2.5 <sup>(3)</sup>          |      |
|     |                       | Pulse duration, AHCLKX external, AHCLKX output   | (AHX/2) – 2.5 <sup>(3)</sup>          |      |
| 11  | $t_c(ACKRX)$          | Cycle time, ACLKR internal, ACLKR output         | greater of 2P or 20 ns <sup>(4)</sup> | ns   |
|     |                       | Cycle time, ACLKR external, ACLKR output         | greater of 2P or 20 ns <sup>(4)</sup> |      |
|     |                       | Cycle time, ACLKX internal, ACLKX output         | greater of 2P or 20 ns <sup>(4)</sup> |      |
|     |                       | Cycle time, ACLKX external, ACLKX output         | greater of 2P or 20 ns <sup>(4)</sup> |      |
| 12  | $t_w(ACKRX)$          | Pulse duration, ACLKR internal, ACLKR output     | (AR/2) – 2.5 <sup>(5)</sup>           | ns   |
|     |                       | Pulse duration, ACLKR external, ACLKR output     | (AR/2) – 2.5 <sup>(5)</sup>           |      |
|     |                       | Pulse duration, ACLKX internal, ACLKX output     | (AX/2) – 2.5 <sup>(6)</sup>           |      |
|     |                       | Pulse duration, ACLKX external, ACLKX output     | (AX/2) – 2.5 <sup>(6)</sup>           |      |
| 13  | $t_d(ACKRX-FRX)$      | Delay time, ACLKR internal, AFSR output          | 5                                     | ns   |
|     |                       | Delay time, ACLKX internal, AFSX output          | 5                                     |      |
|     |                       | Delay time, ACLKR external input, AFSR output    | 10                                    |      |
|     |                       | Delay time, ACLKX external input, AFSX output    | 10                                    |      |
|     |                       | Delay time, ACLKR external output, AFSR output   | 10                                    |      |
|     |                       | Delay time, ACLKX external output, AFSX output   | 10                                    |      |
|     |                       | Delay time, ACLKR internal, AFSR output          | -2                                    |      |
|     |                       | Delay time, ACLKX internal, AFSX output          | -2                                    |      |
|     |                       | Delay time, ACLKR external input, AFSR output    | 0                                     |      |
|     |                       | Delay time, ACLKX external input, AFSX output    | 0                                     |      |
| 14  | $t_d(ACLKX-AXRV)$     | Delay time, ACLKX internal, AXRn output          | -1                                    | ns   |
|     |                       | Delay time, ACLKX external input, AXRn output    | 0                                     |      |
|     |                       | Delay time, ACLKX external output, AXRn output   | 0                                     |      |
| 15  | $t_{dis}(ACKX-AXRHZ)$ | Disable time, ACLKX internal, AXRn output        | -3                                    | ns   |
|     |                       | Disable time, ACLKX external input, AXRn output  | -3                                    |      |
|     |                       | Disable time, ACLKX external output, AXRn output | -3                                    |      |

- (1) ACLKX internal – ACLKXCTL.CLKXM = 1, PDIR.ACLKX = 1  
 ACLKX external input – ACLKXCTL.CLKXM = 0, PDIR.ACLKX = 0  
 ACLKX external output – ACLKXCTL.CLKXM = 0, PDIR.ACLKX = 1  
 ACLKR internal – ACLKRCTL.CLKRM = 1, PDIR.ACLKR = 1  
 ACLKR external input – ACLKRCTL.CLKRM = 0, PDIR.ACLKR = 0  
 ACLKR external output – ACLKRCTL.CLKRM = 0, PDIR.ACLKR = 1
- (2) AHR - Cycle time, AHCLKR.
- (3) AHX - Cycle time, AHCLKX.
- (4) P = SYSCLK2 period
- (5) AR - ACLKR period.
- (6) AX - ACLKX period.



- A. For  $\text{CLKRP} = \text{CLKXP} = 0$ , the McASP transmitter is configured for rising edge (to shift data out) and the McASP receiver is configured for falling edge (to shift data in).
- B. For  $\text{CLKRP} = \text{CLKXP} = 1$ , the McASP transmitter is configured for falling edge (to shift data out) and the McASP receiver is configured for rising edge (to shift data in).

**Figure 4-31. McASP Input Timings**



- A. For  $\text{CLKRP} = \text{CLKXP} = 1$ , the McASP transmitter is configured for falling edge (to shift data out) and the McASP receiver is configured for rising edge (to shift data in).
- B. For  $\text{CLKRP} = \text{CLKXP} = 0$ , the McASP transmitter is configured for rising edge (to shift data out) and the McASP receiver is configured for falling edge (to shift data in).

**Figure 4-32. McASP Output Timings**

## 4.14 Serial Peripheral Interface Ports (SPI0, SPI1)

### 4.14.1 SPI Device-Specific Information

Figure 4-33 is a block diagram of the SPI module, which is a simple shift register and buffer plus control logic. Data is written to the shift register before transmission occurs and is read from the buffer at the end of transmission. The SPI can operate either as a master, in which case, it initiates a transfer and drives the SPI<sub>x</sub>\_CLK pin, or as a slave. Four clock phase and polarity options are supported as well as many data formatting options.



**Figure 4-33. Block Diagram of SPI Module**

The SPI supports 3-, 4-, and 5-pin operation with three basic pins (SPI<sub>x</sub>\_CLK, SPI<sub>x</sub>\_SIMO, and SPI<sub>x</sub>\_SOMI) and two optional pins (SPI<sub>x</sub>\_SCS, SPI<sub>x</sub>\_ENA).

The optional SPI<sub>x</sub>\_SCS (Slave Chip Select) pin is most useful to enable in slave mode when there are other slave devices on the same SPI port. The C672x will only shift data and drive the SPI<sub>x</sub>\_SOMI pin when SPI<sub>x</sub>\_SCS is held low.

In slave mode, SPI<sub>x</sub>\_ENA is an optional output and can be driven in either a push-pull or open-drain manner. The SPI<sub>x</sub>\_ENA output provides the status of the internal transmit buffer (SPIDAT0/1 registers). In four-pin mode with the enable option, SPI<sub>x</sub>\_ENA is asserted only when the transmit buffer is full, indicating that the slave is ready to begin another transfer. In five-pin mode, the SPI<sub>x</sub>\_ENA is additionally qualified by SPI<sub>x</sub>\_SCS being asserted. This allows a single handshake line to be shared by multiple slaves on the same SPI bus.

In master mode, the SPI<sub>x</sub>\_ENA pin is an optional input and the master can be configured to delay the start of the next transfer until the slave asserts SPI<sub>x</sub>\_ENA. The addition of this handshake signal simplifies SPI communications and, on average, increases SPI bus throughput since the master does not need to delay each transfer long enough to allow for the worst-case latency of the slave device. Instead, each transfer can begin as soon as both the master and slave have actually serviced the previous SPI transfer.



**Figure 4-34. Illustration of SPI Master-to-SPI Slave Connection**

#### 4.14.2 SPI Peripheral Registers Description(s)

Table 4-24 is a list of the SPI registers.

**Table 4-24. SPIx Configuration Registers**

| SPI0<br>BYTE ADDRESS | SPI1<br>BYTE ADDRESS | REGISTER NAME | DESCRIPTION                              |
|----------------------|----------------------|---------------|------------------------------------------|
| 0x4700 0000          | 0x4800 0000          | SPIGCR0       | Global Control Register 0                |
| 0x4700 0004          | 0x4800 0004          | SPIGCR1       | Global Control Register 1                |
| 0x4700 0008          | 0x4800 0008          | SPIINT0       | Interrupt Register                       |
| 0x4700 000C          | 0x4800 000C          | SPILVL        | Interrupt Level Register                 |
| 0x4700 0010          | 0x4800 0010          | SPIFLG        | Flag Register                            |
| 0x4700 0014          | 0x4800 0014          | SPIPC0        | Pin Control Register 0 (Pin Function)    |
| 0x4700 0018          | 0x4800 0018          | SPIPC1        | Pin Control Register 1 (Pin Direction)   |
| 0x4700 001C          | 0x4800 001C          | SPIPC2        | Pin Control Register 2 (Pin Data In)     |
| 0x4700 0020          | 0x4800 0020          | SPIPC3        | Pin Control Register 3 (Pin Data Out)    |
| 0x4700 0024          | 0x4800 0024          | SPIPC4        | Pin Control Register 4 (Pin Data Set)    |
| 0x4700 0028          | 0x4800 0028          | SPIPC5        | Pin Control Register 5 (Pin Data Clear)  |
| 0x4700 002C          | 0x4800 002C          | Reserved      | Reserved - Do not write to this register |
| 0x4700 0030          | 0x4800 0030          | Reserved      | Reserved - Do not write to this register |
| 0x4700 0034          | 0x4800 0034          | Reserved      | Reserved - Do not write to this register |
| 0x4700 0038          | 0x4800 0038          | SPIDAT0       | Shift Register 0 (without format select) |
| 0x4700 003C          | 0x4800 003C          | SPIDAT1       | Shift Register 1 (with format select)    |
| 0x4700 0040          | 0x4800 0040          | SPIBUF        | Buffer Register                          |
| 0x4700 0044          | 0x4800 0044          | SPIEMU        | Emulation Register                       |
| 0x4700 0048          | 0x4800 0048          | SPIDELAY      | Delay Register                           |
| 0x4700 004C          | 0x4800 004C          | SPIDEF        | Default Chip Select Register             |
| 0x4700 0050          | 0x4800 0050          | SPIFMT0       | Format Register 0                        |
| 0x4700 0054          | 0x4800 0054          | SPIFMT1       | Format Register 1                        |
| 0x4700 0058          | 0x4800 0058          | SPIFMT2       | Format Register 2                        |
| 0x4700 005C          | 0x4800 005C          | SPIFMT3       | Format Register 3                        |
| 0x4700 0060          | 0x4800 0060          | TGINTVECT0    | Interrupt Vector for SPI INT0            |
| 0x4700 0064          | 0x4800 0064          | TGINTVECT1    | Interrupt Vector for SPI INT1            |

#### 4.14.3 SPI Electrical Data/Timing

##### 4.14.3.1 Serial Peripheral Interface (SPI) Timing

Table 4-25 through Table 4-32 are not productin tested and are specified by design to 105°C (see Figure 4-35 through Figure 4-38).

**Table 4-25. General Timing Requirements for SPIx Master Modes<sup>(1)</sup>**

| NO. |                      |                                                                                                      | MIN                                            | MAX                  | UNIT |
|-----|----------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------|------|
| 1   | $t_{c(SP)M}$         | Cycle Time, SPIx_CLK, All Master Modes                                                               | greater of 8P or 100 ns                        | 256P                 | ns   |
| 2   | $t_{w(SPCH)M}$       | Pulse Width High, SPIx_CLK, All Master Modes                                                         | greater of 4P or 45 ns                         |                      | ns   |
| 3   | $t_{w(SPCL)M}$       | Pulse Width Low, SPIx_CLK, All Master Modes                                                          | greater of 4P or 45 ns                         |                      | ns   |
| 4   | $t_{d(SIMO\_SPC)M}$  | Delay, initial data bit valid on SPIx_SIMO to initial edge on SPIx_CLK <sup>(2)</sup>                | Polarity = 0, Phase = 0, to SPIx_CLK rising    | 4P                   | ns   |
|     |                      |                                                                                                      | Polarity = 0, Phase = 1, to SPIx_CLK rising    | $0.5t_{c(SP)M} + 4P$ |      |
|     |                      |                                                                                                      | Polarity = 1, Phase = 0, to SPIx_CLK falling   | 4P                   |      |
|     |                      |                                                                                                      | Polarity = 1, Phase = 1, to SPIx_CLK falling   | $0.5t_{c(SP)M} + 4P$ |      |
| 5   | $t_{d(SP\_SIMO)M}$   | Delay, subsequent bits valid on SPIx_SIMO after transmit edge of SPIx_CLK                            | Polarity = 0, Phase = 0, from SPIx_CLK rising  | 15                   | ns   |
|     |                      |                                                                                                      | Polarity = 0, Phase = 1, from SPIx_CLK falling | 15                   |      |
|     |                      |                                                                                                      | Polarity = 1, Phase = 0, from SPIx_CLK falling | 15                   |      |
|     |                      |                                                                                                      | Polarity = 1, Phase = 1, from SPIx_CLK rising  | 15                   |      |
| 6   | $t_{oh(SP\_SIMO)M}$  | Output hold time, SPIx_SIMO valid after receive edge of SPIxCLK, except for final bit <sup>(3)</sup> | Polarity = 0, Phase = 0, from SPIx_CLK falling | $0.5t_{c(SP)M} - 10$ | ns   |
|     |                      |                                                                                                      | Polarity = 0, Phase = 1, from SPIx_CLK rising  | $0.5t_{c(SP)M} - 10$ |      |
|     |                      |                                                                                                      | Polarity = 1, Phase = 0, from SPIx_CLK rising  | $0.5t_{c(SP)M} - 10$ |      |
|     |                      |                                                                                                      | Polarity = 1, Phase = 1, from SPIx_CLK falling | $0.5t_{c(SP)M} - 10$ |      |
| 7   | $t_{su(SOMI\_SPC)M}$ | Input Setup Time, SPIx_SOMI valid before receive edge of SPIx_CLK                                    | Polarity = 0, Phase = 0, to SPIx_CLK falling   | $0.5P + 15$          | ns   |
|     |                      |                                                                                                      | Polarity = 0, Phase = 1, to SPIx_CLK rising    | $0.5P + 15$          |      |
|     |                      |                                                                                                      | Polarity = 1, Phase = 0, to SPIx_CLK rising    | $0.5P + 15$          |      |
|     |                      |                                                                                                      | Polarity = 1, Phase = 1, to SPIx_CLK falling   | $0.5P + 15$          |      |
| 8   | $t_{ih(SP\_SOMI)M}$  | Input Hold Time, SPIx_SOMI valid after receive edge of SPIx_CLK                                      | Polarity = 0, Phase = 0, from SPIx_CLK falling | $0.5P + 5$           | ns   |
|     |                      |                                                                                                      | Polarity = 0, Phase = 1, from SPIx_CLK rising  | $0.5P + 5$           |      |
|     |                      |                                                                                                      | Polarity = 1, Phase = 0, from SPIx_CLK rising  | $0.5P + 5$           |      |
|     |                      |                                                                                                      | Polarity = 1, Phase = 1, from SPIx_CLK falling | $0.5P + 5$           |      |

(1) P = SYSCLK2 period

(2) First bit may be MSB or LSB depending upon SPI configuration. MO(0) refers to first bit and MO(n) refers to last bit output on SPIx\_SIMO. MI(0) refers to the first bit input and MI(n) refers to the last bit input on SPIx\_SOMI.

(3) The final data bit will be held on the SPIx\_SIMO pin until the SPIDAT0 or SPIDAT1 register is written with new data.

**Table 4-26. General Timing Requirements for SPIx Slave Modes<sup>(1)</sup>**

| NO. |                                   |                                                                                                                                             | MIN                                            | MAX                         | UNIT |
|-----|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------------|------|
| 9   | $t_c(\text{SPC})S$                | Cycle Time, SPIx_CLK, All Slave Modes                                                                                                       | greater of 8P or 100 ns                        | 256P                        | ns   |
| 10  | $t_w(\text{SPCH})S$               | Pulse Width High, SPIx_CLK, All Slave Modes                                                                                                 | greater of 4P or 45 ns                         |                             | ns   |
| 11  | $t_w(\text{SPCL})S$               | Pulse Width Low, SPIx_CLK, All Slave Modes                                                                                                  | greater of 4P or 45 ns                         |                             | ns   |
| 12  | $t_{su}(\text{SOMI}_\text{SPC})S$ | Setup time, transmit data written to SPI and output onto SPIx_SOMI pin before initial clock edge from master. <sup>(2)</sup> <sup>(3)</sup> | Polarity = 0, Phase = 0, to SPIx_CLK rising    | 2P                          | ns   |
|     |                                   |                                                                                                                                             | Polarity = 0, Phase = 1, to SPIx_CLK rising    | 2P                          |      |
|     |                                   |                                                                                                                                             | Polarity = 1, Phase = 0, to SPIx_CLK falling   | 2P                          |      |
|     |                                   |                                                                                                                                             | Polarity = 1, Phase = 1, to SPIx_CLK falling   | 2P                          |      |
| 13  | $t_d(\text{SPC}_\text{SOMI})S$    | Delay, subsequent bits valid on SPIx_SOMI after transmit edge of SPIx_CLK                                                                   | Polarity = 0, Phase = 0, from SPIx_CLK rising  | 2P + 15                     | ns   |
|     |                                   |                                                                                                                                             | Polarity = 0, Phase = 1, from SPIx_CLK falling | 2P + 15                     |      |
|     |                                   |                                                                                                                                             | Polarity = 1, Phase = 0, from SPIx_CLK falling | 2P + 15                     |      |
|     |                                   |                                                                                                                                             | Polarity = 1, Phase = 1, from SPIx_CLK rising  | 2P + 15                     |      |
| 14  | $t_{oh}(\text{SPC}_\text{SOMI})S$ | Output hold time, SPIx_SOMI valid after receive edge of SPIxCLK, except for final bit <sup>(4)</sup>                                        | Polarity = 0, Phase = 0, from SPIx_CLK falling | 0.5 $t_c(\text{SPC})S$ – 10 | ns   |
|     |                                   |                                                                                                                                             | Polarity = 0, Phase = 1, from SPIx_CLK rising  | 0.5 $t_c(\text{SPC})S$ – 10 |      |
|     |                                   |                                                                                                                                             | Polarity = 1, Phase = 0, from SPIx_CLK rising  | 0.5 $t_c(\text{SPC})S$ – 10 |      |
|     |                                   |                                                                                                                                             | Polarity = 1, Phase = 1, from SPIx_CLK falling | 0.5 $t_c(\text{SPC})S$ – 10 |      |
| 15  | $t_{su}(\text{SIMO}_\text{SPC})S$ | Input Setup Time, SPIx_SIMO valid before receive edge of SPIx_CLK                                                                           | Polarity = 0, Phase = 0, to SPIx_CLK falling   | 0.5P + 15                   | ns   |
|     |                                   |                                                                                                                                             | Polarity = 0, Phase = 1, to SPIx_CLK rising    | 0.5P + 15                   |      |
|     |                                   |                                                                                                                                             | Polarity = 1, Phase = 0, to SPIx_CLK rising    | 0.5P + 15                   |      |
|     |                                   |                                                                                                                                             | Polarity = 1, Phase = 1, to SPIx_CLK falling   | 0.5P + 15                   |      |
| 16  | $t_{ih}(\text{SPC}_\text{SIMO})S$ | Input Hold Time, SPIx_SIMO valid after receive edge of SPIx_CLK                                                                             | Polarity = 0, Phase = 0, from SPIx_CLK falling | 0.5P + 5                    | ns   |
|     |                                   |                                                                                                                                             | Polarity = 0, Phase = 1, from SPIx_CLK rising  | 0.5P + 5                    |      |
|     |                                   |                                                                                                                                             | Polarity = 1, Phase = 0, from SPIx_CLK rising  | 0.5P + 5                    |      |
|     |                                   |                                                                                                                                             | Polarity = 1, Phase = 1, from SPIx_CLK falling | 0.5P + 5                    |      |

(1) P = SYSCLK2 period

(2) First bit may be MSB or LSB depending upon SPI configuration. SO(0) refers to first bit and SO(n) refers to last bit output on SPIx\_SOMI. SI(0) refers to the first bit input and SI(n) refers to the last bit input on SPIx\_SIMO.

(3) Measured from the termination of the write of new data to the SPI module, as evidenced by new output data appearing on the SPIx\_SOMI pin. In analyzing throughput requirements, additional internal bus cycles must be accounted for to allow data to be written to the SPI module by either the DSP CPU or the dMAX.

(4) The final data bit will be held on the SPIx\_SOMI pin until the SPIDAT0 or SPIDAT1 register is written with new data.

**Table 4-27. Additional<sup>(1)</sup> SPI Master Timings, 4-Pin Enable Option<sup>(2) (3)</sup>**

| NO. |                    |                                                                                                                                                       | MIN                                               | MAX                       | UNIT |
|-----|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------|------|
| 17  | $t_{d(ENA\_SPC)M}$ | Delay from slave assertion of $\overline{SPIx\_ENA}$ active to first $SPIx\_CLK$ from master. <sup>(4)</sup>                                          | Polarity = 0, Phase = 0, to $SPIx\_CLK$ rising    | 3P + 15                   | ns   |
|     |                    |                                                                                                                                                       | Polarity = 0, Phase = 1, to $SPIx\_CLK$ rising    | $0.5t_{c(SP)M} + 3P + 15$ |      |
|     |                    |                                                                                                                                                       | Polarity = 1, Phase = 0, to $SPIx\_CLK$ falling   | 3P + 15                   |      |
|     |                    |                                                                                                                                                       | Polarity = 1, Phase = 1, to $SPIx\_CLK$ falling   | $0.5t_{c(SP)M} + 3P + 15$ |      |
| 18  | $t_{d(SCP\_ENA)M}$ | Max delay for slave to deassert $\overline{SPIx\_ENA}$ after final $SPIx\_CLK$ edge to ensure master does not begin the next transfer. <sup>(5)</sup> | Polarity = 0, Phase = 0, from $SPIx\_CLK$ falling | $0.5t_{c(SP)M}$           | ns   |
|     |                    |                                                                                                                                                       | Polarity = 0, Phase = 1, from $SPIx\_CLK$ falling | 0                         |      |
|     |                    |                                                                                                                                                       | Polarity = 1, Phase = 0, from $SPIx\_CLK$ rising  | $0.5t_{c(SP)M}$           |      |
|     |                    |                                                                                                                                                       | Polarity = 1, Phase = 1, from $SPIx\_CLK$ rising  | 0                         |      |

(1) These parameters are in addition to the general timings for SPI master modes (Table 4-25).

(2) P = SYSCLK2 period

(3) Figure shows only Polarity = 0, Phase = 0 as an example. Table gives parameters for all four master clocking modes.

(4) In the case where the master SPI is ready with new data before  $\overline{SPIx\_ENA}$  assertion.

(5) In the case where the master SPI is ready with new data before  $\overline{SPIx\_ENA}$  deassertion.

**Table 4-28. Additional<sup>(1)</sup> SPI Master Timings, 4-Pin Chip Select Option<sup>(2) (3)</sup>**

| NO. |                    |                                                                                                   | MIN                                               | MAX                       | UNIT |
|-----|--------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------|------|
| 19  | $t_{d(SCS\_SPC)M}$ | Delay from $\overline{SPIx\_SCS}$ active to first $SPIx\_CLK$ <sup>(4) (5)</sup>                  | Polarity = 0, Phase = 0, to $SPIx\_CLK$ rising    | 2P – 10                   | ns   |
|     |                    |                                                                                                   | Polarity = 0, Phase = 1, to $SPIx\_CLK$ rising    | $0.5t_{c(SP)M} + 2P – 10$ |      |
|     |                    |                                                                                                   | Polarity = 1, Phase = 0, to $SPIx\_CLK$ falling   | 2P – 10                   |      |
|     |                    |                                                                                                   | Polarity = 1, Phase = 1, to $SPIx\_CLK$ falling   | $0.5t_{c(SP)M} + 2P – 10$ |      |
| 20  | $t_{d(SCP\_SCS)M}$ | Delay from final $SPIx\_CLK$ edge to master deasserting $\overline{SPIx\_SCS}$ <sup>(6) (7)</sup> | Polarity = 0, Phase = 0, from $SPIx\_CLK$ falling | $0.5t_{c(SP)M}$           | ns   |
|     |                    |                                                                                                   | Polarity = 0, Phase = 1, from $SPIx\_CLK$ falling | 0                         |      |
|     |                    |                                                                                                   | Polarity = 1, Phase = 0, from $SPIx\_CLK$ rising  | $0.5t_{c(SP)M}$           |      |
|     |                    |                                                                                                   | Polarity = 1, Phase = 1, from $SPIx\_CLK$ rising  | 0                         |      |

(1) These parameters are in addition to the general timings for SPI master modes (Table 4-25).

(2) P = SYSCLK2 period

(3) Figure shows only Polarity = 0, Phase = 0 as an example. Table gives parameters for all four master clocking modes.

(4) In the case where the master SPI is ready with new data before  $\overline{SPIx\_SCS}$  assertion.

(5) This delay can be increased under software control by the register bit field SPIDELAY.C2TDELAY[4:0].

(6) Except for modes when SPIDAT1.CSHOLD is enabled and there is additional data to transmit. In this case,  $\overline{SPIx\_SCS}$  will remain asserted.

(7) This delay can be increased under software control by the register bit field SPIDELAY.T2CDELAY[4:0].

**Table 4-29. Additional<sup>(1)</sup> SPI Master Timings, 5-Pin Option<sup>(2)</sup> (3)**

| NO. |                     |                                                                                                                                                                 | MIN                                               | MAX                        | UNIT |
|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------|------|
| 18  | $t_{d(SPC\_ENA)M}$  | Max delay for slave to deassert $\overline{SPIx\_ENA}$ after final $SPIx\_CLK$ edge to ensure master does not begin the next transfer. <sup>(4)</sup>           | Polarity = 0, Phase = 0, from $SPIx\_CLK$ falling | $0.5t_{c(SPC)M}$           | ns   |
|     |                     |                                                                                                                                                                 | Polarity = 0, Phase = 1, from $SPIx\_CLK$ falling | 0                          |      |
|     |                     |                                                                                                                                                                 | Polarity = 1, Phase = 0, from $SPIx\_CLK$ rising  | $0.5t_{c(SPC)M}$           |      |
|     |                     |                                                                                                                                                                 | Polarity = 1, Phase = 1, from $SPIx\_CLK$ rising  | 0                          |      |
| 20  | $t_{d(SPC\_SCS)M}$  | Delay from final $SPIx\_CLK$ edge to master deasserting $\overline{SPIx\_SCS}$ <sup>(5) (6)</sup>                                                               | Polarity = 0, Phase = 0, from $SPIx\_CLK$ falling | $0.5t_{c(SPC)M}$           | ns   |
|     |                     |                                                                                                                                                                 | Polarity = 0, Phase = 1, from $SPIx\_CLK$ falling | 0                          |      |
|     |                     |                                                                                                                                                                 | Polarity = 1, Phase = 0, from $SPIx\_CLK$ rising  | $0.5t_{c(SPC)M}$           |      |
|     |                     |                                                                                                                                                                 | Polarity = 1, Phase = 1, from $SPIx\_CLK$ rising  | 0                          |      |
| 21  | $t_{d(SCS\_ENAL)M}$ | Max delay for slave SPI to drive $\overline{SPIx\_ENA}$ valid after master asserts $\overline{SPIx\_SCS}$ to delay the master from beginning the next transfer. |                                                   | 0.5P                       | ns   |
| 22  | $t_{d(SCS\_SPC)M}$  | Delay from $\overline{SPIx\_SCS}$ active to first $SPIx\_CLK$ <sup>(7) (8) (9)</sup>                                                                            | Polarity = 0, Phase = 0, to $SPIx\_CLK$ rising    | 2P – 10                    | ns   |
|     |                     |                                                                                                                                                                 | Polarity = 0, Phase = 1, to $SPIx\_CLK$ rising    | $0.5t_{c(SPC)M} + 2P - 10$ |      |
|     |                     |                                                                                                                                                                 | Polarity = 1, Phase = 0, to $SPIx\_CLK$ falling   | 2P – 10                    |      |
|     |                     |                                                                                                                                                                 | Polarity = 1, Phase = 1, to $SPIx\_CLK$ falling   | $0.5t_{c(SPC)M} + 2P - 10$ |      |
| 23  | $t_{d(ENA\_SPC)M}$  | Delay from assertion of $\overline{SPIx\_ENA}$ low to first $SPIx\_CLK$ edge. <sup>(10)</sup>                                                                   | Polarity = 0, Phase = 0, to $SPIx\_CLK$ rising    | 3P + 15                    | ns   |
|     |                     |                                                                                                                                                                 | Polarity = 0, Phase = 1, to $SPIx\_CLK$ rising    | $0.5t_{c(SPC)M} + 3P + 15$ |      |
|     |                     |                                                                                                                                                                 | Polarity = 1, Phase = 0, to $SPIx\_CLK$ falling   | 3P + 15                    |      |
|     |                     |                                                                                                                                                                 | Polarity = 1, Phase = 1, to $SPIx\_CLK$ falling   | $0.5t_{c(SPC)M} + 3P + 15$ |      |

(1) These parameters are in addition to the general timings for SPI master modes (Table 4-25).

(2) P = SYCLK2 period

(3) Figure shows only Polarity = 0, Phase = 0 as an example. Table gives parameters for all four master clocking modes.

(4) In the case where the master SPI is ready with new data before  $\overline{SPIx\_ENA}$  deassertion.

(5) Except for modes when SPIDAT1.CSHOLD is enabled and there is additional data to transmit. In this case,  $\overline{SPIx\_SCS}$  will remain asserted.

(6) This delay can be increased under software control by the register bit field SPIDELAY.T2CDELAY[4:0].

(7) If  $\overline{SPIx\_ENA}$  is asserted immediately such that the transmission is not delayed by  $\overline{SPIx\_ENA}$ .

(8) In the case where the master SPI is ready with new data before  $\overline{SPIx\_SCS}$  assertion.

(9) This delay can be increased under software control by the register bit field SPIDELAY.C2TDELAY[4:0].

(10) If  $\overline{SPIx\_ENA}$  was initially deasserted high and  $SPIx\_CLK$  is delayed.

**Table 4-30. Additional<sup>(1)</sup> SPI Slave Timings, 4-Pin Enable Option<sup>(2) (3)</sup>**

| NO. |                     |                                                | MIN                        | MAX                         | UNIT |
|-----|---------------------|------------------------------------------------|----------------------------|-----------------------------|------|
| 24  | $t_{d(SPC\_ENAH)S}$ | Polarity = 0, Phase = 0, from SPIx_CLK falling | P – 10                     | 3P + 15                     | ns   |
|     |                     | Polarity = 0, Phase = 1, from SPIx_CLK falling | 0.5 $t_{c(SPC)M}$ + P – 10 | 0.5 $t_{c(SPC)M}$ + 3P + 15 |      |
|     |                     | Polarity = 1, Phase = 0, from SPIx_CLK rising  | P – 10                     | 3P + 15                     |      |
|     |                     | Polarity = 1, Phase = 1, from SPIx_CLK rising  | 0.5 $t_{c(SPC)M}$ + P – 10 | 0.5 $t_{c(SPC)M}$ + 3P + 15 |      |

(1) These parameters are in addition to the general timings for SPI slave modes (Table 4-26).

(2) P = SYSCLK2 period

(3) Figure shows only Polarity = 0, Phase = 0 as an example. Table gives parameters for all four slave clocking modes.

**Table 4-31. Additional<sup>(1)</sup> SPI Slave Timings, 4-Pin Chip Select Option<sup>(2) (3)</sup>**

| NO. |                        |                                                                                               | MIN                                            | MAX                        | UNIT |
|-----|------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------|------|
| 25  | $t_{d(SCSL\_SPC)S}$    | Required delay from $\overline{SPIx\_SCS}$ asserted at slave to first SPIx_CLK edge at slave. | P                                              |                            | ns   |
| 26  | $t_{d(SCP\_SCSH)S}$    | Required delay from final SPIx_CLK edge before $\overline{SPIx\_SCS}$ is deasserted.          | Polarity = 0, Phase = 0, from SPIx_CLK falling | 0.5 $t_{c(SPC)M}$ + P + 10 | ns   |
|     |                        |                                                                                               | Polarity = 0, Phase = 1, from SPIx_CLK falling | P + 10                     |      |
|     |                        |                                                                                               | Polarity = 1, Phase = 0, from SPIx_CLK rising  | 0.5 $t_{c(SPC)M}$ + P + 10 |      |
|     |                        |                                                                                               | Polarity = 1, Phase = 1, from SPIx_CLK rising  | P + 10                     |      |
| 27  | $t_{ena(SCSL\_SOMI)S}$ | Delay from master asserting $\overline{SPIx\_SCS}$ to slave driving SPIx_SOMI valid           |                                                | P + 15                     | ns   |
| 28  | $t_{dis(SCSH\_SOMI)S}$ | Delay from master deasserting $\overline{SPIx\_SCS}$ to slave 3-stating SPIx_SOMI             |                                                | P + 15                     | ns   |

(1) These parameters are in addition to the general timings for SPI slave modes (Table 4-26).

(2) P = SYSCLK2 period

(3) Figure shows only Polarity = 0, Phase = 0 as an example. Table gives parameters for all four slave clocking modes.

**Table 4-32. Additional<sup>(1)</sup> SPI Slave Timings, 5-Pin Option<sup>(2)</sup> (3)**

| NO. |                        |                                                                                                                    | MIN                                               | MAX                       | UNIT |
|-----|------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------|------|
| 25  | $t_{d(SCSL\_SPC)S}$    | Required delay from $\overline{SPIx\_SCS}$ asserted at slave to first $SPIx\_CLK$ edge at slave.                   |                                                   | P                         | ns   |
| 26  | $t_{d(SCP\_SCSH)S}$    | Required delay from final $SPIx\_CLK$ edge before $SPIx\_SCS$ is deasserted.                                       | Polarity = 0, Phase = 0, from $SPIx\_CLK$ falling | $0.5t_{c(SCP)M} + P + 10$ | ns   |
|     |                        |                                                                                                                    | Polarity = 0, Phase = 1, from $SPIx\_CLK$ falling | $P + 10$                  |      |
|     |                        |                                                                                                                    | Polarity = 1, Phase = 0, from $SPIx\_CLK$ rising  | $0.5t_{c(SCP)M} + P + 10$ |      |
|     |                        |                                                                                                                    | Polarity = 1, Phase = 1, from $SPIx\_CLK$ rising  | $P + 10$                  |      |
| 27  | $t_{ena(SCSL\_SOMI)S}$ | Delay from master asserting $SPIx\_SCS$ to slave driving $SPIx\_SOMI$ valid                                        |                                                   | $P + 10$                  | ns   |
| 28  | $t_{dis(SCSH\_SOMI)S}$ | Delay from master deasserting $SPIx\_SCS$ to slave 3-stating $SPIx\_SOMI$                                          |                                                   | $P + 10$                  | ns   |
| 29  | $t_{ena(SCSL\_ENA)S}$  | Delay from master deasserting $\overline{SPIx\_SCS}$ to slave driving $SPIx\_ENA$ valid                            |                                                   | 15                        | ns   |
| 30  | $t_{dis(SCP\_ENA)S}$   | Delay from final clock receive edge on $SPIx\_CLK$ to slave 3-stating or driving high $SPIx\_ENA$ . <sup>(4)</sup> | Polarity = 0, Phase = 0, from $SPIx\_CLK$ falling | $2P + 15$                 | ns   |
|     |                        |                                                                                                                    | Polarity = 0, Phase = 1, from $SPIx\_CLK$ rising  | $2P + 15$                 |      |
|     |                        |                                                                                                                    | Polarity = 1, Phase = 0, from $SPIx\_CLK$ rising  | $2P + 15$                 |      |
|     |                        |                                                                                                                    | Polarity = 1, Phase = 1, from $SPIx\_CLK$ falling | $2P + 15$                 |      |

(1) These parameters are in addition to the general timings for SPI slave modes (Table 4-26).

(2) P = SYSCLK2 period

(3) Figure shows only Polarity = 0, Phase = 0 as an example. Table gives parameters for all four slave clocking modes.

(4)  $SPIx\_ENA$  is driven low after the transmission completes if the SPIINT0.ENABLE\_HIGHZ bit is programmed to 0. Otherwise it is 3-stated. If 3-stated, an external pullup resistor should be used to provide a valid level to the master. This option is useful when tying several SPI slave devices to a single master.



**Figure 4-35. SPI Timings—Master Mode**



**Figure 4-36. SPI Timings—Slave Mode**



**Figure 4-37. SPI Timings—Master Mode (4-Pin and 5-Pin)**



**Figure 4-38. SPI Timings—Slave Mode (4-Pin and 5-Pin)**

## 4.15 Inter-Integrated Circuit Serial Ports (I2C0, I2C1)

### 4.15.1 I2C Device-Specific Information

Having two I2C modules on the C672x simplifies system architecture, since one module may be used by the DSP to control local peripherals ICs (DACs, ADCs, etc.) while the other may be used to communicate with other controllers in a system or to implement a user interface. [Figure 4-39](#) is block diagram of the C672x I2C Module.

Each I2C port supports:

- Compatible with Philips® I2C Specification Revision 2.1 (January 2000)
- Fast Mode up to 400 Kbps (no fail-safe I/O buffers)
- Noise Filter to Remove Noise 50 ns or less
- Seven- and Ten-Bit Device Addressing Modes
- Master (Transmit/Receive) and Slave (Transmit/Receive) Functionality
- Events: DMA, Interrupt, or Polling
- General-Purpose I/O Capability if not used as I2C

**CAUTION**

The C672x I2C pins use a standard  $\pm 8$  mA LVC MOS buffer, not the slow I/O buffer defined in the I2C specification. Series resistors may be necessary to reduce noise at the system level.



**Figure 4-39. I2C Module Block Diagram**

#### **4.15.2 I<sup>2</sup>C Peripheral Registers Description(s)**

Table 4-33 is a list of the I<sup>2</sup>C registers.

**Table 4-33. I<sup>2</sup>Cx Configuration Registers**

| I <sup>2</sup> C0<br>BYTE ADDRESS | I <sup>2</sup> C1<br>BYTE ADDRESS | REGISTER NAME | DESCRIPTION                          |
|-----------------------------------|-----------------------------------|---------------|--------------------------------------|
| 0x4900 0000                       | 0x4A00 0000                       | I2COAR        | Own Address Register                 |
| 0x4900 0004                       | 0x4A00 0004                       | I2CIER        | Interrupt Enable Register            |
| 0x4900 0008                       | 0x4A00 0008                       | I2CSTR        | Interrupt Status Register            |
| 0x4900 000C                       | 0x4A00 000C                       | I2CCLKL       | Clock Low Time Divider Register      |
| 0x4900 0010                       | 0x4A00 0010                       | I2CCLKH       | Clock High Time Divider Register     |
| 0x4900 0014                       | 0x4A00 0014                       | I2CCNT        | Data Count Register                  |
| 0x4900 0018                       | 0x4A00 0018                       | I2CDRR        | Data Receive Register                |
| 0x4900 001C                       | 0x4A00 001C                       | I2CSAR        | Slave Address Register               |
| 0x4900 0020                       | 0x4A00 0020                       | I2CDXR        | Data Transmit Register               |
| 0x4900 0024                       | 0x4A00 0024                       | I2CMDR        | Mode Register                        |
| 0x4900 0028                       | 0x4A00 0028                       | I2CISR        | Interrupt Source Register            |
| 0x4900 002C                       | 0x4A00 002C                       | I2CEMDR       | Extended Mode Register               |
| 0x4900 0030                       | 0x4A00 0030                       | I2CPSC        | Prescale Register                    |
| 0x4900 0034                       | 0x4A00 0034                       | I2CPID1       | Peripheral Identification Register 1 |
| 0x4900 0038                       | 0x4A00 0038                       | I2CPID2       | Peripheral Identification Register 2 |
| 0x4900 0048                       | 0x4A00 0048                       | I2CPFUNC      | Pin Function Register                |
| 0x4900 004C                       | 0x4A00 004C                       | I2CPDIR       | Pin Direction Register               |
| 0x4900 0050                       | 0x4A00 0050                       | I2CPDIN       | Pin Data Input Register              |
| 0x4900 0054                       | 0x4A00 0054                       | I2CPDOUT      | Pin Data Output Register             |
| 0x4900 0058                       | 0x4A00 0058                       | I2CPDSET      | Pin Data Set Register                |
| 0x4900 005C                       | 0x4A00 005C                       | I2CPDCLR      | Pin Data Clear Register              |

#### 4.15.3 I<sup>2</sup>C Electrical Data/Timing

##### 4.15.3.1 Inter-Integrated Circuit (I<sup>2</sup>C) Timing

Table 4-34 and Table 4-35 are not production tested and are specified by design to 105°C (see Figure 4-40 and Figure 4-41).

**Table 4-34. I<sup>2</sup>C Input Timing Requirements**

| NO. |                     |                                                                                                    | MIN           | MAX           | UNIT |
|-----|---------------------|----------------------------------------------------------------------------------------------------|---------------|---------------|------|
| 1   | $t_c(SCL)$          | Cycle time, I <sup>2</sup> C <sub>x</sub> _SCL                                                     | Standard Mode | 10            | μs   |
|     |                     |                                                                                                    | Fast Mode     | 2.5           |      |
| 2   | $t_{su}(SCLH-SDAL)$ | Setup time, I <sup>2</sup> C <sub>x</sub> _SCL high before I <sup>2</sup> C <sub>x</sub> _SDA low  | Standard Mode | 4.7           | μs   |
|     |                     |                                                                                                    | Fast Mode     | 0.6           |      |
| 3   | $t_h(SCLL-SDAL)$    | Hold time, I <sup>2</sup> C <sub>x</sub> _SCL low after I <sup>2</sup> C <sub>x</sub> _SDA low     | Standard Mode | 4             | μs   |
|     |                     |                                                                                                    | Fast Mode     | 0.6           |      |
| 4   | $t_w(SCLL)$         | Pulse duration, I <sup>2</sup> C <sub>x</sub> _SCL low                                             | Standard Mode | 4.7           | μs   |
|     |                     |                                                                                                    | Fast Mode     | 1.3           |      |
| 5   | $t_w(SCLH)$         | Pulse duration, I <sup>2</sup> C <sub>x</sub> _SCL high                                            | Standard Mode | 4             | μs   |
|     |                     |                                                                                                    | Fast Mode     | 0.6           |      |
| 6   | $t_{su}(SDA-SCLH)$  | Setup time, I <sup>2</sup> C <sub>x</sub> _SDA before I <sup>2</sup> C <sub>x</sub> _SCL high      | Standard Mode | 250           | ns   |
|     |                     |                                                                                                    | Fast Mode     | 100           |      |
| 7   | $t_h(SDA-SCLL)$     | Hold time, I <sup>2</sup> C <sub>x</sub> _SDA after I <sup>2</sup> C <sub>x</sub> _SCL low         | Standard Mode | 0             | μs   |
|     |                     |                                                                                                    | Fast Mode     | 0             |      |
| 8   | $t_w(SDAH)$         | Pulse duration, I <sup>2</sup> C <sub>x</sub> _SDA high                                            | Standard Mode | 4.7           | μs   |
|     |                     |                                                                                                    | Fast Mode     | 1.3           |      |
| 9   | $t_r(SDA)$          | Rise time, I <sup>2</sup> C <sub>x</sub> _SDA                                                      | Standard Mode | 1000          | ns   |
|     |                     |                                                                                                    | Fast Mode     | $20 + 0.1C_b$ |      |
| 10  | $t_r(SCL)$          | Rise time, I <sup>2</sup> C <sub>x</sub> _SCL                                                      | Standard Mode | 1000          | ns   |
|     |                     |                                                                                                    | Fast Mode     | $20 + 0.1C_b$ |      |
| 11  | $t_f(SDA)$          | Fall time, I <sup>2</sup> C <sub>x</sub> _SDA                                                      | Standard Mode | 300           | ns   |
|     |                     |                                                                                                    | Fast Mode     | $20 + 0.1C_b$ |      |
| 12  | $t_f(SCL)$          | Fall time, I <sup>2</sup> C <sub>x</sub> _SCL                                                      | Standard Mode | 300           | ns   |
|     |                     |                                                                                                    | Fast Mode     | $20 + 0.1C_b$ |      |
| 13  | $t_{su}(SCLH-SDAH)$ | Setup time, I <sup>2</sup> C <sub>x</sub> _SCL high before I <sup>2</sup> C <sub>x</sub> _SDA high | Standard Mode | 4             | μs   |
|     |                     |                                                                                                    | Fast Mode     | 0.6           |      |
| 14  | $t_w(SP)$           | Pulse duration, spike (must be suppressed)                                                         | Standard Mode | N/A           | ns   |
|     |                     |                                                                                                    | Fast Mode     | 0             |      |
| 15  | $C_b$               | Capacitive load for each bus line                                                                  | Standard Mode | 400           | pF   |
|     |                     |                                                                                                    | Fast Mode     | 400           |      |

**Table 4-35. I<sup>2</sup>C Switching Characteristics<sup>(1)</sup>**

| NO. | PARAMETER           |                                                                                                   | MIN           | MAX | UNIT |
|-----|---------------------|---------------------------------------------------------------------------------------------------|---------------|-----|------|
| 16  | $t_c(SCL)$          | Cycle time, I <sup>2</sup> C <sub>x</sub> _SCL                                                    | Standard Mode | 10  | μs   |
|     |                     |                                                                                                   | Fast Mode     | 2.5 |      |
| 17  | $t_{su}(SCLH-SDAL)$ | Setup time, I <sup>2</sup> C <sub>x</sub> _SCL high before I <sup>2</sup> C <sub>x</sub> _SDA low | Standard Mode | 4.7 | μs   |
|     |                     |                                                                                                   | Fast Mode     | 0.6 |      |
| 18  | $t_h(SDAL-SCLL)$    | Hold time, I <sup>2</sup> C <sub>x</sub> _SCL low after I <sup>2</sup> C <sub>x</sub> _SDA low    | Standard Mode | 4   | μs   |
|     |                     |                                                                                                   | Fast Mode     | 0.6 |      |
| 19  | $t_w(SCLL)$         | Pulse duration, I <sup>2</sup> C <sub>x</sub> _SCL low                                            | Standard Mode | 4.7 | μs   |
|     |                     |                                                                                                   | Fast Mode     | 1.3 |      |

(1) I<sup>2</sup>C must be configured correctly to meet the timings in Table 4-35.

**Table 4-35. I2C Switching Characteristics<sup>(1)</sup> (continued)**

| NO. | PARAMETER                                                           | MIN           | MAX | UNIT    |
|-----|---------------------------------------------------------------------|---------------|-----|---------|
| 20  | $t_w(SCLH)$ Pulse duration, I2Cx_SCL high                           | Standard Mode | 4   | $\mu s$ |
|     |                                                                     | Fast Mode     | 0.6 |         |
| 21  | $t_{su}(SDAV-SCLH)$ Setup time, I2Cx_SDA valid before I2Cx_SCL high | Standard Mode | 250 | ns      |
|     |                                                                     | Fast Mode     | 100 |         |
| 22  | $t_h(SCLL-SDAV)$ Hold time, I2Cx_SDA valid after I2Cx_SCL low       | Standard Mode | 0   | $\mu s$ |
|     |                                                                     | Fast Mode     | 0   |         |
| 23  | $t_w(SDAH)$ Pulse duration, I2Cx_SDA high                           | Standard Mode | 4.7 | $\mu s$ |
|     |                                                                     | Fast Mode     | 1.3 |         |
| 28  | $t_{su}(SCLH-SDAH)$ Setup time, I2Cx_SCL high before I2Cx_SDA high  | Standard Mode | 4   | $\mu s$ |
|     |                                                                     | Fast Mode     | 0.6 |         |
| 29  | $C_b$ Capacitive load on each bus line from this device             | Standard Mode | 10  | pF      |
|     |                                                                     | Fast Mode     | 10  |         |



**Figure 4-40. I2C Receive Timings**



**Figure 4-41. I2C Transmit Timings**

## 4.16 Real-Time Interrupt (RTI) Timer With Digital Watchdog

### 4.16.1 RTI/Digital Watchdog Device-Specific Information

C672x includes an RTI timer module which is used to generate periodic interrupts. This module also includes an optional digital watchdog feature. [Figure 4-42](#) contains a block diagram of the RTI module.



**Figure 4-42. RTI Timer Block Diagram**

The RTI timer module consists of two independent counters which are both clocked from SYSCLK2 (but may be started individually and may have different prescaler settings).

The counters provide the timebase against which four output comparators operate. These comparators may be programmed to generate periodic interrupts. The comparators include an adder which automatically updates the compare value after each periodic interrupt. This means that the DSP only needs to initialize the comparator once with the interrupt period.

The two input captures can be triggered from any of the McASP0, McASP1, or McASP2 DMA events. The device configuration register which selects the McASP events to measure is defined in [Table 4-37](#).

Measuring the time difference between these events provides an accurate measure of the sample rates at which the McASPs are transmitting and receiving. This measurement can be useful as a hardware assist for a software asynchronous sample rate converter algorithm.

The digital watchdog is disabled by default. Once enabled, a sequence of two 16-bit key values (0xE51A followed by 0xA35C in two separate writes) must be continually written to the key register before the watchdog counter counts down to zero; otherwise, the DSP will be reset. This feature can be used to provide an added measure of robustness against a software failure. If the application fails and ceases to write to the watchdog key; the watchdog will respond by resetting the DSP and thereby restarting the application.

Note that Counter 0 and Compare 0 are used by DSP BIOS to generate the tick counter it requires; however, Capture 0 is still available for use by the application as well as the remaining RTI resources.

#### 4.16.2 RTI/Digital Watchdog Registers Description(s)

Table 4-36 is a list of the RTI registers.

**Table 4-36. RTI Registers**

| BYTE ADDRESS                                                | REGISTER NAME | DESCRIPTION                                                                                                             |
|-------------------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------|
| <b>Device-Level Configuration Registers Controlling RTI</b> |               |                                                                                                                         |
| 0x4000 0014                                                 | CFGRTI        | Selects the sources for the RTI input captures from among the six McASP DMA event.                                      |
| <b>RTI Internal Registers</b>                               |               |                                                                                                                         |
| 0x4200 0000                                                 | RTIGCTRL      | Global Control Register. Starts / stops the counters.                                                                   |
| 0x4200 0004                                                 | Reserved      | Reserved bit.                                                                                                           |
| 0x4200 0008                                                 | RTICAPCTRL    | Capture Control. Controls the capture source for the counters.                                                          |
| 0x4200 000C                                                 | RTICOMPCTRL   | Compare Control. Controls the source for the compare registers.                                                         |
| 0x4200 0010                                                 | RTIFRC0       | Free-Running Counter 0. Current value of free-running counter 0.                                                        |
| 0x4200 0014                                                 | RTIUC0        | Up-Counter 0. Current value of prescale counter 0.                                                                      |
| 0x4200 0018                                                 | RTICPUC0      | Compare Up-Counter 0. Compare value compared with prescale counter 0.                                                   |
| 0x4200 0020                                                 | RTICAFRC0     | Capture Free-Running Counter 0. Current value of free-running counter 0 on external event.                              |
| 0x4200 0024                                                 | RTICAUC0      | Capture Up-Counter 0. Current value of prescale counter 0 on external event.                                            |
| 0x4200 0030                                                 | RTIFRC1       | Free-Running Counter 1. Current value of free-running counter 1.                                                        |
| 0x4200 0034                                                 | RTIUC1        | Up-Counter 1. Current value of prescale counter 1.                                                                      |
| 0x4200 0038                                                 | RTICPUC1      | Compare Up-Counter 1. Compare value compared with prescale counter 1.                                                   |
| 0x4200 0040                                                 | RTICAFRC1     | Capture Free-Running Counter 1. Current value of free-running counter 1 on external event.                              |
| 0x4200 0044                                                 | RTICAUC1      | Capture Up-Counter 1. Current value of prescale counter 1 on external event.                                            |
| 0x4200 0050                                                 | RTICOMP0      | Compare 0. Compare value to be compared with the counters.                                                              |
| 0x4200 0054                                                 | RTIUDCP0      | Update Compare 0. Value to be added to the compare register 0 value on compare match.                                   |
| 0x4200 0058                                                 | RTICOMP1      | Compare 1. Compare value to be compared with the counters.                                                              |
| 0x4200 005C                                                 | RTIUDCP1      | Update Compare 1. Value to be added to the compare register 1 value on compare match.                                   |
| 0x4200 0060                                                 | RTICOMP2      | Compare 2. Compare value to be compared with the counters.                                                              |
| 0x4200 0064                                                 | RTIUDCP2      | Update Compare 2. Value to be added to the compare register 2 value on compare match.                                   |
| 0x4200 0068                                                 | RTICOMP3      | Compare 3. Compare value to be compared with the counters.                                                              |
| 0x4200 006C                                                 | RTIUDCP3      | Update Compare 3. Value to be added to the compare register 3 value on compare match.                                   |
| 0x4200 0070                                                 | Reserved      | Reserved bit.                                                                                                           |
| 0x4200 0074                                                 | Reserved      | Reserved bit.                                                                                                           |
| 0x4200 0080                                                 | RTISETINT     | Set Interrupt Enable. Sets interrupt enable bits int RTIINTCTRL without having to do a read-modify-write operation.     |
| 0x4200 0084                                                 | RTICLEARINT   | Clear Interrupt Enable. Clears interrupt enable bits int RTIINTCTRL without having to do a read-modify-write operation. |
| 0x4200 0088                                                 | RTIINTFLAG    | Interrupt Flags. Interrupt pending bits.                                                                                |

**Table 4-36. RTI Registers (continued)**

| BYTE ADDRESS | REGISTER NAME | DESCRIPTION                                                                 |
|--------------|---------------|-----------------------------------------------------------------------------|
| 0x4200 0090  | RTIDWDCTRL    | Digital Watchdog Control. Enables the Digital Watchdog.                     |
| 0x4200 0094  | RTIDWDPRLD    | Digital Watchdog Preload. Sets the experation time of the Digital Watchdog. |
| 0x4200 0098  | RTIWDSTATUS   | Watchdog Status. Reflects the status of Analog and Digital Watchdog.        |
| 0x4200 009C  | RTIWDKEY      | Watchdog Key. Correct written key values discharge the external capacitor.  |
| 0x4200 00A0  | RTIDWDCNTR    | Digital Watchdog Down-Counter                                               |

Figure 4-43 shows the bit layout of the CFGRTI register and Table 4-37 contains a description of the bits.



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

**Figure 4-43. CFGRTI Register Bit Layout (0x4000 0014)**
**Table 4-37. CFGRTI Register Bit Field Description (0x4000 0014)**

| BIT NO. | NAME     | RESET VALUE | READ WRITE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                         |
|---------|----------|-------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:7,3  | Reserved | N/A         | N/A        | Reads are indeterminate. Only 0s should be written to these bits.                                                                                                                                                                                                                                                                                                   |
| 6:4     | CAPSEL1  | 0           | R/W        | CAPSEL0 selects the input to the RTI Input Capture 0 function.<br>CAPSEL1 selects the input to the RTI Input Capture 1 function.                                                                                                                                                                                                                                    |
| 2:0     | CAPSEL0  | 0           | R/W        | The encoding is the same for both fields:<br>000 = Select McASP0 Transmit DMA Event<br>001 = Select McASP0 Receive DMA Event<br>010 = Select McASP1 Transmit DMA Event<br>011 = Select McASP1 Receive DMA Event<br>100 = Select McASP2 Transmit DMA Event<br>101 = Select McASP2 Receive DMA Event<br>Other values are reserved and their effect is not determined. |

#### 4.17 External Clock Input From Oscillator or CLKIN Pin

The C672x device includes two choices to provide an external clock input, which is fed to the on-chip PLL to generate high-frequency system clocks. These options are illustrated in [Figure 4-44](#).

- [Figure 4-44](#) (a) illustrates the option that uses an on-chip 1.2-V oscillator with external crystal circuit. (TI strongly encourages each customer to submit samples of the device to the crystal vendors for validation. The vendors are equipped to determine what load capacitors will best tune their crystal to the microcontroller device for optimum start-up and operation over temperature/voltage extremes.)
- [Figure 4-44](#) (b) illustrates the option that uses an external 3.3-V LVCMSO-compatible clock input with the CLKIN pin.

Note that the two clock inputs are logically combined internally before the PLL so the clock input that is not used must be tied to ground.



**Figure 4-44. C672x Clock Input Options**

If the on-chip oscillator is chosen, then the recommended component values for [Figure 4-44](#) (a) are listed in [Table 4-38](#).

**Table 4-38. Recommended On-Chip Oscillator Components**

| FREQUENCY | XTAL TYPE | X <sub>1</sub>   | C <sub>5</sub> <sup>(1)</sup> | C <sub>6</sub> <sup>(1)</sup> | C <sub>7</sub> | C <sub>8</sub> | R <sub>B</sub> | R <sub>S</sub> |
|-----------|-----------|------------------|-------------------------------|-------------------------------|----------------|----------------|----------------|----------------|
| 22.579    | AT-49     | KDS 1AF225796A   | 470 pF                        | 470 pF                        | 8 pF           | 8 pF           | 1 MΩ           | 0 Ω            |
| 22.579    | SMD-49    | KDS 1AS225796AG  | 470 pF                        | 470 pF                        | 8 pF           | 8 pF           | 1 MΩ           | 0 Ω            |
| 24.576    | AT-49     | KDS 1AF245766AAA | 470 pF                        | 470 pF                        | 8 pF           | 8 pF           | 1 MΩ           | 0 Ω            |
| 24.576    | SMD-49    | KDS 1AS245766AHA | 470 pF                        | 470 pF                        | 8 pF           | 8 pF           | 1 MΩ           | 0 Ω            |

(1) Capacitors C<sub>5</sub> and C<sub>6</sub> are used to reduce oscillator jitter, but are optional. If C<sub>5</sub> and C<sub>6</sub> are not used, then the node connecting capacitors C<sub>7</sub> and C<sub>8</sub> should be tied to OSCV<sub>SS</sub> and OSCV<sub>DD</sub> should be tied to CV<sub>DD</sub>.

#### 4.17.1 Clock Electrical Data/Timing

Table 4-39 assumes testing over recommended operating conditions.

**Table 4-39. CLKIN Timing Requirements**

| NO. |               | MIN              | MAX | UNIT |
|-----|---------------|------------------|-----|------|
| 1   | $f_{osc}$     | 12               | 25  | MHz  |
| 2   | $t_c(CLKIN)$  | 20               |     | ns   |
| 3   | $t_w(CLKINH)$ | 0.4 $t_c(CLKIN)$ |     | ns   |
| 4   | $t_w(CLKINL)$ | 0.4 $t_c(CLKIN)$ |     | ns   |
| 5   | $t_t(CLKIN)$  |                  | 5   | ns   |
| 6   | $f_{PLL}$     | 12               | 50  | MHz  |

## 4.18 Phase-Locked Loop (PLL)

### 4.18.1 PLL Device-Specific Information

The C672x DSP generates the high-frequency internal clocks it requires through an on-chip PLL.

The input to the PLL is either from the on-chip oscillator (OSCIN pin) or from an external clock on the CLKIN pin. The PLL outputs four clocks that have programmable divider options. [Figure 4-45](#) illustrates the PLL Topology.

The PLL is disabled by default after a device reset. It must be configured by software according to the allowable operating conditions listed in [Table 4-40](#) before enabling the DSP to run from the PLL by setting PLLEN = 1.



**Figure 4-45. PLL Topology**

**Table 4-40. Allowed PLL Operating Conditions**

| PARAMETER                                                                      | DEFAULT VALUE | ALLOWED SETTING OR RANGE |                                |
|--------------------------------------------------------------------------------|---------------|--------------------------|--------------------------------|
|                                                                                |               | MIN                      | MAX                            |
| 1 PLLRST = 1 assertion time during initialization                              | N/A           | 125 ns                   |                                |
| 2 Lock time before setting PLLEN = 1. After changing D0, PLLM, or input clock. | N/A           | 187.5 $\mu$ s            |                                |
| 3 PLL input frequency (PLLREF after D0 <sup>(1)</sup> )                        |               | 12 MHz                   | 50 MHz                         |
| 4 PLL multiplier values (PLLM)                                                 | x13           | x4                       | x25                            |
| 5 PLL output frequency (PLLOUT before dividers D1, D2, D3) <sup>(2)</sup>      | N/A           | 140 MHz                  | 600 MHz                        |
| 6 SYSCLK1 frequency (set by PLLM and dividers D0, D1)                          | PLLOUT/1      |                          | Device Frequency Specification |
| 7 SYSCLK2 frequency (set by PLLM and dividers D0, D2)                          | PLLOUT/2      | /2, /3, or /4 of SYSCLK1 |                                |
| 8 SYSCLK3 frequency (set by PLLM and dividers D0, D3)                          | PLLOUT/3      |                          | EMIF Frequency Specification   |

(1) Some values for the D0 divider produce results outside of this range and should not be selected.

(2) In general, selecting the PLL output clock rate closest to the maximum frequency will decrease clock jitter.

**CAUTION**

SYSCLK1, SYSCLK2, SYSCLK3 must be configured as aligned by setting ALNCTL[2:0] to '1'; and the PLLCMD.GOSET bit must be written every time the dividers D1, D2, and D3 are changed in order to make sure the change takes effect and preserves alignment.

**CAUTION**

When changing the PLL parameters which affect the SYSCLK1, SYSCLK2, SYSCLK3 dividers, the bridge BR2 in Figure 2-4 must be reset by the CFGBRIDGE register. See Table 2-7.

The PLL is an analog circuit and is sensitive to power supply noise. Therefore it has a dedicated 3.3-V power pin (PLLHV) that should be connected to DV<sub>DD</sub> at the board level through an external filter, as illustrated in Figure 4-46.



**Figure 4-46. PLL Power Supply Filter**

#### 4.18.2 PLL Registers Description(s)

Table 4-41 is a list of the PLL registers. For more information about these registers, see the *TMS320C672x DSP Software-Programmable Phase-Locked Loop (PLL) Controller Reference Guide* (literature number SPRU879).

**Table 4-41. PLL Controller Registers**

| BYTE ADDRESS | REGISTER NAME | DESCRIPTION                                       |
|--------------|---------------|---------------------------------------------------|
| 0x4100 0000  | PLLPIID       | PLL controller peripheral identification register |
| 0x4100 0100  | PLLCSR        | PLL control/status register                       |
| 0x4100 0110  | PLLM          | PLL multiplier control register                   |
| 0x4100 0114  | PLLDIV0       | PLL controller divider register 0                 |
| 0x4100 0118  | PLLDIV1       | PLL controller divider register 1                 |
| 0x4100 011C  | PLLDIV2       | PLL controller divider register 2                 |
| 0x4100 0120  | PLLDIV3       | PLL controller divider register 3                 |
| 0x4100 0138  | PLLCMD        | PLL controller command register                   |
| 0x4100 013C  | PLLSTAT       | PLL controller status register                    |
| 0x4100 0140  | ALNCTL        | PLL controller clock align control register       |
| 0x4100 0148  | CKEN          | Clock enable control register                     |
| 0x4100 014C  | CKSTAT        | Clock status register                             |
| 0x4100 0150  | SYSTAT        | SYSCLK status register                            |

## 5 Application Example

Figure 5-1 illustrates a high-level block diagram of the device and other devices to which it may typically connect. See [Section 1.2](#) for an overview of each major block.



**Figure 5-1. SM320C6727B Audio DSP System Diagram**

## 6 Mechanical Data

### 6.1 Package Thermal Resistance Characteristics

Table 6-1 provides the thermal characteristics for the recommended package type used on the SM320C6727B DSP.

**Table 6-1. Thermal Characteristics for GDH Package**

| NO.                                                                       |                |                                            | °C/W | AIR FLOW<br>(m/s) |
|---------------------------------------------------------------------------|----------------|--------------------------------------------|------|-------------------|
| Two-Signal, Two-Plane, 101.5 x 114.5 x 1.6 mm , 2-oz Cu. EIA/JESD51-9 PCB |                |                                            |      |                   |
| 1                                                                         | $R\theta_{JA}$ | Thermal Resistance Junction to Ambient     | 25   | 0                 |
| 2                                                                         | $R\theta_{JB}$ | Thermal Resistance Junction to Board       | 14.5 | 0                 |
| 3                                                                         | $R\theta_{JC}$ | Thermal Resistance Junction to Top of Case | 10   | 0                 |
| 4                                                                         | $\Psi_{JB}$    | Thermal Metric Junction to Board           | 14   | 0                 |
| 5                                                                         | $\Psi_{JT}$    | Thermal Metric Junction to Top of Case     | 0.39 | 0                 |

### 6.2 Packaging Information

The following packaging information reflects the most current released data available for the designated device. This data is subject to change without notice and without revision of this document.

**PACKAGING INFORMATION**

| Orderable Device  | Status <sup>(1)</sup> | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples (Requires Login) |
|-------------------|-----------------------|--------------|-----------------|------|-------------|-------------------------|------------------|------------------------------|--------------------------|
| SM320C6727BGDHMEP | ACTIVE                | BGA          | GDH             | 256  | 90          | TBD                     | SNPB             | Level-3-220C-168 HR          |                          |
| V62/11617-01XE    | ACTIVE                | BGA          | GDH             | 256  | 90          | TBD                     | SNPB             | Level-3-220C-168 HR          |                          |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## MECHANICAL DATA

### GDH (S-PBGA-N256)

### PLASTIC BALL GRID ARRAY



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Thermally enhanced plastic package.

**IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products               | Applications                                                                                                                |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Audio                  | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                                                                      |
| Amplifiers             | <a href="http://amplifier.ti.com">amplifier.ti.com</a>                                                                      |
| Data Converters        | <a href="http://dataconverter.ti.com">dataconverter.ti.com</a>                                                              |
| DLP® Products          | <a href="http://www.dlp.com">www.dlp.com</a>                                                                                |
| DSP                    | <a href="http://dsp.ti.com">dsp.ti.com</a>                                                                                  |
| Clocks and Timers      | <a href="http://www.ti.com/clocks">www.ti.com/clocks</a>                                                                    |
| Interface              | <a href="http://interface.ti.com">interface.ti.com</a>                                                                      |
| Logic                  | <a href="http://logic.ti.com">logic.ti.com</a>                                                                              |
| Power Mgmt             | <a href="http://power.ti.com">power.ti.com</a>                                                                              |
| Microcontrollers       | <a href="http://microcontroller.ti.com">microcontroller.ti.com</a>                                                          |
| RFID                   | <a href="http://www.ti-rfid.com">www.ti-rfid.com</a>                                                                        |
| OMAP Mobile Processors | <a href="http://www.ti.com/omap">www.ti.com/omap</a>                                                                        |
| Wireless Connectivity  | <a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a>                                        |
|                        | <b>Communications and Telecom</b> <a href="http://www.ti.com/communications">www.ti.com/communications</a>                  |
|                        | <b>Computers and Peripherals</b> <a href="http://www.ti.com/computers">www.ti.com/computers</a>                             |
|                        | <b>Consumer Electronics</b> <a href="http://www.ti.com/consumer-apps">www.ti.com/consumer-apps</a>                          |
|                        | <b>Energy and Lighting</b> <a href="http://www.ti.com/energy">www.ti.com/energy</a>                                         |
|                        | <b>Industrial</b> <a href="http://www.ti.com/industrial">www.ti.com/industrial</a>                                          |
|                        | <b>Medical</b> <a href="http://www.ti.com/medical">www.ti.com/medical</a>                                                   |
|                        | <b>Security</b> <a href="http://www.ti.com/security">www.ti.com/security</a>                                                |
|                        | <b>Space, Avionics and Defense</b> <a href="http://www.ti.com/space-avionics-defense">www.ti.com/space-avionics-defense</a> |
|                        | <b>Transportation and Automotive</b> <a href="http://www.ti.com/automotive">www.ti.com/automotive</a>                       |
|                        | <b>Video and Imaging</b> <a href="http://www.ti.com/video">www.ti.com/video</a>                                             |

[TI E2E Community Home Page](#)

[e2e.ti.com](#)

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2011, Texas Instruments Incorporated