

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments
TXS0206AYFPR

For any questions, you can email us directly: <a href="mailto:sales@integrated-circuit.com">sales@integrated-circuit.com</a>



Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com













TXS0206A

SCES833B-NOVEMBER 2011-REVISED APRIL 2016

# TXS0206A SD Card Voltage-Translation Transceiver

#### 1 Features

- Level Translator
  - V<sub>CCA</sub> and V<sub>CCB</sub> Range of 1.1 V to 3.6 V
  - Fast Propagation Delay (4.4 ns Maximum When Translating Between 1.8 V and 3 V)
- ESD Protection Exceeds JESD 22
  - 2500-V Human-Body Model (A114-B)
  - 250-V Machine Model (A115-A)
  - 1500-V Charged-Device Model (C101)

### 2 Applications

- Mobile Phones
- Tablet PCs
- Notebooks
- Ultrabook Computers

### 3 Description

The TXS0206A is a level shifter for interfacing microprocessors with MultiMediaCards (MMCs), secure digital (SD) cards, and Memory Stick $^{\text{TM}}$  cards.

The voltage-level translator has two supply voltage pins.  $V_{\rm CCA}$  as well as  $V_{\rm CCB}$  can be operated over the full range of 1.1 V to 3.6 V. The TXS0206A enables system designers to easily interface applications processors or digital basebands to memory cards and SDIO peripherals operating at a different I/O voltage level.

The TXS0206A is offered in a 20-bump wafer chip scale package (WCSP). This package has dimensions of 1.96 mm  $\times$  1.56 mm, with a 0.4-mm ball pitch for effective board-space savings. Memory cards are widely used in mobile phones, PDAs, digital cameras, personal media players, camcorders, settop boxes, etc. Low static power consumption and small package size make the TXS0206A an ideal choice for these applications.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE         |  |
|-------------|------------|-------------------|--|
| TXS0206A    | DSBGA (20) | 1.96 mm × 1.56 mm |  |

 For all available packages, see the orderable addendum at the end of the data sheet.

#### **Application Example**





Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### **TXS0206A**

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

www.ti.com

### **Table of Contents**

| 1 | Features 1                                                                       | 7  | Parameter Measurement Information                | 15               |
|---|----------------------------------------------------------------------------------|----|--------------------------------------------------|------------------|
| 2 | Applications 1                                                                   | 8  | Detailed Description                             | 16               |
| 3 | Description 1                                                                    |    | 8.1 Overview                                     | 16               |
| 4 | Revision History2                                                                |    | 8.2 Functional Block Diagram                     | 16               |
| 5 | Pin Configuration and Functions3                                                 |    | 8.3 Feature Description                          | 17               |
| 6 | Specifications4                                                                  |    | 8.4 Device Functional Modes                      | 18               |
| • | 6.1 Absolute Maximum Ratings                                                     | 9  | Application and Implementation                   | 19               |
|   | 6.2 ESD Ratings 4                                                                |    | 9.1 Application Information                      | 19               |
|   | 6.3 Recommended Operating Conditions 5                                           |    | 9.2 Typical Application                          | 19               |
|   | 6.4 Thermal Information                                                          |    | 9.3 System Examples                              | 21               |
|   | 6.5 Electrical Characteristics                                                   | 10 | Power Supply Recommendations                     | <mark>2</mark> 2 |
|   | 6.6 Timing Requirements—V <sub>CCA</sub> = 1.2 V ± 0.1 V 7                       | 11 | Layout                                           | <mark>22</mark>  |
|   | 6.7 Timing Requirements—V <sub>CCA</sub> = 1.8 V ± 0.15 V 8                      |    | 11.1 Layout Guidelines                           | 22               |
|   | 6.8 Timing Requirements—V <sub>CCA</sub> = 3.3 V ± 0.3 V 8                       |    | 11.2 Layout Example                              | 23               |
|   | 6.9 Switching Characteristics—V <sub>CCA</sub> = 1.2 V ± 0.1 V 9                 | 12 | Device and Documentation Support                 | <mark>2</mark> 4 |
|   | 6.10 Switching Characteristics—V <sub>CCA</sub> = 1.8 V ± 0.15 V                 |    | 12.1 Documentation Support                       | 24               |
|   |                                                                                  |    | 12.2 Community Resources                         | <mark>2</mark> 4 |
|   | 6.11 Switching Characteristics— $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ . 11 |    | 12.3 Trademarks                                  | 24               |
|   | 6.12 Operating Characteristics —V <sub>CCA</sub> = 1.2 V 12                      |    | 12.4 Electrostatic Discharge Caution             | <mark>2</mark> 4 |
|   | 6.13 Operating Characteristics —V <sub>CCA</sub> = 1.8 V 13                      |    | 12.5 Glossary                                    | <mark>2</mark> 4 |
|   | 6.14 Operating Characteristics — V <sub>CCA</sub> = 3.3 V                        | 13 | Mechanical, Packaging, and Orderable Information | 24               |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision A (May 2012) to Revision B

Page

| • | Added Device Information table, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and |   |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|   | Documentation Support section, and Mechanical, Packaging, and Orderable Information section.                                                                                                                      | 1 |
| • | Deleted the ordering information. See POA at the end of the datasheet                                                                                                                                             | 1 |

Product Folder Links: TXS0206A

Submit Documentation Feedback

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



www.ti.com

**TXS0206A** 

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

# **Pin Configuration and Functions**

YFP Package 20-Pin DSBGA **Top View** 



#### **Pin Assignments**

|   | 1     | 2                | 3         | 4     |
|---|-------|------------------|-----------|-------|
| Α | DAT2A | V <sub>CCA</sub> | WP        | DAT2B |
| В | DAT3A | CD               | $V_{CCB}$ | DAT3B |
| С | CMDA  | GND              | GND       | CMDB  |
| D | DAT0A | CLKA             | CLKB      | DAT0B |
| E | DAT1A | CLK-f            | EN        | DAT1B |

#### **Pin Functions**

| PIN |                  | TYPE | DESCRIPTION                                                                                                                                                                    |
|-----|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME             | ITPE | DESCRIPTION                                                                                                                                                                    |
| A1  | DAT2A            | I/O  | Data bit 2 connected to host. Referenced to $V_{CCA}$ . Includes a 40-k $\Omega$ pullup resistor to $V_{CCA}$ .                                                                |
| A2  | $V_{CCA}$        | Pwr  | A-port supply voltage. V <sub>CCA</sub> powers all A-port I/Os and control inputs.                                                                                             |
| А3  | WP               | 0    | Connected to write protect on the mechanical connector. The WP pin has an internal 100-k $\Omega$ (± 30%) pullup resistor to V <sub>CCA</sub> . Leave unconnected if not used. |
| A4  | DAT2B            | I/O  | Data bit 2 connected to memory card. Referenced to $V_{CCB}$ . Includes a 40-k $\Omega$ pullup resistor to $V_{CCB}$ .                                                         |
| B1  | DAT3A            | I/O  | Data bit 3 connected to host. Referenced to $V_{CCA}$ . Includes a 40-k $\Omega$ pullup resistor to $V_{CCA}$ .                                                                |
| B2  | CD               | 0    | Connected to card detect on the mechanical connector. The CD pin has an internal 100-k $\Omega$ (± 30%) pullup resistor to V <sub>CCA</sub> . Leave unconnected if not used.   |
| B3  | V <sub>CCB</sub> | Pwr  | B-port supply voltage. V <sub>CCB</sub> powers all B-port I/Os.                                                                                                                |
| B4  | DAT3B            | I/O  | Data bit 3 connected to memory card. Referenced to $V_{CCB}$ . Includes a 40-k $\Omega$ pullup resistor to $V_{CCB}$ .                                                         |
| C1  | CMDA             | I/O  | Command bit connected to host. Referenced to $V_{CCA}$ . Includes a 40-k $\Omega$ pullup resistor to $V_{CCA}$ .                                                               |
| C2  | GND              | _    | Ground                                                                                                                                                                         |
| C3  | GND              | _    | Ground                                                                                                                                                                         |
| C4  | CMDB             | I/O  | Command bit connected to memory card. Referenced to $V_{CCB}$ . Includes a 40-k $\Omega$ pullup resistor to $V_{CCB}$ .                                                        |
| D1  | DAT0A            | I/O  | Data bit 0 connected to host. Referenced to $V_{CCA}$ . Includes a 40-k $\Omega$ pullup resistor to $V_{CCA}$ .                                                                |
| D2  | CLKA             | - 1  | Clock signal connected to host. Referenced to V <sub>CCA</sub> .                                                                                                               |
| D3  | CLKB             | 0    | Clock signal connected to memory card. Referenced to V <sub>CCB</sub> .                                                                                                        |
| D4  | DAT0B            | I/O  | Data bit 0 connected to memory card. Referenced to $V_{CCB}$ . Includes a 40-k $\Omega$ pullup resistor to $V_{CCB}$ .                                                         |
| E1  | DAT1A            | I/O  | Data bit 1 connected to host. Referenced to $V_{CCA}$ . Includes a 40-k $\Omega$ pullup resistor to $V_{CCA}$ .                                                                |
| E2  | CLK-f            | 0    | Clock feedback to host for resynchronizing data to a processor. Leave unconnected if not used.                                                                                 |
| E3  | EN               | I    | Enable/disable control. Pull EN low to place all outputs in Hi-Z state. Referenced to V <sub>CCA</sub> .                                                                       |
| E4  | DAT1B            | I/O  | Data bit 1 connected to memory card. Referenced to $V_{CCB}$ . Includes a 40-k $\Omega$ pullup resistor to $V_{CCB}$ .                                                         |

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### **TXS0206A**

SCES833B-NOVEMBER 2011-REVISED APRIL 2016

www.ti.com

### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                                        |                    | MIN  | MAX         | UNIT |
|------------------|------------------------------------------------------------------------|--------------------|------|-------------|------|
| V <sub>CCA</sub> | Supply voltage, A-Port                                                 |                    | -0.5 | 4.6         | V    |
| $V_{CCB}$        | Supply voltage, B-Port                                                 | -0.5               | 4.6  | V           |      |
|                  |                                                                        | I/O ports (A port) | -0.5 | 4.6         |      |
| VI               | Input voltage                                                          | I/O ports (B port) | -0.5 | 4.6         | V    |
|                  |                                                                        | Control inputs     | -0.5 | 4.6         |      |
| .,               | Voltage range applied to any output in the high-impedance or power-off | A port             | -0.5 | 4.6         | V    |
| Vo               | state                                                                  | B port             | -0.5 | 4.6         |      |
| .,               | Voltage range applied to any output in the high or low state           | A port             | -0.5 | 4.6         | V    |
| Vo               |                                                                        | B port             | -0.5 | 4.6         | V    |
| I <sub>IK</sub>  | Input clamp current                                                    | V <sub>I</sub> < 0 |      | <b>-</b> 50 | mA   |
| I <sub>OK</sub>  | Output clamp current                                                   | V <sub>O</sub> < 0 |      | <b>-</b> 50 | mA   |
| Io               | Continuous output current                                              |                    |      |             | mA   |
|                  | Continuous current through V <sub>CCA</sub> or GND                     |                    |      | ±100        | mA   |
| T <sub>stg</sub> | Storage temperature                                                    | -65                | 150  | °C          |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                      |                         |                                                                                | VALUE | UNIT |
|----------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                      |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2500 |      |
| V <sub>(ESD)</sub> E | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |
|                      |                         | Machine model (MM)                                                             | ±250  |      |

<sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

 ${\bf Contact\ us:\ sales@integrated\text{-}circuit.com\ Website:\ www.integrated\text{-}circuit.com}$ 



**TXS0206A** 

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

### 6.3 Recommended Operating Conditions

See<sup>(1)</sup>

www.ti.com

|                  |                                         |                                          | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN                     | MAX                   | UNIT |  |
|------------------|-----------------------------------------|------------------------------------------|------------------|------------------|-------------------------|-----------------------|------|--|
| V <sub>CCA</sub> | Supply voltage                          |                                          |                  |                  | 1.1                     | 3.6                   | V    |  |
| V <sub>CCB</sub> | Supply voltage                          |                                          |                  |                  | 1.1                     | 3.6                   | V    |  |
|                  |                                         | A-Port CMD and                           | 1.1 V to 1.95 V  | 1.1 V to 1.95 V  |                         |                       |      |  |
| V <sub>IH</sub>  | High-level input voltage                | DATA I/Os<br>B-Port CMD and<br>DATA I/Os | 1.95 V to 3.6 V  | 1.95 V to 3.6 V  | V <sub>CCI</sub> - 0.2  | V <sub>CCI</sub>      | V    |  |
|                  |                                         | EN and CLKA                              | 1.1 V to 3.6 V   | 1.1 V to 3.6 V   | V <sub>CCI</sub> × 0.65 | V <sub>CCI</sub>      |      |  |
|                  |                                         | A-Port CMD and                           | 1.1 V to 1.95 V  | 1.1 V to 1.95 V  |                         |                       |      |  |
| $V_{IL}$         | Low-level input voltage                 | DATA I/Os<br>B-Port CMD and<br>DATA I/Os | 1.95 V to 3.6 V  | 1.95 V to 3.6 V  | 0                       | 0.15                  | V    |  |
|                  |                                         | EN and CLKA                              | 1.1 V to 3.6 V   | 1.1 V to 3.6 V   | 0                       | $V_{CCI} \times 0.35$ |      |  |
| 1/               | Output valtage                          | Active state                             |                  |                  | 0                       | $V_{CCO}$             | V    |  |
| Vo               | Output voltage                          | 3-state                                  |                  |                  | 0                       | 3.6                   | V    |  |
|                  |                                         | ·                                        | 1.1 V to 3.6 V   |                  |                         | -100                  | μΑ   |  |
|                  |                                         |                                          | 1.1 V to 1.3 V   |                  |                         | -0.5                  |      |  |
|                  | Liber lavel avenue av                   |                                          | 1.4 V to 1.6 V   | 4.4.1/4- 0.0.1/  |                         | -1                    |      |  |
| I <sub>OH</sub>  | High-level output cu                    | irrent (CLK-i output)                    | 1.65 V to 1.95 V | 1.1 V to 3.6 V   |                         | -2                    | mA   |  |
|                  |                                         |                                          | 2.3 V to 2.7 V   |                  |                         | -4                    |      |  |
|                  |                                         |                                          | 3 V to 3.6 V     |                  |                         | -8                    |      |  |
|                  |                                         |                                          | 1.1 V to 3.6 V   | 1.1 V to 2.6 V   | 100                     |                       | μΑ   |  |
|                  | Low-level output current (CLK-f output) |                                          | 1.1 V to 1.3 V   |                  |                         | 0.5                   |      |  |
|                  |                                         |                                          | 1.4 V to 1.6 V   |                  |                         | 1                     |      |  |
| I <sub>OL</sub>  | Low-level output cu                     | rrent (CLK-i output)                     | 1.65 V to 1.95 V | 1.1 V to 3.6 V   |                         | 2                     | mA   |  |
|                  |                                         |                                          | 2.3 V to 2.7 V   |                  |                         | 4                     |      |  |
|                  |                                         |                                          | 3 V to 3.6 V     |                  | 8                       |                       |      |  |
|                  |                                         |                                          |                  | 1.1 V to 3.6 V   |                         | -100                  | μΑ   |  |
|                  |                                         |                                          |                  | 1.1 V to 1.3 V   |                         | -0.5                  |      |  |
|                  | High lovel cutout ou                    | errant (CLIV autaut)                     | 4.4.1/ += 2.6.1/ | 1.4 V to 1.6 V   |                         | -1                    |      |  |
| I <sub>OH</sub>  | High-level output cu                    | irrent (CLK output)                      | 1.1 V to 3.6 V   | 1.65 V to 1.95 V |                         | -2                    |      |  |
|                  |                                         |                                          |                  | 2.3 V to 2.7 V   |                         | -4                    |      |  |
|                  |                                         |                                          |                  | 3 V to 3.6 V     |                         | -8                    |      |  |
|                  |                                         |                                          |                  | 1.1 V to 3.6 V   |                         | 100                   | μΑ   |  |
|                  |                                         |                                          |                  | 1.1 V to 1.3 V   |                         | 0.5                   |      |  |
|                  | Laurland                                | rrant (CLIV autaut)                      | 4.4.1/4-0.01/    | 1.4 V to 1.6 V   |                         | 1                     |      |  |
| l <sub>OL</sub>  | Low-level output cu                     | ment (CLK output)                        | 1.1 V to 3.6 V   | 1.65 V to 1.95 V |                         | 2                     | mA   |  |
|                  |                                         |                                          | 2.3 V to 2.7 V   |                  | 4                       | 1                     |      |  |
|                  |                                         |                                          | 3 V to 3.6 V     |                  | 8                       |                       |      |  |
| Δt/Δν            | Input transition rise                   | or fall rate                             |                  |                  |                         | 5                     | ns/V |  |
| T <sub>A</sub>   | Operating free-air to                   | emperature                               |                  |                  | -40                     | 85                    | °C   |  |

<sup>(1)</sup> All unused data inputs of the device must be held at V<sub>CCI</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, SCBA004.



Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### **TXS0206A**

SCES833B - NOVEMBER 2011-REVISED APRIL 2016

www.ti.com

#### 6.4 Thermal Information

| <del>••••</del>        | 71 Thomas information                        |             |      |  |  |  |  |  |
|------------------------|----------------------------------------------|-------------|------|--|--|--|--|--|
|                        |                                              | TXS0206A    |      |  |  |  |  |  |
|                        | THERMAL METRIC <sup>(1)</sup>                | YFP (DSBGA) | UNIT |  |  |  |  |  |
|                        |                                              | 20 PINS     |      |  |  |  |  |  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 71.1        | °C/W |  |  |  |  |  |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 0.5         | °C/W |  |  |  |  |  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 10.4        | °C/W |  |  |  |  |  |
| ΨЈТ                    | Junction-to-top characterization parameter   | 2           | °C/W |  |  |  |  |  |
| ΨЈВ                    | Junction-to-board characterization parameter | 10.4        | °C/W |  |  |  |  |  |
|                        |                                              |             |      |  |  |  |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| F               | PARAMETER                          | TEST CONDITIONS            | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN                    | TYP <sup>(1)</sup> MAX | UNIT |
|-----------------|------------------------------------|----------------------------|------------------|------------------|------------------------|------------------------|------|
| V <sub>OH</sub> |                                    | I <sub>OH</sub> = -100 μA  | 1.1 V to 3.6 V   | 1.65 V to 3.6 V  | V <sub>CCA</sub> × 0.8 |                        |      |
|                 |                                    | $I_{OH} = -0.5 \text{ mA}$ | 1.1 V            | 1.65 V to 3.6 V  | 0.8                    |                        |      |
|                 | A port                             | $I_{OH} = -1 \text{ mA}$   | 1.4 V            | 1.65 V to 3.6 V  | 1.05                   |                        |      |
|                 | (CLK-f output)                     | $I_{OH} = -2 \text{ mA}$   | 1.65 V           | 1.65 V to 3.6 V  | 1.2                    |                        |      |
|                 |                                    | $I_{OH} = -4 \text{ mA}$   | 2.3 V            | 1.65 V to 3.6 V  | 1.75                   |                        | V    |
| Ì               |                                    | $I_{OH} = -8 \text{ mA}$   | 3 V              | 1.65 V to 3.6 V  | 2.3                    |                        |      |
|                 | A port<br>(DAT and CMD<br>outputs) | I <sub>OH</sub> = -20 μA   | 1.1 V to 3.6 V   | 1.65 V to 3.6 V  | V <sub>CCA</sub> × 0.8 |                        |      |
|                 |                                    | I <sub>OL</sub> = 100 μA   | 1.1 V to 3.6 V   | 1.65 V to 3.6 V  |                        | $V_{CCA} \times 0.2$   |      |
|                 |                                    | $I_{OL} = 0.5 \text{ mA}$  | 1.1 V            | 1.65 V to 3.6 V  |                        | 0.35                   | V    |
|                 | A port<br>(CLK-f output)           | I <sub>OL</sub> = 1 mA     | 1.4 V            | 1.65 V to 3.6 V  |                        | 0.35                   |      |
|                 |                                    | I <sub>OL</sub> = 2 mA     | 1.65 V           | 1.65 V to 3.6 V  |                        | 0.45                   |      |
|                 |                                    | I <sub>OL</sub> = 4 mA     | 2.3 V            | 1.65 V to 3.6 V  |                        | 0.55                   |      |
| $V_{OL}$        |                                    | I <sub>OL</sub> = 8 mA     | 3 V              | 1.65 V to 3.6 V  |                        | 0.7                    |      |
|                 |                                    | I <sub>OL</sub> = 135 μA   | 1.1 V            | 1.65 V to 3.6 V  |                        | 0.4                    |      |
|                 | A port                             | I <sub>OL</sub> = 180 μA   | 1.4 V            | 1.65 V to 3.6 V  |                        | 0.4                    |      |
|                 | (DAT and CMD                       | I <sub>OL</sub> = 220 μA   | 1.65 V           | 1.65 V to 3.6 V  |                        | 0.4                    | V    |
|                 | outputs)                           | I <sub>OL</sub> = 300 μA   | 2.3 V            | 1.65 V to 3.6 V  |                        | 0.4                    |      |
|                 |                                    | I <sub>OL</sub> = 400 μA   | 3 V              | 1.65 V to 3.6 V  |                        | 0.55                   |      |
|                 |                                    | I <sub>OH</sub> = -100 μA  | 1.1 V to 3.6 V   | 1.65 V to 3.6 V  | V <sub>CCB</sub> × 0.8 |                        |      |
|                 | B port                             | $I_{OH} = -2 \text{ mA}$   | 1.1 V to 3.6 V   | 1.65 V           | 1.2                    |                        |      |
| $V_{OH}$        | (CLK output)                       | $I_{OH} = -4 \text{ mA}$   | 1.1 V to 3.6 V   | 2.3 V            | 1.75                   |                        | V    |
| VOH             |                                    | $I_{OH} = -8 \text{ mA}$   | 1.1 V to 3.6 V   | 3 V              | 2.3                    |                        | v    |
|                 | B port<br>(DAT output)             | I <sub>OH</sub> = -20 μA   | 1.1 V to 3.6 V   | 1.65 V to 3.6 V  | V <sub>CCB</sub> × 0.8 |                        |      |

(1) All typical values are at  $T_A = 25$ °C.

www.ti.com

# **Distributor of Texas Instruments: Excellent Integrated System Limited**

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA





**TXS0206A** 

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

### **Electrical Characteristics (continued)**

over recommended operating free-air temperature range (unless otherwise noted)

| F               | PARAMETER              | TEST CONDITIONS                          | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN TYP <sup>(1)</sup> MAX | UNIT |
|-----------------|------------------------|------------------------------------------|------------------|------------------|----------------------------|------|
|                 |                        | I <sub>OL</sub> = 100 μA                 | 1.1 V to 3.6 V   | 1.65 V to 3.6 V  | $V_{CCB} \times 0.2$       |      |
|                 | Doort                  | I <sub>OL</sub> = 2 mA                   | 1.1 V to 3.6 V   | 1.65 V           | 0.45                       | V    |
|                 | B port                 | I <sub>OL</sub> = 4 mA                   | 1.1 V to 3.6 V   | 2.3 V            | 0.55                       | V    |
| .,              |                        | I <sub>OL</sub> = 8 mA                   | 1.1 V to 3.6 V   | 3 V              | 0.7                        |      |
| V <sub>OL</sub> |                        | I <sub>OL</sub> = 135 μA                 | 1.1 V to 3.6 V   | 1.65 V to 3.6 V  | 0.4                        |      |
|                 | B port<br>(DAT output) | I <sub>OL</sub> = 220 μA                 | 1.1 V to 3.6 V   | 1.65 V           | 0.4                        | V    |
|                 |                        | I <sub>OL</sub> = 300 μA                 | 1.1 V to 3.6 V   | 2.3 V            | 0.4                        | V    |
|                 |                        | I <sub>OL</sub> = 300 μA                 | 1.1 V to 3.6 V   | 3 V              | 0.55                       |      |
| I               | Control inputs         | V <sub>I</sub> = V <sub>CCA</sub> or GND | 1.1 V to 3.6 V   | 1.65 V to 3.6 V  | ±1                         | μΑ   |
| $I_{CCA}$       | A port                 | $V_I = V_{CCI}, I_O = 0$                 | 1.1 V to 3.6 V   | 1.65 V to 3.6 V  | 7                          | μA   |
| $I_{CCB}$       | B port                 | $V_I = V_{CCI}, I_O = 0$                 | 1.1 V to 3.6 V   | 1.65 V to 3.6 V  | 11                         | μA   |
| _               | A port                 |                                          |                  |                  | 5.5 6.5                    | ~F   |
| C <sub>io</sub> | B port                 |                                          |                  |                  | 7 9.5                      | pF   |
| _               | Control inputs         | V <sub>I</sub> = V <sub>CCA</sub> or GND |                  |                  | 3.5 4.5                    | ~F   |
| C <sub>i</sub>  | Clock input            | V <sub>I</sub> = V <sub>CCA</sub> or GND |                  |                  | 3 4                        | pF   |

# 6.6 Timing Requirements— $V_{CCA}$ = 1.2 V ± 0.1 V

over recommended operating free-air temperature range (unless otherwise noted)

|                |          |         |                                              | V <sub>CC</sub>                              | MIN MA | X UNIT  |
|----------------|----------|---------|----------------------------------------------|----------------------------------------------|--------|---------|
|                |          |         | Push-pull                                    | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |        | 40      |
|                |          | Command | driving                                      | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |        | 40      |
|                |          | Command | Open-drain                                   | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |        | 1 Mbps  |
| Doto roto      |          |         | driving                                      | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |        | 1       |
| Data rate      | Clock    |         | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |                                              | 40 MHz |         |
|                |          | Clock   | Push-pull                                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |        | 40      |
|                |          | Data    | driving                                      | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |        | 40 Mbns |
|                |          | Data    |                                              | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |        | Mbps 40 |
|                |          | 0       | Push-pull<br>driving                         | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 25     | 20      |
|                |          |         |                                              | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 25     | ns      |
|                |          | Command | Open-drain<br>driving                        | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1      |         |
|                | Pulse    |         |                                              | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1      | μs      |
| t <sub>W</sub> | duration | Clock   |                                              | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 10     | 20      |
|                |          | Clock   | Push-pull                                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 8.3    | ns      |
|                |          | Doto    | driving                                      | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 25     | 200     |
|                |          | Data    |                                              | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 25     | ns      |

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### **TXS0206A**

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

www.ti.com

### 6.7 Timing Requirements— $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$

over recommended operating free-air temperature range (unless otherwise noted)

|                | <u> </u>   | ·       | <u> </u>                                     | V <sub>CC</sub>                              | MIN | MAX | UNIT  |  |
|----------------|------------|---------|----------------------------------------------|----------------------------------------------|-----|-----|-------|--|
|                |            |         | Push-pull                                    | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |     | 60  |       |  |
|                |            | Command | driving                                      | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 60  | Mhna  |  |
|                |            |         | Open-drain                                   | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |     | 1   | Mbps  |  |
| Data rata      | Data anti- |         | driving                                      | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 1   |       |  |
| Data rate      | Clock      |         | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |                                              | 60  | MHz |       |  |
|                |            | CIOCK   | Push-pull                                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 60  | IVITZ |  |
|                |            | Data    | driving                                      | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |     | 60  | Mbps  |  |
|                |            | Data    |                                              | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 60  |       |  |
|                |            |         | Push-pull<br>driving                         | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 17  |     | 20    |  |
|                |            | Command |                                              | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 17  |     | ns    |  |
|                |            | Command | Open-drain                                   | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1   |     |       |  |
| 4              | Pulse      |         | driving                                      | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   |     | μs    |  |
| t <sub>W</sub> | duration   | Clock   |                                              | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 8.3 |     | ns    |  |
|                |            | Clock   | Push-pull                                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 8.3 |     |       |  |
|                |            | Data    | driving                                      | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 17  |     |       |  |
|                |            |         |                                              | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 17  |     | ns    |  |

### 6.8 Timing Requirements— $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over recommended operating free-air temperature range (unless otherwise noted)

|                |          |           |                                             | V <sub>cc</sub>                              | MIN MAX | UNIT |
|----------------|----------|-----------|---------------------------------------------|----------------------------------------------|---------|------|
|                |          |           | Push-pull                                   | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 60      |      |
|                |          | Command   | driving                                     | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 60      | Mhna |
| Data rate      |          | Command   | Open-drain                                  | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1       | Mbps |
|                |          |           | driving                                     | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1       |      |
|                |          | Clock     |                                             | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 55      | MHz  |
|                | Clock    | Push-pull | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 55                                           | IVITZ   |      |
|                |          | Data      | driving                                     | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 60      | Mhna |
|                |          |           |                                             | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 60      | Mbps |
|                |          |           | Push-pull<br>driving                        | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 17      | ns   |
|                |          | Command   |                                             | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 17      | 115  |
|                |          | Command   | Open-drain                                  | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1       |      |
|                | Pulse    |           | driving                                     | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1       | μs   |
| t <sub>W</sub> | duration | Clock     |                                             | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 9       | ns   |
|                |          | Clock     | Push-pull                                   | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 9       | 115  |
|                |          | Data      | driving                                     | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 17      | nc   |
|                |          | Dala      |                                             | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 17      | ns   |



www.ti.com

# Distributor of Texas Instruments: Excellent Integrated System Limited

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



**TXS0206A** 

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

# 6.9 Switching Characteristics— $V_{CCA} = 1.2 \text{ V} \pm 0.1 \text{ V}$

over operating free-air temperature range (unless otherwise noted)

| PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT)   | V <sub>cc</sub>                                                                             | MIN | MAX  | UNIT |
|-----------|-----------------|------------------|---------------------------------------------------------------------------------------------|-----|------|------|
|           | CMDA            | CMDD             | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           |     | 5.7  |      |
|           | CMDA            | CMDB             | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                                 |     | 4.4  |      |
|           | CMDD            | CMDA             | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           |     | 6.7  |      |
|           | CMDB            | CMDA             | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                                 |     | 5.8  |      |
|           | CLIKA           | CLIVD            | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           |     | 6.2  |      |
|           | CLKA            | CLKB             | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                                 |     | 4.5  |      |
| pd        | DATHA           | DATUR            | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           |     | 7.6  | ns   |
|           | DATxA           | DATxB            | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                                 |     | 7.5  |      |
|           | DATAB           | DATVA            | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           |     | 6.3  |      |
|           | DATxB           | DATxA            | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                                 |     | 4.6  |      |
|           | CLIKA           | 01144            | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           |     | 12   |      |
|           | CLKA            | CLK-f            | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                                 |     | 7.9  |      |
|           | - FN            | Dt               | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           |     | 1    |      |
|           | EN              | B-port           | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                                 |     | 1    |      |
| en        |                 |                  | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           |     | 1    | μs   |
|           | EN              | A-port           | V <sub>CCB</sub> = 3.3 V ± 0.3 V                                                            |     | 1    |      |
|           |                 | _                | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           |     | 412  |      |
|           | EN              | B-port           | V <sub>CCB</sub> = 3.3 V ± 0.3 V                                                            |     | 363  |      |
| dis       |                 |                  | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           |     | 423  | ns   |
|           | EN              | A-port           | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                                 |     | 422  |      |
|           |                 |                  | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           | 3.5 | 8.4  |      |
|           | CMDA            | rise time        | V <sub>CCB</sub> = 3.3 V ± 0.3 V                                                            | 3.4 | 8.1  |      |
|           |                 |                  | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           | 1   | 4.7  |      |
| ·A        | CLK-f r         | CLK-f rise time  |                                                                                             | 1   | 4.1  | ns   |
|           |                 |                  |                                                                                             | 3.5 | 8.4  |      |
|           | DATxA rise time |                  | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$<br>$V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 3.4 | 8.1  |      |
|           |                 |                  | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           | 1.4 | 6.5  |      |
|           | CMDB            | CMDB rise time   |                                                                                             | 0.6 | 3.1  |      |
|           |                 | CLKB rise time   |                                                                                             | 0.6 | 5.9  |      |
| rB        | CLKB i          |                  |                                                                                             | 0.5 | 4.3  | ns   |
|           |                 |                  | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$<br>$V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1.4 | 10.9 |      |
|           | DATxB           | rise time        | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                                 | 0.6 | 5    |      |
|           |                 |                  | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           | 2.4 | 5.7  |      |
|           | CMDA            | fall time        | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                                 | 2   | 5.1  |      |
|           |                 |                  | V <sub>CCB</sub> = 1.8 V ± 0.15 V                                                           | 0.8 | 2.5  |      |
| fA        | CLK-f           | fall time        | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                                 | 0.8 | 3    | ns   |
|           |                 |                  | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$                                                | 2.4 | 5.7  |      |
|           | DATxA           | fall time        | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                                 | 1.9 | 5.1  |      |
|           |                 |                  | $V_{CCB} = 0.8 \text{ V} \pm 0.3 \text{ V}$ $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$    | 1.2 | 5.4  |      |
|           | CMDB            | fall time        | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                                 | 0.6 | 3.6  |      |
|           |                 |                  | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$    | 0.6 | 6.3  |      |
| В         | CLKB            | fall time        | $V_{CCB} = 1.3 \text{ V} \pm 0.13 \text{ V}$ $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$    | 0.5 | 4    | ns   |
|           |                 |                  | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$    | 0.6 | 6.3  |      |
|           | DATxB           | fall time        | $V_{CCB} = 1.8 \text{ V} \pm 0.13 \text{ V}$ $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$    | 0.5 | 3.6  |      |
|           | 2               |                  | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$    | 0.0 | 1    |      |
| SK(O)     |                 | to-channel<br>ew |                                                                                             |     |      | ns   |
|           | J.              | <del></del>      | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                                 |     | 1    |      |

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### **TXS0206A**

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

www.ti.com

# Switching Characteristics— $V_{CCA} = 1.2 \text{ V} \pm 0.1 \text{ V}$ (continued)

over operating free-air temperature range (unless otherwise noted)

|               | <b>U</b> (      |                    | ,                                            |         |      |  |
|---------------|-----------------|--------------------|----------------------------------------------|---------|------|--|
| PARAMETER     | FROM<br>(INPUT) | TO<br>(OUTPUT)     | V <sub>cc</sub>                              | MIN MAX | UNIT |  |
|               |                 | Duch pull driving  | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 40      | )    |  |
|               | Command         | Push-pull driving  | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 40      | Mbps |  |
|               |                 | Open-drain driving | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1       |      |  |
| Max data rate |                 |                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1       |      |  |
| Max data rate | Clock           |                    | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 40      |      |  |
|               | Ci              | OCK                | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 60      | MHz  |  |
|               | Data            |                    | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 40      |      |  |
|               |                 |                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 40      | Mbps |  |

# 6.10 Switching Characteristics— $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$

over operating free-air temperature range (unless otherwise noted)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub>                              | MIN | MAX  | UNIT |
|-----------------|-----------------|----------------|----------------------------------------------|-----|------|------|
|                 | OMPA            | OMPR           | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |     | 4.9  |      |
|                 | CMDA            | CMDB           | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 3.3  |      |
|                 | OMDD            | CMDA           | V <sub>CCB</sub> = 1.8 V ± 0.15 V            |     | 5.6  |      |
|                 | CMDB            | CMDA           | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 3.6  |      |
|                 | CLKA            | CLKD           | V <sub>CCB</sub> = 1.8 V ± 0.15 V            |     | 5.4  |      |
| t <sub>pd</sub> | CLKA            | CLKB           | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 3.4  |      |
|                 | DATA            | DATAB          | V <sub>CCB</sub> = 1.8 V ± 0.15 V            |     | 5    | ns   |
|                 | DATxA           | DATxB          | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 4.4  |      |
|                 | DATE            | DAT            | V <sub>CCB</sub> = 1.8 V ± 0.15 V            |     | 5.4  |      |
|                 | DATxB           | DATxA          | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 3.5  |      |
|                 | OLIKA           | OLIV 6         | V <sub>CCB</sub> = 1.8 V ± 0.15 V            |     | 10.2 |      |
|                 | CLKA            | CLK-f          | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 5.7  |      |
|                 | ENI             | Б.,            | V <sub>CCB</sub> = 1.8 V ± 0.15 V            |     | 1    |      |
|                 | EN              | B-port         | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 1    |      |
| ten             | EN              | A nort         | V <sub>CCB</sub> = 1.8 V ± 0.15 V            |     | 1    | μs   |
|                 | EN              | A-port         | V <sub>CCB</sub> = 3.3 V ± 0.3 V             |     | 1    |      |
|                 | EN              | B-port         | V <sub>CCB</sub> = 1.8 V ± 0.15 V            |     | 411  |      |
|                 |                 |                | V <sub>CCB</sub> = 3.3 V ± 0.3 V             |     | 411  |      |
| dis             | EN              | A-port         | V <sub>CCB</sub> = 1.8 V ± 0.15 V            |     | 413  | ns   |
|                 |                 |                | V <sub>CCB</sub> = 3.3 V ± 0.3 V             |     | 361  |      |
|                 | 0115            |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 2.1 | 4.5  |      |
|                 | CMDA r          | rise time      | V <sub>CCB</sub> = 3.3 V ± 0.3 V             | 2.1 | 4.1  |      |
|                 | 0.144           |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 0.6 | 2.5  |      |
| rA              | CLK-f ri        | ise time       | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 0.6 | 2.3  | ns   |
|                 |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 1.8 | 4.5  |      |
|                 | DATXAT          | rise time      | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.8 | 4.2  |      |
|                 |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 1.4 | 6.6  |      |
|                 | CMDB r          | rise time      | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 0.7 | 3.8  |      |
|                 |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 0.5 | 5.8  |      |
| rB              | CLKB ri         | ise time       | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 0.5 | 4.4  | ns   |
|                 |                 |                | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 1.4 | 10.8 |      |
|                 | DATxB           | rise time      | V <sub>CCB</sub> = 3.3 V ± 0.3 V             | 0.7 | 8    |      |

www.ti.com

# **Distributor of Texas Instruments: Excellent Integrated System Limited**

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



**TXS0206A** 

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

# Switching Characteristics— $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$ (continued)

over operating free-air temperature range (unless otherwise noted)

| PARAMETER       | FROM<br>(INPUT)    | TO<br>(OUTPUT)     | V <sub>cc</sub>                              | MIN | MAX | UNIT   |  |
|-----------------|--------------------|--------------------|----------------------------------------------|-----|-----|--------|--|
|                 | CMDA fall time     |                    | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 0.4 | 3.4 |        |  |
|                 |                    |                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 0.3 | 2.9 |        |  |
|                 | OLV 4              | fall time a        | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 0.3 | 2.8 |        |  |
| $t_{fA}$        | CLK-f fall time    |                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 0.3 | 2.8 | ns     |  |
|                 | DATHA              | f=11 4i            | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 0.4 | 3.4 |        |  |
|                 | DATxA fall time    |                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 0.3 | 2.9 |        |  |
|                 | CMDB fall time     |                    | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 1.1 | 6.3 |        |  |
| <sup>‡</sup> /B |                    |                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 0.6 | 3.7 |        |  |
|                 | CLKB fall time     |                    | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 0.6 | 8.7 |        |  |
|                 |                    |                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 0.5 | 4.1 | ns     |  |
|                 | DATxB fall time    |                    | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 1.2 | 7   |        |  |
|                 |                    |                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 0.2 | 4   |        |  |
| •               | Channel-to-channel |                    | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |     | 1   | 20     |  |
| $t_{SK(O)}$     | sk                 | ew                 | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 1   | ns     |  |
|                 |                    | Push-pull driving  | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |     | 60  |        |  |
|                 | Command            | Push-pull driving  | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 60  | Mbps   |  |
|                 | Command            | Open drain driving | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |     | 1   | IVIDPS |  |
| May data rata   |                    | Open-drain driving | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 1   |        |  |
| Max data rate   | CI                 | ock                | V <sub>CCB</sub> = 1.8 V ± 0.15 V            |     | 60  | MHZ    |  |
|                 | Ci                 | UUK                | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 60  | MHz    |  |
|                 |                    | oto.               | V <sub>CCB</sub> = 1.8 V ± 0.15 V            |     | 60  | NAI    |  |
|                 | Data               |                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  |     | 60  | Mbps   |  |

# 6.11 Switching Characteristics— $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over operating free-air temperature range (unless otherwise noted)

| PARAMETER         | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub>                              | MIN MAX | UNIT |  |
|-------------------|-----------------|----------------|----------------------------------------------|---------|------|--|
|                   | CMDA            | OMPD           | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 5.3     |      |  |
|                   | CMDA            | CMDB           | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 3.2     |      |  |
|                   | CMDB            | CMDA           | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 5.1     |      |  |
| $\mathbf{t}_{pd}$ | CIVIDB          | CIVIDA         | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 3       |      |  |
|                   | CLKA            | CLKB           | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 4.8     |      |  |
|                   | CLKA            | CLKB           | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 3.1     |      |  |
|                   | DATHA           | DATxB          | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 5.1     | ns   |  |
|                   | DATxA           |                | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 3.2     |      |  |
|                   | DATAB           | DATxA          | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 9.6     |      |  |
|                   | DATxB           |                | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 5.1     |      |  |
|                   | CLKA            | CLK-f          | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 6.8     |      |  |
|                   | CLKA            |                | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 4.2     |      |  |
|                   | EN              | Donout         | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1       |      |  |
|                   | EIN             | B-port         | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1       | 110  |  |
| en                | EN              | A 22.04        | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 1       | μs   |  |
|                   | EIN             | A-port         | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1       |      |  |
|                   | EN              | P. nort        | V <sub>CCB</sub> = 1.8 V ± 0.15 V            | 410     | ns   |  |
|                   | EN              | B-port         | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 364     |      |  |
| dis               | - FN            | A 22.24        | $V_{CCB} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 396     |      |  |
|                   | EN              | A-port         | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 398     | 1    |  |



Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### **TXS0206A**

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

www.ti.com

# Switching Characteristics— $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ (continued)

over operating free-air temperature range (unless otherwise noted)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT)               | V <sub>cc</sub>                             | MIN | MAX | UNIT  |  |
|--------------------|-----------------|------------------------------|---------------------------------------------|-----|-----|-------|--|
|                    | CMDA            | rio o timo o                 | V <sub>CCB</sub> = 1.8 V ± 0.15 V           | 1.4 | 4.2 |       |  |
|                    | CMDA            | rise time                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1.4 | 4.2 |       |  |
|                    | CLIV 4          | sia a tima a                 | V <sub>CCB</sub> = 1.8 V ± 0.15 V           | 0.5 | 1.5 |       |  |
| t <sub>rA</sub>    | CLK-II          | rise time                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 0.5 | 1.4 | ns    |  |
|                    | DAT             | -1 41                        | V <sub>CCB</sub> = 1.8 V ± 0.15 V           | 1.4 | 3.4 |       |  |
|                    | DATXA           | DATxA rise time              |                                             | 1.3 | 3   |       |  |
|                    | CMDD            | rio a tima a                 | V <sub>CCB</sub> = 1.8 V ± 0.15 V           | 1.4 | 6.4 |       |  |
|                    | CIVIDB          | rise time                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 0.9 | 4   |       |  |
|                    | CL KD           | sia a timo a                 | V <sub>CCB</sub> = 1.8 V ± 0.15 V           | 0.6 | 5.9 |       |  |
| t <sub>rB</sub>    | CLKB            | CLKB rise time               |                                             | 0.5 | 4.4 | ns    |  |
|                    | DATED           | DATxB rise time              |                                             | 1.4 | 14  |       |  |
|                    | DATXB           | rise time                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 0.9 | 14  |       |  |
|                    | CMDA fall time  |                              | V <sub>CCB</sub> = 1.8 V ± 0.15 V           | 0.8 | 2.3 |       |  |
|                    | CMDA            | tali time                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 0.8 | 2.3 |       |  |
| t <sub>tA</sub>    | CLK             | fall times                   | V <sub>CCB</sub> = 1.8 V ± 0.15 V           | 0.4 | 1.3 |       |  |
|                    | CLK-f1          | fall time                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 0.4 | 1.3 | ns    |  |
|                    | DATA            | fall diana                   | V <sub>CCB</sub> = 1.8 V ± 0.15 V           | 0.8 | 2.2 |       |  |
|                    | DATXA           | DATxA fall time              |                                             | 0.7 | 2   |       |  |
|                    | CMDB fall time  |                              | V <sub>CCB</sub> = 1.8 V ± 0.15 V           | 0.8 | 6.2 |       |  |
|                    |                 |                              | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 0.8 | 5   |       |  |
|                    | OLIVE           | CLKB fall time               |                                             | 0.6 | 7.8 |       |  |
| t <sub>fB</sub>    | CLKB            |                              |                                             | 0.5 | 4.3 | ns    |  |
|                    | DATE            | fall time                    | V <sub>CCB</sub> = 1.8 V ± 0.15 V           | 0.7 | 6.8 |       |  |
|                    | DATXB           | fall time                    | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 0.6 | 5   |       |  |
|                    | Channel-        | to-channel                   | V <sub>CCB</sub> = 1.8 V ± 0.15 V           |     | 1   |       |  |
| t <sub>sk(0)</sub> | sk              | æw                           | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |     | 1   | ns    |  |
|                    |                 | December and the desired and | V <sub>CCB</sub> = 1.8 V ± 0.15 V           |     | 60  |       |  |
|                    | 0               | Push-pull driving            | $V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |     | 60  | N.Alb |  |
|                    | Command         | On an almain debate of       | V <sub>CCB</sub> = 1.8 V ± 0.15 V           |     | 1   | Mbps  |  |
|                    |                 | Open-drain driving           | V <sub>CCB</sub> = 3.3 V ± 0.3 V            |     | 1   |       |  |
| Max data rate      | 21              |                              | V <sub>CCB</sub> = 1.8 V ± 0.15 V           |     | 55  | NAL!- |  |
|                    | Ci              | ock                          | V <sub>CCB</sub> = 3.3 V ± 0.3 V            |     | 55  | MHz   |  |
|                    |                 | D .                          |                                             |     | 60  | Mhna  |  |
|                    | Di              | ata                          | V <sub>CCB</sub> = 3.3 V ± 0.3 V            |     | 60  | Mbps  |  |

# 6.12 Operating Characteristics —V<sub>CCA</sub> = 1.2 V

 $T_{\rm a} = 25^{\circ}C$ 

|                                 | PARAMETE                       | -D            | TEST                                                        | V <sub>CCB</sub> | UNIT  |      |
|---------------------------------|--------------------------------|---------------|-------------------------------------------------------------|------------------|-------|------|
|                                 | PARAMETE                       | ır.           | CONDITIONS                                                  | 1.8 V            | 3.3 V | UNII |
|                                 | A-port input,                  | CLK Enabled   |                                                             | 15.1             | 15    |      |
| - (4)                           | B-port output                  | DATA Enabled  | $C_L = 0,$ $f = 10 \text{ MHz},$ $t_r = t_f = 1 \text{ ns}$ | 9.26             | 9.19  | pF   |
|                                 | B-port input,<br>A-port output | DATA Enabled  |                                                             | 12.4             | 11.9  |      |
| C <sub>pdA</sub> <sup>(1)</sup> | A-port input,                  | CLK Disabled  |                                                             | 0.1              | 0.1   |      |
|                                 | B-port output                  | DATA Disabled |                                                             | 1.3              | 1.3   |      |
|                                 | B-port input,<br>A-port output | DATA Disabled |                                                             | 0.1              | 0.1   |      |

Power dissipation capacitance per transceiver.

12 Submit Documentation Feedback

Copyright © 2011–2016, Texas Instruments Incorporated

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



**TXS0206A** 

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

# Operating Characteristics —V<sub>CCA</sub> = 1.2 V (continued)

 $T_A = 25^{\circ}C$ 

www.ti.com

|                                 | PARAMETER                      |               | TEST                                                           | V <sub>CCB</sub> | UNIT  |      |
|---------------------------------|--------------------------------|---------------|----------------------------------------------------------------|------------------|-------|------|
|                                 | PARAMETER                      |               | CONDITIONS                                                     | 1.8 V            | 3.3 V | UNIT |
| B-port                          | A-port input,<br>B-port output | DATA Enabled  |                                                                | 26.7             | 30.3  |      |
|                                 | B-port input,<br>A-port output | CLK Enabled   |                                                                | 25.6             | 27    | pF   |
| C (1)                           |                                | DATA Enabled  | $C_{L} = 0,$<br>f = 10  MHz,<br>$t_{r} = t_{f} = 1 \text{ ns}$ | 16.38            | 19.91 |      |
| C <sub>pdB</sub> <sup>(1)</sup> | A-port input,<br>B-port output | DATA Disabled |                                                                | 0.1              | 0.1   |      |
|                                 | B-port input,<br>A-port output | CLK Disabled  |                                                                | 0.1              | 0.1   |      |
|                                 |                                | DATA Disabled |                                                                | 1.1              | 0.8   |      |

### 6.13 Operating Characteristics —V<sub>CCA</sub> = 1.8 V

 $T_{\Lambda} = 25^{\circ}C$ 

|                                 | DADAMETE                       | 'D            | TEST                                                     | V <sub>CCB</sub> | TYP   | LINUT   |
|---------------------------------|--------------------------------|---------------|----------------------------------------------------------|------------------|-------|---------|
|                                 | PARAMETE                       | :K            | CONDITIONS                                               | 1.8 V            | 3.3 V | UNIT    |
|                                 | A-port input,                  | CLK Enabled   |                                                          | 17.5             | 17.1  |         |
|                                 | B-port output                  | DATA Enabled  | $C_L = 0,$<br>f = 10  MHz,<br>$t_r = t_f = 1 \text{ ns}$ | 9.96             | 9.82  |         |
| C <sub>pdA</sub> <sup>(1)</sup> | B-port input,<br>A-port output | DATA Enabled  |                                                          | 15.6             | 14    |         |
|                                 | A-port input,                  | CLK Disabled  |                                                          | 0.1              | 0.1   | pF<br>- |
|                                 | B-port output                  | DATA Disabled |                                                          | 1.3              | 1.3   |         |
|                                 | B-port input,<br>A-port output | DATA Disabled |                                                          | 0.1              | 0.1   |         |
|                                 | A-port input,<br>B-port output | DATA Enabled  |                                                          | 26               | 28.5  | pF      |
|                                 | B-port input,                  | CLK Enabled   |                                                          | 25.8             | 27    |         |
| <b>c</b> (1)                    | A-port output                  | DATA Enabled  | $C_L = 0,$                                               | 16.69            | 19.6  |         |
| C <sub>pdB</sub> <sup>(1)</sup> | A-port input,<br>B-port output | DATA Disabled | $f = 10 \text{ MHz},$ $t_r = t_f = 1 \text{ ns}$         | 0.1              | 0.1   |         |
|                                 | B-port input,                  | CLK Disabled  |                                                          | 0.1              | 0.1   |         |
|                                 | A-port output                  | DATA Disabled |                                                          | 1.1              | 0.8   |         |

<sup>(1)</sup> Power dissipation capacitance per transceiver.

# 6.14 Operating Characteristics — V<sub>CCA</sub> = 3.3 V

 $T_A = 25^{\circ}C$ 

|                                 | PARAMETER                      |               | TEST                                                     | V <sub>CCB</sub> | UNIT  |      |
|---------------------------------|--------------------------------|---------------|----------------------------------------------------------|------------------|-------|------|
|                                 | PARAMETER                      |               | CONDITIONS                                               | 1.8 V            | 3.3 V | ONII |
|                                 | A-port input, CLK Enabled      |               |                                                          | 17.5             | 17.1  |      |
|                                 | B-port output                  | DATA Enabled  |                                                          | 12.50            | 13.29 |      |
| C (1)                           | B-port input,<br>A-port output | DATA Enabled  | $C_L = 0,$<br>f = 10  MHz,<br>$t_r = t_f = 1 \text{ ns}$ | 15.6             | 14    | pF   |
| C <sub>pdA</sub> <sup>(1)</sup> | A-port input,                  | CLK Disabled  |                                                          | 0.1              | 0.1   |      |
|                                 | B-port output                  | DATA Disabled |                                                          | 1.3              | 1.3   |      |
|                                 | B-port input,<br>A-port output | DATA Disabled |                                                          | 0.1              | 0.1   |      |

(1) Power dissipation capacitance per transceiver.

Copyright © 2011-2016, Texas Instruments Incorporated

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### **TXS0206A**

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

www.ti.com

### Operating Characteristics — $V_{CCA} = 3.3 \text{ V (continued)}$

 $T_A = 25^{\circ}C$ 

|                                 | PARAMETER                      |               | TEST                                             | V <sub>CCB</sub> | UNIT  |      |  |
|---------------------------------|--------------------------------|---------------|--------------------------------------------------|------------------|-------|------|--|
|                                 | PARAMETER                      |               | CONDITIONS                                       | 1.8 V            | 3.3 V | JAIT |  |
|                                 | A-port input,<br>B-port output | DATA Enabled  |                                                  | 26               | 28.5  |      |  |
|                                 | B-port input,<br>A-port output | CLK Enabled   |                                                  | 25.8             | 27    |      |  |
| C (1)                           |                                | DATA Enabled  | $C_L = 0$ ,                                      | 16.67            | 19.92 | n.E  |  |
| C <sub>pdB</sub> <sup>(1)</sup> | A-port input,<br>B-port output | DATA Disabled | $f = 10 \text{ MHz},$ $t_r = t_f = 1 \text{ ns}$ | 0.1              | 0.1   | pF   |  |
|                                 | B-port input,<br>A-port output | CLK Disabled  |                                                  | 0.1              | 0.1   |      |  |
|                                 |                                | DATA Disabled | 1                                                | 1.1              | 0.8   |      |  |

### 6.15 Typical Characteristics



Figure 1. Low-Level Output Voltage (VOL(DATxB)) vs Low-Level Current (IOL(DATxA))



Figure 2. Low-Level Output Voltage (CLKB) vs Low-Level Current (CLKA)

Submit Documentation Feedback

Copyright © 2011–2016, Texas Instruments Incorporated

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



www.ti.com

**TXS0206A** 

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

#### 7 Parameter Measurement Information



- A.  $C_L$  includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, Z<sub>0</sub> = 50 W, dv/dt ≥ 1 V/ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.
- H.  $V_{CCI}$  is the  $V_{CC}$  associated with the input port.
- I.  $V_{CCO}$  is the  $V_{CC}$  associated with the output port.

VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES

J. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms

Product Folder Links: TXS0206A

**VOLTAGE WAVEFORMS** 

**ENABLE AND DISABLE TIMES** 

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### **TXS0206A**

SCES833B-NOVEMBER 2011-REVISED APRIL 2016

www.ti.com

### 8 Detailed Description

#### 8.1 Overview

The TXS0206A is a complete application-specific voltage-translator designed to bridge the digital switching compatibility gap and interface logic threshold levels between a micrprocessor with MMC, SD, and Memory Stick™ cards. It is intended to be used in a point-to-point topology when interfacing these devices that may or may not be operating at different interface voltages.

### 8.2 Functional Block Diagram



Product Folder Links: TXS0206A

Submit Documentation Feedback

Copyright © 2011–2016, Texas Instruments Incorporated

16

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



**TXS0206A** 

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

www.ti.com

#### 8.3 Feature Description

#### 8.3.1 Architecture

The CLKA, CLKB, and CLK-f subsystem interfaces consist of a fully-buffered voltage translator design that has its output transistors to source and sink current optimized for drive strength. CLKA is a CMOS input and therefore must not be left floating.

The SDIO lines comprise a semi-buffered auto-direction-sensing based translator architecture (see Figure 4) that does not require a direction-control signal to control the direction of data flow of the A to B ports (or from B to A ports).



Figure 4. Architecture of an SDIO Switch-Type Cell

Each of these bidirectional SDIO channels independently determines the direction of data flow without a direction-control signal. Each I/O pin can be automatically reconfigured as either an input or an output, which is how this auto-direction feature is realized.

The following two key circuits are employed to facilitate the "switch-type" voltage translation function:

- 1. Integrated pullup resistors to provide dc-bias and drive capabilities
- 2. An N-channel pass-gate transistor topology (with a high  $R_{ON}$  of approximately 300  $\Omega$ ) that ties the A-port to the B-port
- Output one-shot (O.S.) edge-rate accelerator circuitry to detect and accelerate rising edges on the A or B ports

For bidirectional voltage translation, pullup resistors are included on the device for dc current sourcing capability. The  $V_{\text{GATE}}$  gate bias of the N-channel pass transistor is set at a level that optimizes the switch characteristics for maximum data rate as well as minimal static supply leakage. Data can flow in either direction without guidance from a control signal.

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### **TXS0206A**

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

www.ti.com

#### **Feature Description (continued)**

The edge-rate acceleration circuitry speeds up the output slew rate by monitoring the input edge for transitions, helping maintain the data rate through the device.

During a low-to-high signal rising-edge, the O.S. circuits turn on the PMOS transistors ( $T_1$ ,  $T_3$ ) and its associated driver output resistance of the driver is decreased to approximately 50  $\Omega$  to 70  $\Omega$  during this acceleration phase to increase the current drive capability of the driver for approximately 30 ns or 95% of the input edge, whichever occurs first. This edge-rate acceleration provides high ac drive by bypassing the internal pullup resistors during the low-to-high transition to speed up the rising-edge signal.

During a high-to-low signal falling-edge, the O.S. circuits turn on the NMOS transistors ( $T_2$ ,  $T_4$ ) and its associated driver output resistance of the driver is decreased to approximately 50  $\Omega$  to 70  $\Omega$  during this acceleration phase to increase the current drive capability of the driver for approximately 30 ns or 95% of the input edge, whichever occurs first.

To minimize dynamic  $I_{CC}$  and the possibility of signal contention, the user should wait for the O.S. circuit to turn-off before applying a signal in the opposite direction. The worst-case duration is equal to the minimum pulse-width number provided in the *Timing Requirements*— $V_{CCA} = 1.2 \ V \pm 0.1 \ V$  section of this data sheet.

Once the O.S. is triggered and switched off, both the A and B ports must go to the same state (i.e. both High or both Low) for the one-shot to trigger again. In a DC state, the output drivers maintain a Low state through the pass transistor. The output drivers maintain a High through the "smart pullup resistors" that dynamically change value based on whether a Low or a High is being passed through the SDIO lines, as follows:

- R<sub>1</sub> and R<sub>2</sub> values are a nominal 40 kΩ when the output is driving a low
- R<sub>1</sub> and R<sub>2</sub> values are a nominal 4 kΩ when the output is driving a high
- $R_1$  and  $R_2$  values are a nominal 40  $k\Omega$  when the device is disabled via the EN pin or by pulling the either  $V_{CCA}$  or  $V_{CCB}$  to 0  $V_{CCB}$ .
- The threshold at which the resistance changes is approximately V<sub>CCx</sub>/2

The reason for using these "smart" pullup resistors is to allow the TXS0206 to realize a lower static power consumption (when the I/Os are low), support lower  $V_{OL}$  values for the same size pass-gate transistor, and improved simultaneous switching performance.

#### 8.4 Device Functional Modes

Table 1 lists the functional modes of the TXS0206A.

**Table 1. Function Table** 

| EN | TRANSLATOR I/Os                                                          |  |  |  |  |  |  |  |
|----|--------------------------------------------------------------------------|--|--|--|--|--|--|--|
| L  | Disabled, pulled to $V_{\text{CCA}},V_{\text{CCB}}$ through 40 $k\Omega$ |  |  |  |  |  |  |  |
| Н  | Active                                                                   |  |  |  |  |  |  |  |

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



www.ti.com

**TXS0206A** 

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

### **Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

Systems engineers working with SD and MMC memory cards face a dilemma. These cards operate at a higher voltage node than the latest multimedia application processors, which have moved to smaller process technology nodes that support a maximum I/O interface voltage of 1.2 V. The problem is bridging the gap between these two voltage nodes while maintaining digital switching compatibility. The TXS0206A was designed specifically to address this. It is an auto direction sensing voltage level shifter that can interface with high speed SD and MMC cards because it supports a clock frequency of up to 60 MHz and each data channel supports up to 60 Mbps.

### 9.2 Typical Application



Figure 5. Typical Application Circuit

#### 9.2.1 Design Requirements

For this design example, use the parameters listed in Table 2

**Table 2. Design Parameters** 

| PARAMETERS     | VALUES         |
|----------------|----------------|
| Input voltage  | 1.1 V to 3.6 V |
| Output voltage | 1.1 V to 3.6 V |

#### 9.2.2 Detailed Design Procedure

To begin the design process, determine the following:

- Input voltage range
  - Use the supply voltage of the microprocessor that is driving the TXS0206A to determine the input voltage range. For a valid logic high, the value must exceed the VIH of the input port. For a valid logic low, the value must be less than the V<sub>IL</sub> of the input port.
- Output voltage range

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### **TXS0206A**

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

www.ti.com

 Use the supply voltage of the memory card that the TXS0206A is driving to determine the output voltage range.

#### 9.2.2.1 External Pulldown Resistors

When using the TXS0206A device with MMCs, SD, and Memory Stick<sup>TM</sup> to ensure that a valid receiver input voltage high ( $V_{IH}$ ) is achieved, the value of any pulldown resistors (external or internal to a memory card) must not be smaller than a 10-k $\Omega$  value. The impact of adding too heavy (less than 10-k $\Omega$  value) a pulldown resistor to the data and command lines of the TXS0206A device and the resulting 4-k $\Omega$  pullup / 10-k $\Omega$  pulldown voltage divider network has a direct impact on the  $V_{IH}$  of the signal being sent into the memory card and its associated logic.

The resulting  $V_{IH}$  voltage for the 10-k $\Omega$  pulldown resistor value would be:

$$V_{CC} \times 10 \text{ k}\Omega / (10 \text{ k}\Omega + 4 \text{ k}\Omega) = 0.714 \times V_{CC}$$

This is marginally above a valid input high voltage for a 1.8-V signal (i.e., 0.65 × V<sub>CC</sub>).

The resulting  $V_{\text{IH}}$  voltage for 20-k $\Omega$  pulldown resistor value would be:

$$V_{CC} \times 20 \text{ k}\Omega / (20 \text{ k}\Omega + 4 \text{ k}\Omega) = 0.833 \times V_{CC}$$

Which is above the valid input high voltage for a 1.8-V signal of 0.65  $\times$  V<sub>CC</sub>.

### 9.2.3 Application Curves



Figure 6. 1.8 V to 3.3 V Translation at 25 MHz

Product Folder Links: TXS0206A

20

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

www.ti.com

**TXS0206A** 

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

#### 9.3 System Examples



Figure 7. Interfacing With SD/SDIO Card



Figure 8. Interfacing With Seperate WP and CD Pin

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### **TXS0206A**

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

www.ti.com

#### System Examples (continued)



Figure 9. Interfacing With Memory Stick™ Card

### 10 Power Supply Recommendations

The TXS0206A does not require power sequencing between  $V_{CCA}$  and  $V_{CCB}$  during power-up so the power-supply rails can be ramped in any order.

The EN pin is referenced to  $V_{CCA}$  and when configured to low, will place all outputs into a high-impedance state. To ensure the high-impedance state of the outputs during power up or power down, the EN pin must be tied to GND through a pulldown resistor and must not be enabled until  $V_{CCA}$  and  $V_{CCB}$  are fully ramped and stable. The minimum value of the pulldown resistor to ground is determined by the current-sourcing capability of the driver controlling the EN pin.

Finally, the EN pin may be shorted to  $V_{\text{CCA}}$  if the application does not require use of the high-impedance state at any time.

#### 11 Layout

#### 11.1 Layout Guidelines

To ensure reliability of the device, TI recommends following common printed-circuit board layout guidelines.

- Bypass capacitors should be used on power supplies.
- Short trace lengths should be used to avoid excessive loading
- PCB signal trace-lengths must be kept short enough so that the round-trip delay of any reflection is less than
  the one shot duration, approximately 30 ns, ensuring that any reflection encounters low impedance at the
  source driver
- With very heavy capacitive loads, the one-shot can time-out before the signal is driven fully to the positive rail, so it is recommended that this lumped-load capacitance be considered and kept below 50 pF to avoid O.S. retriggering, bus contention, output signal oscillations, or other adverse system-level affects.



www.ti.com



**TXS0206A** 

SCES833B - NOVEMBER 2011-REVISED APRIL 2016

### 11.2 Layout Example



Figure 10. TXS0206A Example Layout (Top Layer)



Figure 11. TXS0206A Example Layout (Bottom Layer)



Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### **TXS0206A**

SCES833B - NOVEMBER 2011 - REVISED APRIL 2016

www.ti.com

### 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Introduction to Logic, SLVA700.
- TXS0206A Evaluation Module, SCEU008.

#### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

20-Jan-2016

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TXS0206AYFPR     | ACTIVE | DSBGA        | YFP     | 20   | 3000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | TXS0206A       | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Ti's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
- (6) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "-" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Addendum-Page 1



Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

WWW.ti.com 20-Jan-2016

Addendum-Page 2

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



### PACKAGE MATERIALS INFORMATION

www.ti.com 20-Jan-2016

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TXS0206AYFPR | DSBGA           | YFP                | 20 | 3000 | 180.0                    | 8.4                      | 1.66       | 2.06       | 0.56       | 4.0        | 8.0       | Q1               |

Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Jan-2016



### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TXS0206AYFPR | DSBGA        | YFP             | 20   | 3000 | 182.0       | 182.0      | 20.0        |  |



### **MECHANICAL DATA**

YFP (R-XBGA-N20)

DIE-SIZE BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. NanoFree™ package configuration.

NanoFree is a trademark of Texas Instruments





# YFP0020



# **PACKAGE OUTLINE**

DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.





### **EXAMPLE BOARD LAYOUT**

YFP0020

DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).





### **EXAMPLE STENCIL DESIGN**

YFP0020

DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.





# **Distributor of Texas Instruments: Excellent Integrated System Limited**Datasheet of TXS0206AYFPR - IC V-LEVEL TRANSL MMC/SD 20DSBGA

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals **Data Converters** dataconverter.ti.com www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial

 Clocks and Timers
 www.ti.com/clocks
 Industrial
 www.ti.com/industrial

 Interface
 interface.ti.com
 Medical
 www.ti.com/medical

 Logic
 logic.ti.com
 Security
 www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated