# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Vishay/Siliconix IRFR010

For any questions, you can email us directly: <a href="mailto:sales@integrated-circuit.com">sales@integrated-circuit.com</a>

Datasheet of IRFR010 - MOSFET N-CH 50V 8.2A DPAK

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



#### www.vishay.com

### IRFR010, SiHFR010

Vishay Siliconix

#### Power MOSFET

| PRODUCT SUMMARY            |                        |        |  |  |  |  |
|----------------------------|------------------------|--------|--|--|--|--|
| V <sub>DS</sub> (V)        | 50                     | 50     |  |  |  |  |
| R <sub>DS(on)</sub> (Ω)    | V <sub>GS</sub> = 10 V | 0.20   |  |  |  |  |
| Q <sub>g</sub> (Max.) (nC) | 10                     | )      |  |  |  |  |
| Q <sub>gs</sub> (nC)       | 2.6                    | 2.6    |  |  |  |  |
| Q <sub>gd</sub> (nC)       | 4.8                    | 4.8    |  |  |  |  |
| Configuration              | Sing                   | Single |  |  |  |  |



#### **FEATURES**

- Low Drive Current
- Surface Mount
- Fast Switching
- Ease of Paralleling
- Excellent Temperature Stability
- Material categorization: For definitions of compliance please see www.vishay.com/doc?99912

#### **DESCRIPTION**

The power MOSFET technology is the key to Vishay's advanced line of power MOSFET transistors. The efficient geometry and unique processing of this latest "State of the design achieves: very low on-state resistance combined with high transconductance; superior reverse energy and diode recovery dV/dt capability.

The power MOSFET transistors also feature all of the well established advantages of MOSFET'S such as voltage control, very fast switching, ease of paralleling and temperature stability of the electrical parameters.

Surface mount packages enhance circuit performance by reducing stray inductances and capacitance. The DPAK (TO-252) surface mount package brings the advantages of power MOSFET's to high volume applications where PC Board surface mounting is desirable. The surface mount option IRFR9012, SiHFR9012 is provided on 16 mm tape. The straight lead option IRFU9012, SiHFU9012 of the device is called the IPAK (TO-251).

They are well suited for applications where limited heat dissipation is required such as, computers and peripherals, telecommunication equipment, dc-to-dc converters, and a wide range of consumer products.

| ORDERING INFORMATION |               |  |  |
|----------------------|---------------|--|--|
| Package              | DPAK (TO-252) |  |  |
| Lead (Pb)-free       | IRFR010PbF    |  |  |
| Lead (FD)-iree       | SiHFR010-E3   |  |  |

| ABSOLUTE MAXIMUM RATINGS (T <sub>C</sub> :       | = 25 °C, uni            | ess otherwis            | se noted)                         |               |      |  |
|--------------------------------------------------|-------------------------|-------------------------|-----------------------------------|---------------|------|--|
| PARAMETER                                        |                         |                         | SYMBOL                            | LIMIT         | UNIT |  |
| Drain-Source Voltage                             |                         |                         | $V_{DS}$                          | 50            |      |  |
| Gate-Source Voltage                              |                         |                         | $V_{GS}$                          | ± 20          | - V  |  |
| Continuous Drain Current                         | V <sub>GS</sub> at 10 V | T <sub>C</sub> = 25 °C  | - I <sub>D</sub>                  | 8.2           | A    |  |
| Continuous Diain Current                         | V <sub>GS</sub> at 10 V | T <sub>C</sub> = 100 °C |                                   | 5.2           |      |  |
| Pulsed Drain Current <sup>a</sup>                |                         |                         | I <sub>DM</sub>                   | 33            |      |  |
| Avalanche Current <sup>b</sup>                   |                         |                         | I <sub>AS</sub>                   | 1.5           |      |  |
| Linear Derating Factor                           |                         |                         |                                   | 0.20          | W/°C |  |
| Maximum Power Dissipation                        | T <sub>C</sub> = 25 °C  |                         | $P_{D}$                           | 25            | W    |  |
| Peak Diode Recovery dV/dtc                       |                         |                         | dV/dt                             | 2.0           | V/ns |  |
| Operating Junction and Storage Temperature Range |                         |                         | T <sub>J</sub> , T <sub>stg</sub> | - 55 to + 150 | °C   |  |
| Soldering Recommendations (Peak Temperature)d    | for 10 s                |                         |                                   | 300           | 7    |  |

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b.  $V_{DD}=25$  V, starting  $T_J=25$  °C, L=100  $\mu H$ ,  $R_g=25$   $\Omega$ . c.  $I_{SD}\leq 8.2$  A,  $dI/dt\leq 130$  A/ $\mu s$ ,  $V_{DD}\leq 40$  V,  $T_J\leq 150$  °C.
- 1.6 mm from case.
- When mounted on 1" square PCB (FR-4 or G-10 material).

S13-0167-Rev. B, 04-Feb-13 Document Number: 91420



Datasheet of IRFR010 - MOSFET N-CH 50V 8.2A DPAK

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



www.vishay.com

## IRFR010, SiHFR010

Vishay Siliconix

| THERMAL RESISTANCE RATINGS       |                   |      |      |      |      |
|----------------------------------|-------------------|------|------|------|------|
| PARAMETER                        | SYMBOL            | MIN. | TYP. | MAX. | UNIT |
| Maximum Junction-to-Ambient      | R <sub>thJA</sub> | -    | -    | 110  |      |
| Case-to-Sink                     | R <sub>thCS</sub> | -    | 1.7  | -    | °C/W |
| Maximum Junction-to-Case (Drain) | R <sub>thJC</sub> | -    | -    | 5.0  | ]    |

| PARAMETER                                     | SYMBOL              | TEST CONDITIONS                                                                                   |                                                                                 | MIN. | TYP. | MAX.             | UNIT  |
|-----------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------|------|------------------|-------|
| Static                                        |                     | •                                                                                                 |                                                                                 |      |      |                  |       |
| Drain-Source Breakdown Voltage                | $V_{DS}$            | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA                                                    |                                                                                 | 50   | -    | -                | ٧     |
| Gate-Source Threshold Voltage                 | V <sub>GS(th)</sub> | V <sub>DS</sub> =                                                                                 | - V <sub>GS</sub> , I <sub>D</sub> = 250 μA                                     | 2.0  | -    | 4.0              | V     |
| Gate-Source Leakage                           | I <sub>GSS</sub>    | ,                                                                                                 | V <sub>GS</sub> = ± 20 V                                                        | -    | -    | ± 500            | nA    |
| Zava Cata Valtaga Dvaig Cuwant                | 1                   | V <sub>DS</sub> = 50 V, V <sub>GS</sub> = 0 V                                                     |                                                                                 | -    | -    | 250              |       |
| Zero Gate Voltage Drain Current               | I <sub>DSS</sub>    | V <sub>DS</sub> = 40 V                                                                            | , V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125 °C                                | -    | -    | 1000             | μA    |
| Drain-Source On-State Resistance              | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V                                                                            | I <sub>D</sub> = 4.6 A <sup>b</sup>                                             | -    | 0.16 | 0.20             | Ω     |
| Forward Transconductance                      | 9fs                 | V <sub>DS</sub>                                                                                   | ≥ 50 V, I <sub>D</sub> = 3.6 A                                                  | 2.1  | 3.1  | -                | S     |
| Dynamic                                       |                     |                                                                                                   |                                                                                 |      |      |                  |       |
| Input Capacitance                             | C <sub>iss</sub>    |                                                                                                   | $V_{GS} = 0 V$ ,                                                                | -    | 250  | -                | pF    |
| Output Capacitance                            | C <sub>oss</sub>    |                                                                                                   | $V_{DS} = 25 \text{ V},$                                                        | -    | 150  | -                |       |
| Reverse Transfer Capacitance                  | C <sub>rss</sub>    | f = 1.                                                                                            | 0 MHz, see fig. 10                                                              | -    | 29   | -                |       |
| Total Gate Charge                             | Qg                  |                                                                                                   |                                                                                 | -    | 6.7  | 10               | nC    |
| Gate-Source Charge                            | Q <sub>gs</sub>     | V <sub>GS</sub> = 10 V                                                                            | $I_D = 7.3 \text{ A}, V_{DS} = 40 \text{ V},$<br>see fig. 6 and 13 <sup>b</sup> | -    | 1.8  | 2.6              |       |
| Gate-Drain Charge                             | Q <sub>gd</sub>     | 7                                                                                                 | occ ng. o and 10                                                                | -    | 3.2  | 4.8              |       |
| Turn-On Delay Time                            | t <sub>d(on)</sub>  |                                                                                                   |                                                                                 | -    | 11   | 17               | ns ns |
| Rise Time                                     | t <sub>r</sub>      | V <sub>DD</sub> :                                                                                 | V <sub>DD</sub> = 25 V, I <sub>D</sub> = 7.3 A,                                 |      | 33   | 50               |       |
| Turn-Off Delay Time                           | t <sub>d(off)</sub> | $R_g = 24 \Omega$ , $R_D = 3.3 \Omega$ , see fig. $10^b$                                          |                                                                                 | -    | 12   | 18               |       |
| Fall Time                                     | t <sub>f</sub>      |                                                                                                   |                                                                                 | -    | 23   | 35               |       |
| Internal Drain Inductance                     | L <sub>D</sub>      | 6 mm (0.25")                                                                                      | Between lead,<br>6 mm (0.25") from                                              |      |      | -                | nH    |
| Internal Source Inductance                    | L <sub>S</sub>      | package and center of die contact <sup>c</sup>                                                    |                                                                                 | -    | 7.5  | -                | 1111  |
| <b>Drain-Source Body Diode Characteristic</b> | s                   |                                                                                                   |                                                                                 |      |      |                  |       |
| Continuous Source-Drain Diode Current         | I <sub>S</sub>      | MOSFET symbol showing the integral reverse p - n junction diode                                   |                                                                                 | -    | -    | 8.2              | A     |
| Pulsed Diode Forward Current <sup>a</sup>     | I <sub>SM</sub>     |                                                                                                   |                                                                                 | -    | -    | 33               |       |
| Body Diode Voltage                            | $V_{SD}$            | $T_J = 25  ^{\circ}\text{C},  I_S = 8.2  \text{A},  V_{GS} = 0  \text{V}^{\text{b}}$              |                                                                                 | _    | -    | 1.6              | V     |
| Body Diode Reverse Recovery Time              | t <sub>rr</sub>     | $T_J = 25 ^{\circ}\text{C}, I_F = 7.3 \text{A},  \text{dI/dt} = 100 \text{A/µs}^{\text{b}}$       |                                                                                 | 41   | 86   | 190              | ns    |
| Body Diode Reverse Recovery Charge            | Q <sub>rr</sub>     | 1J = 25 C, IF                                                                                     | 0.15                                                                            | 0.33 | 0.78 | μC               |       |
| Forward Turn-On Time                          | t <sub>on</sub>     | Intrinsic turn-on time is negligible (turn-on is dominated by L <sub>S</sub> and L <sub>D</sub> ) |                                                                                 |      |      | L <sub>D</sub> ) |       |

#### Notes

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b. Pulse width  $\leq$  300  $\mu$ s; duty cycle  $\leq$  2 %.

Datasheet of IRFR010 - MOSFET N-CH 50V 8.2A DPAK

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## IRFR010, SiHFR010

Vishay Siliconix

#### TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)



Fig. 1 - Typical Output Characteristics



Fig. 2 - Typical Output Characteristics



Fig. 3 - Typical Transfer Characteristics



Fig. 4 - Normalized On-Resistance vs. Temperature



## IRFR010, SiHFR010

Vishay Siliconix





www.vishay.com

Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 7 - Typical Source-Drain Diode Forward Voltage



Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 8 - Maximum Safe Operating Area





## IRFR010, SiHFR010

Vishay Siliconix



www.vishay.com

Fig. 9 - Maximum Drain Current vs. Case Temperature



Fig. 10 - Breakdown Voltage vs. Temperature



Fig. 10a - Switching Time Test Circuit



Fig. 10b - Switching Time Waveforms



Fig. 11 - Maximum Effective Transient Thermal Impedance, Junction-to-Case

S13-0167-Rev. B, 04-Feb-13 5 Document Number: 91420

Datasheet of IRFR010 - MOSFET N-CH 50V 8.2A DPAK

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## IRFR010, SiHFR010

Vishay Siliconix



Fig. 12a - Unclamped Inductive Test Circuit



Fig. 12b - Unclamped Inductive Waveforms



Fig. 12c - Typical Transconductance vs. Drain Current



Fig. 13a - Basic Gate Charge Waveform



Fig. 13b - Gate Charge Test Circuit

Datasheet of IRFR010 - MOSFET N-CH 50V 8.2A DPAK

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## IRFR010, SiHFR010

Vishay Siliconix

#### Peak Diode Recovery dV/dt Test Circuit





Fig. 14 - For N-Channel

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?91420">www.vishay.com/ppg?91420</a>.

\$13-0167-Rev. B, 04-Feb-13 **7** Document Number: 91420

Datasheet of IRFR010 - MOSFET N-CH 50V 8.2A DPAK

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



www.vishay.com

## **Package Information**

Vishay Siliconix

## **TO-252AA Case Outline**







|                                              | MILLIN | METERS | INCHES    |       |  |
|----------------------------------------------|--------|--------|-----------|-------|--|
| DIM.                                         | MIN.   | MAX.   | MIN.      | MAX.  |  |
| Α                                            | 2.18   | 2.38   | 0.086     | 0.094 |  |
| A1                                           | -      | 0.127  | -         | 0.005 |  |
| b                                            | 0.64   | 0.88   | 0.025     | 0.035 |  |
| b2                                           | 0.76   | 1.14   | 0.030     | 0.045 |  |
| b3                                           | 4.95   | 5.46   | 0.195     | 0.215 |  |
| С                                            | 0.46   | 0.61   | 0.018     | 0.024 |  |
| C2                                           | 0.46   | 0.89   | 0.018     | 0.035 |  |
| D                                            | 5.97   | 6.22   | 0.235     | 0.245 |  |
| D1                                           | 4.10   | -      | 0.161     | -     |  |
| Е                                            | 6.35   | 6.73   | 0.250     | 0.265 |  |
| E1                                           | 4.32   | ı      | 0.170     | -     |  |
| Η                                            | 9.40   | 10.41  | 0.370     | 0.410 |  |
| е                                            | 2.28   | BSC    | 0.090 BSC |       |  |
| e1                                           | 4.56   | BSC    | 0.180 BSC |       |  |
| L                                            | 1.40   | 1.78   | 0.055     | 0.070 |  |
| L3                                           | 0.89   | 1.27   | 0.035     | 0.050 |  |
| L4                                           | -      | 1.02   | -         | 0.040 |  |
| L5                                           | 1.01   | 1.52   | 0.040     | 0.060 |  |
| ECN: T16-0236-Rev. P, 16-May-16<br>DWG: 5347 |        |        |           |       |  |

#### Notes

• Dimension L3 is for reference only.

Revision: 16-May-16 Document Number: 71197







## **Application Note 826**

Vishay Siliconix

#### **RECOMMENDED MINIMUM PADS FOR DPAK (TO-252)**



Recommended Minimum Pads Dimensions in Inches/(mm)

Return to Index

Document Number: 72594 Revision: 21-Jan-08

www.vishay.com



Datasheet of IRFR010 - MOSFET N-CH 50V 8.2A DPAK

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



www.vishay.com

## **Legal Disclaimer Notice**

Vishay

#### **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

Revision: 13-Jun-16 1 Document Number: 91000