# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments
CD74HC4024E

For any questions, you can email us directly: <a href="mailto:sales@integrated-circuit.com">sales@integrated-circuit.com</a>





Data sheet acquired from Harris Semiconductor SCHS202C

November 1997 - Revised October 2003

# High-Speed CMOS Logic 7-Stage Binary Ripple Counter

#### **Features**

- · Fully Static Operation
- · Buffered Inputs
- Common Reset
- · Negative Edge Clocking
- Fanout (Over Temperature Range)
- Wide Operating Temperature Range ... -55°C to 125°C
- Balanced Propagation Delay and Transition Times
- Significant Power Reduction Compared to LSTTL Logic ICs
- HC Types
  - 2V to 6V Operation
  - High Noise Immunity:  $N_{IL}$  = 30%,  $N_{IH}$  = 30% of  $V_{CC}$  at  $V_{CC}$  = 5V
- HCT Types
  - 4.5V to 5.5V Operation
  - Direct LSTTL Input Logic Compatibility,  $V_{IL}$ = 0.8V (Max),  $V_{IH}$  = 2V (Min)
  - CMOS Input Compatibility,  $I_I \le 1\mu A$  at  $V_{OL}$ ,  $V_{OH}$

# Description

The 'HC4024 and 'HCT4024 are 7-stage ripple-carry binary counters. All counter stages are master-slave flip-flops. The state of the stage advances one count on the negative transition of each input pulse; a high voltage level on the MR line resets all counters to their zero state. All inputs and outputs are buffered.

# **Ordering Information**

| PART NUMBER    | TEMP. RANGE<br>(°C) | PACKAGE      |
|----------------|---------------------|--------------|
| CD54HC4024F3A  | -55 to 125          | 14 Ld CERDIP |
| CD54HCT4024F3A | -55 to 125          | 14 Ld CERDIP |
| CD74HC4024E    | -55 to 125          | 14 Ld PDIP   |
| CD74HC4024M    | -55 to 125          | 14 Ld SOIC   |
| CD74HC4024MT   | -55 to 125          | 14 Ld SOIC   |
| CD74HC4024M96  | -55 to 125          | 14 Ld SOIC   |
| CD74HC4024PW   | -55 to 125          | 14 Ld TSSOP  |
| CD74HC4024PWR  | -55 to 125          | 14 Ld TSSOP  |
| CD74HC4024PWT  | -55 to 125          | 14 Ld TSSOP  |
| CD74HCT4024E   | -55 to 125          | 14 Ld PDIP   |
| CD74HCT4024M   | -55 to 125          | 14 Ld SOIC   |

NOTE: When ordering, use the entire part number. The suffixes 96 and R denote tape and reel. The suffix T denotes a small-quantity reel of 250.

#### **Pinout**

CD54HC4024, CD54HCT4024 (CERDIP) CD74HC4024 (PDIP, SOIC, TSSOP) CD74HCT4024 (PDIP, SOIC) TOP VIEW CP 1 14 V<sub>CC</sub> 13 NC MR 2 12 Q<sub>1</sub>'  $Q_7 \boxed{3}$  $Q_6 \boxed{4}$ 11 Q<sub>2</sub> 10 NC Q<sub>5</sub> 5 9 Q<sub>3</sub>  $Q_4 \boxed{6}$ 8 NC GND T7



# Functional Diagram



#### **TRUTH TABLE**

| CP COUNT | MR | OUTPUT STATE          |
|----------|----|-----------------------|
| 1        | L  | No Change             |
| <b>\</b> | L  | Advance to Next State |
| Х        | Н  | All Outputs Are Low   |

# Logic Diagram



$$<sup>\</sup>label{eq:Hamiltonian} \begin{split} H &= \text{High Voltage Level}, \ L = \text{Low Voltage Level}, \ X = \text{Don't Care}, \\ \uparrow &= \text{Transition from Low to High Level}, \ \downarrow = \text{Transition from High to Low}. \end{split}$$



| Absolute Maximum Ratings                              | Thermal Information                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC Supply Voltage, $V_{CC}$                           | Thermal Resistance (Typical, Note 1)         θ JA (°C/W)           E (PDIP) Package         80           M (SOIC) Package         86           PW (TSSOP) Package         113           (Maximum Junction Temperature         150°C           Maximum Storage Temperature Range         -65°C to 150°C           Maximum Lead Temperature (Soldering 10s)         300°C           (SOIC - Lead Tips Only) |
| Operating Conditions                                  |                                                                                                                                                                                                                                                                                                                                                                                                           |
| $ \begin{array}{llllllllllllllllllllllllllllllllllll$ |                                                                                                                                                                                                                                                                                                                                                                                                           |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1. The package thermal impedance is calculated in accordance with JESD 51-7.

#### **DC Electrical Specifications**

|                             |                 | TES<br>CONDI                       |                     | v <sub>cc</sub> |      | 25°C |      | -40°C 1 | O 85°C | -55°C TO 125°C |      |       |
|-----------------------------|-----------------|------------------------------------|---------------------|-----------------|------|------|------|---------|--------|----------------|------|-------|
| PARAMETER                   | SYMBOL          | V <sub>I</sub> (V)                 | I <sub>O</sub> (mA) | (V)             | MIN  | TYP  | MAX  | MIN     | MAX    | MIN            | MAX  | UNITS |
| HC TYPES                    |                 |                                    |                     |                 |      | -    | -    | -       | -      |                |      |       |
| High Level Input            | V <sub>IH</sub> | -                                  | -                   | 2               | 1.5  | -    | -    | 1.5     | -      | 1.5            | -    | V     |
| Voltage                     |                 |                                    |                     | 4.5             | 3.15 | -    | -    | 3.15    | -      | 3.15           | -    | V     |
|                             |                 |                                    |                     | 6               | 4.2  | -    | -    | 4.2     | -      | 4.2            | -    | V     |
| Low Level Input             | V <sub>IL</sub> | -                                  | -                   | 2               | -    | -    | 0.5  | -       | 0.5    | -              | 0.5  | V     |
| Voltage                     |                 |                                    |                     | 4.5             | -    | -    | 1.35 | -       | 1.35   | -              | 1.35 | V     |
|                             |                 |                                    |                     | 6               | -    | -    | 1.8  | -       | 1.8    | -              | 1.8  | V     |
| High Level Output           | V <sub>OH</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.02               | 2               | 1.9  | -    | -    | 1.9     | -      | 1.9            | -    | V     |
| Voltage<br>CMOS Loads       |                 |                                    | -0.02               | 4.5             | 4.4  | -    | -    | 4.4     | -      | 4.4            | -    | V     |
| OWOO LOAGS                  |                 |                                    | -0.02               | 6               | 5.9  | -    | -    | 5.9     | -      | 5.9            | -    | V     |
| High Level Output           |                 |                                    | -                   | -               | -    | -    | -    | -       | -      | -              | -    | V     |
| Voltage<br>TTL Loads        |                 |                                    | -4                  | 4.5             | 3.98 | -    | -    | 3.84    | -      | 3.7            | -    | V     |
| TTE LOads                   |                 |                                    | -5.2                | 6               | 5.48 | -    | -    | 5.34    | -      | 5.2            | -    | V     |
| Low Level Output            | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02                | 2               | -    | -    | 0.1  | -       | 0.1    | -              | 0.1  | V     |
| Voltage<br>CMOS Loads       |                 |                                    | 0.02                | 4.5             | -    | -    | 0.1  | -       | 0.1    | -              | 0.1  | V     |
| CIVIOO LOAGS                |                 |                                    | 0.02                | 6               | -    | -    | 0.1  | -       | 0.1    | -              | 0.1  | V     |
| Low Level Output            |                 |                                    | -                   | -               | -    | -    | -    | -       | -      | -              | -    | V     |
| Voltage<br>TTL Loads        |                 |                                    | 4                   | 4.5             | -    | -    | 0.26 | -       | 0.33   | -              | 0.4  | V     |
| I I L LUaus                 |                 |                                    | 5.2                 | 6               | -    | -    | 0.26 | -       | 0.33   | -              | 0.4  | V     |
| Input Leakage<br>Current    | lį              | V <sub>CC</sub> or<br>GND          | -                   | 6               | -    | -    | ±0.1 | -       | ±1     | -              | ±1   | μΑ    |
| Quiescent Device<br>Current | Icc             | V <sub>CC</sub> or<br>GND          | 0                   | 6               | -    | -    | 8    | -       | 80     | -              | 160  | μА    |



#### DC Electrical Specifications (Continued)

|                                                                      |                              | TES<br>CONDI                       |                     | Vcc           |      | 25°C |      | -40°C 1 | O 85°C | -55°C T | O 125°C |       |
|----------------------------------------------------------------------|------------------------------|------------------------------------|---------------------|---------------|------|------|------|---------|--------|---------|---------|-------|
| PARAMETER                                                            | SYMBOL                       | V <sub>I</sub> (V)                 | I <sub>O</sub> (mA) | )<br>(S)      | MIN  | TYP  | MAX  | MIN     | MAX    | MIN     | MAX     | UNITS |
| HCT TYPES                                                            |                              |                                    |                     |               |      |      |      |         |        |         |         |       |
| High Level Input<br>Voltage                                          | V <sub>IH</sub>              | -                                  | -                   | 4.5 to<br>5.5 | 2    | -    | -    | 2       | -      | 2       | -       | V     |
| Low Level Input<br>Voltage                                           | V <sub>IL</sub>              | -                                  | -                   | 4.5 to<br>5.5 | -    | -    | 0.8  | -       | 0.8    | -       | 0.8     | V     |
| High Level Output<br>Voltage<br>CMOS Loads                           | V <sub>OH</sub>              | V <sub>IH</sub> or V <sub>IL</sub> | -0.02               | 4.5           | 4.4  | -    | -    | 4.4     | -      | 4.4     | -       | V     |
| High Level Output<br>Voltage<br>TTL Loads                            |                              |                                    | -4                  | 4.5           | 3.98 | -    | -    | 3.84    | -      | 3.7     | -       | V     |
| Low Level Output<br>Voltage<br>CMOS Loads                            | V <sub>OL</sub>              | V <sub>IH</sub> or V <sub>IL</sub> | 0.02                | 4.5           | -    | -    | 0.1  | -       | 0.1    | -       | 0.1     | V     |
| Low Level Output<br>Voltage<br>TTL Loads                             |                              |                                    | 4                   | 4.5           | -    | -    | 0.26 | -       | 0.33   | -       | 0.4     | V     |
| Input Leakage<br>Current                                             | Ι <sub>Ι</sub>               | V <sub>CC</sub> and GND            | 0                   | 5.5           | -    | -    | ±0.1 | -       | ±1     | -       | ±1      | μΑ    |
| Quiescent Device<br>Current                                          | Icc                          | V <sub>CC</sub> or<br>GND          | 0                   | 5.5           | -    | -    | 8    | -       | 80     | -       | 160     | μΑ    |
| Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 2) | V <sub>CC</sub><br>-2.1            | -                   | 4.5 to<br>5.5 | -    | 100  | 360  | -       | 450    | -       | 490     | μΑ    |

#### NOTE:

# **HCT Input Loading Table**

| INPUT  | UNIT LOADS |
|--------|------------|
| CP, MR | 0.5        |

NOTE: Unit Load is  $\Delta I_{CC}$  limit specified in DC Electrical Table, e.g., 360µA max at 25°C.

# **Prerequisite for Switching Specifications**

|                     |                  |                     | 25  | °C  | -40°C T | O 85°C | -55°C T | O 125 <sup>0</sup> C |       |
|---------------------|------------------|---------------------|-----|-----|---------|--------|---------|----------------------|-------|
| PARAMETER           | SYMBOL           | V <sub>CC</sub> (V) | MIN | MAX | MIN     | MAX    | MIN     | MAX                  | UNITS |
| HC TYPES            |                  |                     |     |     |         |        |         |                      |       |
| Maximum Input Pulse | f <sub>MAX</sub> | 2                   | 6   | -   | 5       | -      | 4       | -                    | MHz   |
| Frequency           |                  | 4.5                 | 30  | -   | 24      | -      | 20      | -                    | MHz   |
|                     |                  | 6                   | 35  | -   | 29      | -      | 24      | -                    | MHz   |
| Input Pulse Width   | t <sub>W</sub>   | 2                   | 80  | -   | 100     | -      | 120     | -                    | ns    |
|                     |                  | 4.5                 | 16  | -   | 20      | -      | 24      | -                    | ns    |
|                     |                  | 6                   | 14  | -   | 17      | -      | 20      | -                    | ns    |
| Reset Removal Time  | t <sub>REM</sub> | 2                   | 50  | -   | 65      | -      | 75      | -                    | ns    |
|                     |                  | 4.5                 | 10  | -   | 13      | -      | 15      | -                    | ns    |
|                     |                  | 6                   | 9   | -   | 11      | -      | 13      | -                    | ns    |

<sup>2.</sup> For dual-supply systems theoretical worst case ( $V_I = 2.4V$ ,  $V_{CC} = 5.5V$ ) specification is 1.8mA.



# Prerequisite for Switching Specifications (Continued)

|                                  |                  |                     | 25  | 25°C |     | O 85°C | -55°C T |     |       |
|----------------------------------|------------------|---------------------|-----|------|-----|--------|---------|-----|-------|
| PARAMETER                        | SYMBOL           | V <sub>CC</sub> (V) | MIN | MAX  | MIN | MAX    | MIN     | MAX | UNITS |
| Reset Pulse Width                | t <sub>W</sub>   | 2                   | 80  | -    | 100 | -      | 120     | -   | ns    |
|                                  |                  | 4.5                 | 16  | -    | 20  | -      | 24      | -   | ns    |
|                                  |                  | 6                   | 14  | -    | 17  | -      | 20      | -   | ns    |
| HCT TYPES                        |                  |                     |     |      |     |        |         |     |       |
| Maximum Input Pulse<br>Frequency | f <sub>MAX</sub> | 4.5                 | 25  | -    | 20  | -      | 16      | -   | MHz   |
| Input Pulse Width                | t <sub>W</sub>   | 4.5                 | 20  | -    | 25  | -      | 30      | -   | ns    |
| Reset Recovery Time              | t <sub>REC</sub> | 4.5                 | 10  | -    | 13  | -      | 15      | -   | ns    |
| Reset Pulse Width                | t <sub>W</sub>   | 4.5                 | 20  | -    | 25  | -      | 30      | -   | ns    |

# **Switching Specifications** Input $t_r$ , $t_f = 6ns$

|                                            |                                       | TEST                  | Vcc |     | 25°C |     | -40°C 1 | O 85°C | -55°C TO 125°C |     |       |
|--------------------------------------------|---------------------------------------|-----------------------|-----|-----|------|-----|---------|--------|----------------|-----|-------|
| PARAMETER                                  | SYMBOL                                | CONDITIONS            | (V) | MIN | TYP  | MAX | MIN     | MAX    | MIN            | MAX | UNITS |
| HC TYPES                                   | •                                     |                       |     | •   | •    | •   | •       | •      | •              | •   | •     |
| Propagation Delay Time<br>(Figure 1)       | t <sub>PLH,</sub><br>t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2   | -   | -    | 140 | -       | 175    | -              | 210 | ns    |
| CP to Q1' Output                           |                                       |                       | 4.5 | -   | -    | 28  | -       | 35     | -              | 42  | ns    |
|                                            |                                       | C <sub>L</sub> =15pF  | 5   | -   | 11   | -   | -       | -      | -              | -   | ns    |
|                                            |                                       | C <sub>L</sub> = 50pF | 6   | -   | -    | 24  | -       | 30     | -              | 36  | ns    |
| Q <sub>n</sub> to Q <sub>n</sub> + 1       | t <sub>PLH</sub> ,                    | C <sub>L</sub> = 50pF | 2   | -   | -    | 75  | -       | 95     | -              | 110 | ns    |
|                                            | t <sub>PHL</sub>                      |                       | 4.5 | -   | -    | 15  | -       | 19     | -              | 22  | ns    |
|                                            |                                       | C <sub>L</sub> =15pF  | 5   | -   | 6    | -   | -       | -      | -              | -   | ns    |
|                                            |                                       | C <sub>L</sub> = 50pF | 6   | -   | -    | 13  | -       | 13     | -              | 19  | ns    |
| MR to Q <sub>n</sub>                       | t <sub>PLH,</sub>                     | C <sub>L</sub> = 50pF | 2   | -   | -    | 170 | -       | 215    | -              | 255 | ns    |
|                                            | t <sub>PHL</sub>                      |                       | 4.5 | -   | -    | 34  | -       | 43     | -              | 51  | ns    |
|                                            |                                       |                       | 5   | -   | 14   | -   | -       | -      | -              | -   | ns    |
|                                            |                                       |                       | 6   | -   | -    | 29  | -       | 27     | -              | 43  | ns    |
| Output Transition Time                     | t <sub>TLH</sub> , t <sub>THL</sub>   | C <sub>L</sub> = 50pF | 2   | -   | -    | 75  | -       | 95     | -              | 110 | ns    |
| (Figure 1)                                 |                                       |                       | 4.5 | -   | -    | 15  | -       | 19     | -              | 22  | ns    |
|                                            |                                       |                       | 6   | -   | -    | 13  | -       | 16     | -              | 19  | ns    |
| Input Capacitance                          | C <sub>IN</sub>                       | C <sub>L</sub> = 50pF | -   | -   | -    | 10  | -       | 10     | -              | 10  | pF    |
| Power Dissipation Capacitance (Notes 3, 4) | C <sub>PD</sub>                       | C <sub>L</sub> =15pF  | 5   | -   | 30   | -   | -       | -      | -              | -   | pF    |
| HCT TYPES                                  |                                       |                       |     |     |      |     |         |        |                |     |       |
| Propagation Delay Time (Figure 2)          | t <sub>PLH,</sub><br>t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | -   | -    | 40  | -       | 50     | -              | 60  | ns    |
| CP to Q1' Output                           |                                       | C <sub>L</sub> =15pF  | 5   | -   | 17   | -   | -       | -      | -              | -   | ns    |
| Q <sub>n</sub> to Q <sub>n</sub> + 1       | t <sub>PLH</sub> ,                    | C <sub>L</sub> = 50pF | 4.5 | -   | -    | 15  | -       | 19     | -              | 22  | ns    |
|                                            | t <sub>PHL</sub>                      | C <sub>L</sub> =15pF  | 5   | -   | 6    | -   | -       | -      | -              | -   | ns    |
| MR to Q <sub>n</sub>                       | t <sub>PLH,</sub>                     | C <sub>L</sub> = 50pF | 4.5 | -   | -    | 40  | -       | 50     | -              | 60  | ns    |
|                                            | t <sub>PHL</sub>                      | C <sub>L</sub> =15pF  | 5   | -   | 17   | -   | -       | -      | -              | -   | ns    |



#### CD54/74HC4024, CD54/74HCT4024

#### Switching Specifications Input $t_r$ , $t_f = 6ns$ (Continued)

|                                            |                                     | TEST                  | ST V <sub>CC</sub> |     | 25°C |     |     | -40°C TO 85°C |     | -55°C TO 125°C |       |
|--------------------------------------------|-------------------------------------|-----------------------|--------------------|-----|------|-----|-----|---------------|-----|----------------|-------|
| PARAMETER                                  | SYMBOL                              | CONDITIONS            | (V)                | MIN | TYP  | MAX | MIN | MAX           | MIN | MAX            | UNITS |
| Output Transition                          | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5                | -   | -    | 15  | -   | 19            | -   | 22             | ns    |
| Input Capacitance                          | C <sub>IN</sub>                     | C <sub>L</sub> =15pF  | -                  | -   | -    | 10  | -   | 10            | -   | 10             | pF    |
| Power Dissipation Capacitance (Notes 3, 4) | C <sub>PD</sub>                     | C <sub>L</sub> =15pF  | 5                  | -   | 30   | -   | -   | -             | -   | -              | pF    |

#### NOTES:

- 3. C<sub>PD</sub> is used to determine the dynamic power consumption, per package.
- 4. P<sub>D</sub> = V<sub>CC</sub><sup>2</sup> f<sub>i</sub> + ∑ (C<sub>L</sub>V<sub>CC</sub><sup>2</sup> fi/M) where: M = 2<sup>1</sup>, 2<sup>2</sup>, 2<sup>3</sup>, 2<sup>4</sup>, 2<sup>5</sup>, 2<sup>6</sup>, 2<sup>7</sup> f<sub>i</sub> = Input Frequency, C<sub>L</sub> = Output Load Capacitance, V<sub>CC</sub> = Supply Voltage.

#### Test Circuits and Waveforms



NOTE: Outputs should be switching from 10%  $V_{CC}$  to 90%  $V_{CC}$  in accordance with device truth table. For  $f_{MAX}$ , input duty cycle = 50%.

FIGURE 1. HC CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH



FIGURE 3. HC AND HCU TRANSITION TIMES AND PROPAGA-TION DELAY TIMES, COMBINATION LOGIC



NOTE: Outputs should be switching from 10%  $V_{CC}$  to 90%  $V_{CC}$  in accordance with device truth table. For  $f_{MAX}$ , input duty cycle = 50%.

FIGURE 2. HCT CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH



FIGURE 4. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC



Datasheet of CD74HC4024E - IC 7-STAGE BIN RIP CNTR 14-DIP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

24-Sep-2015

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | _    |                            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              |                    |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| CD54HC4024F      | ACTIVE | CDIP         | J                  | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | CD54HC4024F    | Sample  |
| CD54HCT4024F3A   | ACTIVE | CDIP         | J                  | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | CD54HCT4024F3A | Sample  |
| CD74HC4024E      | ACTIVE | PDIP         | N                  | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -55 to 125   | CD74HC4024E    | Sample  |
| CD74HC4024EE4    | ACTIVE | PDIP         | N                  | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -55 to 125   | CD74HC4024E    | Sample  |
| CD74HC4024M      | ACTIVE | SOIC         | D                  | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HC4024M        | Sample  |
| CD74HC4024M96    | ACTIVE | SOIC         | D                  | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HC4024M        | Sample  |
| CD74HC4024MG4    | ACTIVE | SOIC         | D                  | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HC4024M        | Sample  |
| CD74HC4024MT     | ACTIVE | SOIC         | D                  | 14   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HC4024M        | Sample  |
| CD74HC4024PW     | ACTIVE | TSSOP        | PW                 | 14   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HJ4024         | Sample  |
| CD74HC4024PWG4   | ACTIVE | TSSOP        | PW                 | 14   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HJ4024         | Sample  |
| CD74HC4024PWR    | ACTIVE | TSSOP        | PW                 | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HJ4024         | Sample  |
| CD74HCT4024E     | ACTIVE | PDIP         | N                  | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -55 to 125   | CD74HCT4024E   | Sample  |
| CD74HCT4024EE4   | ACTIVE | PDIP         | N                  | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -55 to 125   | CD74HCT4024E   | Sample  |
| CD74HCT4024M     | ACTIVE | SOIC         | D                  | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HCT4024M       | Sample  |
| CD74HCT4024MG4   | ACTIVE | SOIC         | D                  | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HCT4024M       | Sample  |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

Addendum-Page 1



#### **Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of CD74HC4024E - IC 7-STAGE BIN RIP CNTR 14-DIP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

24-Sep-2015

OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): Til defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54HC4024, CD54HCT4024, CD74HC4024, CD74HCT4024:

• Catalog: CD74HC4024, CD74HCT4024

Military: CD54HC4024, CD54HCT4024

NOTE: Qualified Version Definitions:

. Catalog - TI's standard catalog product

Addendum-Page 2



Military - QML certified for Military and Defense Applications

# **Distributor of Texas Instruments: Excellent Integrated System Limited**

Datasheet of CD74HC4024E - IC 7-STAGE BIN RIP CNTR 14-DIP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

ww.ti.com 24-Sep-2015

Addendum-Page 3

Datasheet of CD74HC4024E - IC 7-STAGE BIN RIP CNTR 14-DIP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Sep-2015

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74HC4024M96 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CD74HC4024MT  | SOIC            | D                  | 14 | 250  | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CD74HC4024PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

Datasheet of CD74HC4024E - IC 7-STAGE BIN RIP CNTR 14-DIP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Sep-2015



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74HC4024M96 | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| CD74HC4024MT  | SOIC         | D               | 14   | 250  | 367.0       | 367.0      | 38.0        |
| CD74HC4024PWR | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |

Datasheet of CD74HC4024E - IC 7-STAGE BIN RIP CNTR 14-DIP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# J (R-GDIP-T\*\*)

# CERAMIC DUAL IN-LINE PACKAGE

14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.



#### **MECHANICAL DATA**

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





# **MECHANICAL DATA**

# D (R-PDS0-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.







#### **LAND PATTERN DATA**

# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





# **MECHANICAL DATA**

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153





#### **LAND PATTERN DATA**

# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





Datasheet of CD74HC4024E - IC 7-STAGE BIN RIP CNTR 14-DIP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Applications**

**Products** Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals **Data Converters** dataconverter.ti.com www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial

Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Security www.ti.com/security Logic Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated