

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments INA202AQDGKRQ1

For any questions, you can email us directly: <u>sales@integrated-circuit.com</u>

#### Distributor of Texas Instruments: Excellent Integrated System Limited Datasheet of INA202AQDGKRQ1 - IC CURRENT SHUNT MONITOR 8VSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



**TEXAS** 

**INSTRUMENTS** 

Sample & Buy



Design Reference Community

INA200-Q1, INA201-Q1, INA202-Q1

SBOS558C - APRIL 2011 - REVISED APRIL 2016

# INA20x-Q1 Automotive Grade, -16-V to +80-V, Low- or High-Side, High-Speed, Voltage-Output, Current-Sense Amplifier With Comparator and Reference

#### **Features** 1

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range

Product

Folder

- Device HBM ESD Classification Level H2
- Device CDM ESD Classification Level C3B \_
- Current-Sense Amplifier:
  - Common-Mode Range: -16 V to +80 V
  - 3.5% Max Error Over Temperature
  - Bandwidth: 500 kHz (INA200-Q1)
  - Three Gain Options:
    - 20 V/V (INA200-Q1)
    - 50 V/V (INA201-Q1)
    - 100 V//V (INA202-Q1)
- Integrated Open-Drain Comparator
  - Latching Capability
  - 0.6-V Internal Voltage Reference
  - Quiescent Current: 1800 µA (Max)
- Latch-Up Exceeds 100 mA per JESD78
- Package: VSSOP-8

#### 2 Applications

- Electric Power Steering (EPS) Systems
- **Body Control Modules**
- Brake Systems
- Electronic Stability Control (ESC) Systems

# 3 Description

INA200-Q1, INA201-Q1, and INA202-Q1 The (INA20x-Q1) are low- or high-side current-shunt monitors with voltage output. The INA20x-Q1 devices can sense drops across shunts at common-mode voltages from -16 V to +80 V. The INA20x-Q1 are available with three output voltage scales: 20 V/V, 50 V/V, and 100 V/V, with up to a 500-kHz bandwidth.

Support &

22

The INA20x-Q1 also incorporate an open-drain comparator and internal reference that provides a 0.6-V threshold. External dividers set the current trip point. The comparator includes a latching capability, and can be made transparent by grounding (or leaving open) the RESET pin.

The INA20x-Q1 operate from a single 2.7-V to 18-V supply, drawing a maximum of 1800 µA of supply current. These devices are available in the very small VSSOP-8 package. Specifications for all devices extend over the operating temperature range of -40°C to +125°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| INA200-Q1   |           |                   |
| INA201-Q1   | VSSOP (8) | 3.00 mm x 3.00 mm |
| INA202-Q1   |           |                   |

(1) For all available packages, see the package option addendum at the end of the data sheet.

#### **Simplified Schematic**







1

2

3

4

#### INA200-Q1, INA201-Q1, INA202-Q1

SBOS558C - APRIL 2011 - REVISED APRIL 2016



**Table of Contents** 

5 Device Comparison Table ...... 3 6 7 Specifications..... 4 7.1 Absolute Maximum Ratings ...... 4 7.2 ESD Ratings...... 4 7.3 Recommended Operating Conditions...... 4 7.4 Thermal Information ..... 4 7.5 Electrical Characteristics: Current-Shunt Monitor .... 5 7.7 8 Parameter Measurement Information ...... 11 8.1 Hysteresis ..... 11 9 Detailed Description ..... 12

Features ..... 1

Applications ..... 1

Description ..... 1

Revision History..... 2

|    | 9.1  | Overview                          | 12 |
|----|------|-----------------------------------|----|
|    | 9.2  | Functional Block Diagram          | 12 |
|    | 9.3  | Feature Description               | 13 |
|    | 9.4  | Device Functional Modes           | 13 |
| 10 | Арр  | lication Information              | 14 |
|    | 10.1 | Application Information           | 14 |
|    | 10.2 | Typical Applications              | 18 |
| 11 | Pow  | ver Supply Recommendations        | 22 |
| 12 | Lay  | put                               | 22 |
|    |      | Layout Guidelines                 |    |
|    |      | Layout Example                    |    |
| 13 | Dev  | ice and Documentation Support     | 23 |
|    | 13.1 | Related Links                     | 23 |
|    | 13.2 | Community Resources               | 23 |
|    | 13.3 | Trademarks                        | 23 |
|    | 13.4 | Electrostatic Discharge Caution   | 23 |
|    | 13.5 | Glossary                          | 23 |
| 14 | Мес  | hanical, Packaging, and Orderable |    |
|    | Info | mation                            | 23 |
|    |      |                                   |    |

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision B (November 2012) to Revision C

Page

| • | Added Device Information and ESD Ratings, and Thermal Information tables, and Feature Description, Device Functional Modes, Application and Implementation, Power Supply Recommendations, Layout, Device and Documentation Support, and Mechanical, Packaging, and Orderable Information sections |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Updated data sheet title 1                                                                                                                                                                                                                                                                        |
| • | Updated Features bullets for clarity 1                                                                                                                                                                                                                                                            |
| • | Changed MSOP to VSSOP throughout data sheet to match industry-standard term 1                                                                                                                                                                                                                     |
| • | Updated Applications bullets 1                                                                                                                                                                                                                                                                    |
| • | Updated Description section text for clarity 1                                                                                                                                                                                                                                                    |
| • | Changed all figures in data sheet to show Q1 device names 1                                                                                                                                                                                                                                       |
| • | Changed pin names in Absolute Maximum Ratings to show correct names 4                                                                                                                                                                                                                             |
| • | Added Operating Temperature to Absolute Maximum Ratings table 4                                                                                                                                                                                                                                   |
| • | Changed CMP V <sub>OUT</sub> to CMP <sub>OUT</sub> in <i>large-signal differential voltage gain</i> parameter condition                                                                                                                                                                           |
| • | Deleted package name from Figure 27 15                                                                                                                                                                                                                                                            |
| • | Changed Figure 28 caption                                                                                                                                                                                                                                                                         |
| • | Changed text from "R <sub>FILT</sub> – 3%" to "R <sub>FILT</sub> + 3%" in 2nd paragraph of Input Filtering section                                                                                                                                                                                |
| • | Changed 22-kO R4 resistor to R <sub>2</sub> in Figure 31                                                                                                                                                                                                                                          |

#### Changes from Revision A (September 2012) to Revision B

| Changed from Mixed Production status to Production Data. | . 1                                                                                                                          |
|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| Changed device graphic from pair to single               | . 1                                                                                                                          |
| Added AEC-Q100 info to Features bullets                  | . 1                                                                                                                          |
| Updated Applications bullets                             | . 1                                                                                                                          |
| Removed D package from pin configuration image.          | . 4                                                                                                                          |
|                                                          | Changed device graphic from pair to single<br>Added AEC-Q100 info to <i>Features</i> bullets<br>Updated Applications bullets |

Copyright © 2011–2016, Texas Instruments Incorporated

Page



www.ti.com



www.ti.com

# INA200-Q1, INA201-Q1, INA202-Q1

SBOS558C-APRIL 2011-REVISED APRIL 2016

# 5 Device Comparison Table

| DEVICE     | DESCRIPTION                                                                                          |
|------------|------------------------------------------------------------------------------------------------------|
| INA193A-Q1 | Same amplifier performance as INA200-Q1 without integrated comparator                                |
| INA203-Q1  | Dual comparator alternative to the INA200-Q1 single comparator                                       |
| INA282-Q1  | Automotive, 80-V, bidirectional, high-accuracy, low- or high-side, voltage out current shunt monitor |
| INA300-Q1  | Automotive, 36-V, low- or high-side, overcurrent protection comparator                               |
| INA301     | Overcurrent protection, high-speed, precision, current sense amplifier with integrated comparator    |

# 6 Pin Configuration and Functions



#### **Pin Functions**

|     | PIN                | 1/0           | DESCRIPTION                                |
|-----|--------------------|---------------|--------------------------------------------|
| NO. | NAME               | I/O           | DESCRIPTION                                |
| 1   | Vs                 | Analog        | Power supply                               |
| 2   | OUT                | Analog output | Output voltage                             |
| 3   | CMPIN              | Analog input  | Comparator input                           |
| 4   | GND                | Analog        | Ground                                     |
| 5   | RESET              | Analog input  | Comparator reset pin, active low           |
| 6   | CMP <sub>OUT</sub> | Analog output | Comparator output                          |
| 7   | V <sub>IN</sub>    | Analog input  | Negative input, connect to shunt low side  |
| 8   | V <sub>IN+</sub>   | Analog input  | Positive input, connect to shunt high side |



#### INA200-Q1, INA201-Q1, INA202-Q1

SBOS558C-APRIL 2011-REVISED APRIL 2016

Texas Instruments

www.ti.com

## 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                                                                                               |                                                                 | MIN       | MAX                     | UNIT |
|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------|-------------------------|------|
| Supply voltage, V <sub>S</sub>                                                                                |                                                                 | 2.7       | 18                      | V    |
| Current-shunt monitor analog<br>inputs, V <sub>IN+</sub> , V <sub>IN-</sub><br>Comparator analog input and re | Differential (V <sub>IN+</sub> – V <sub>IN-</sub> )             | -18       | 18                      | V    |
|                                                                                                               | Common mode <sup>(2)</sup> , $V_{CM} = (V_{IN+} + V_{IN-}) / 2$ | -16       | 80                      | V    |
| Comparator analog input and r                                                                                 | eset pins, CMP <sub>IN</sub> and RESET <sup>(2)</sup>           | GND – 0.3 | (V <sub>S</sub> ) + 0.3 | V    |
| Analog output, OUT <sup>(2)</sup>                                                                             |                                                                 | GND – 0.3 | (V <sub>S</sub> ) + 0.3 | V    |
| Comparator output, CMP <sub>OUT</sub> <sup>(2)</sup>                                                          |                                                                 | GND – 0.3 | 18                      | V    |
| Input current into any pin <sup>(2)</sup>                                                                     |                                                                 |           | 5                       | mA   |
| Operating temperature, T <sub>A</sub>                                                                         |                                                                 | -40       | 125                     | °C   |
| Junction temperature                                                                                          |                                                                 |           | 150                     | °C   |
| Storage temperature, T <sub>stg</sub>                                                                         |                                                                 | -65       | 150                     | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                  | Electroptatio discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±1000 | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|-----|------|
| V <sub>CM</sub> | Common-mode input voltage      | -16 | 12  | 80  | V    |
| Vs              | Operating supply voltage       | 2.7 | 12  | 18  | V    |
| T <sub>A</sub>  | Operating free-air temperature | -40 | 25  | 125 | °C   |

#### 7.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> R <sub>θJA</sub> Junction-to-ambient thermal resistance     R <sub>θJC(top)</sub> Junction-to-case (top) thermal resistance     R <sub>θJB</sub> Junction-to-board thermal resistance     Ψ <sub>JT</sub> Junction-to-top characterization parameter | INA20x-Q1                                                                                                                                                                                                                                                                                                            |        |      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|
|                                                                                                                                                                                                                                                                                    | DGK (VSSOP)     DGK (VSSOP)       8 PINS     8 PINS       Junction-to-ambient thermal resistance     162.2     °C/W       Junction-to-case (top) thermal resistance     37.7     °C/W       Junction-to-board thermal resistance     82.9     °C/W       Junction-to-top characterization parameter     1.3     °C/W | UNIT   |      |
|                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                      | 8 PINS |      |
| R <sub>θJA</sub>                                                                                                                                                                                                                                                                   | Junction-to-ambient thermal resistance                                                                                                                                                                                                                                                                               | 162.2  | °C/W |
| R <sub>0JC(top)</sub>                                                                                                                                                                                                                                                              | Junction-to-case (top) thermal resistance                                                                                                                                                                                                                                                                            | 37.7   | °C/W |
| $R_{\theta JB}$                                                                                                                                                                                                                                                                    | Junction-to-board thermal resistance                                                                                                                                                                                                                                                                                 | 82.9   | °C/W |
| Ψ <sub>JT</sub>                                                                                                                                                                                                                                                                    | Junction-to-top characterization parameter                                                                                                                                                                                                                                                                           | 1.3    | °C/W |
| $\Psi_{JB}$                                                                                                                                                                                                                                                                        | Junction-to-board characterization parameter                                                                                                                                                                                                                                                                         | 81.4   | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> This voltage may exceed the ratings shown if the current at that pin does not exceed 5 mA.



www.ti.com

#### INA200-Q1, INA201-Q1, INA202-Q1 SBOS558C-APRIL 2011-REVISED APRIL 2016

#### **Electrical Characteristics: Current-Shunt Monitor** 7.5

at  $T_A = 25^{\circ}$ C,  $V_S = 12$  V,  $V_{CM} = 12$  V,  $V_{SENSE} = V_{IN+} - V_{IN-} = 100$  mV,  $R_L = 10$  k $\Omega$  to GND,  $R_{PULL-UP} = 5.1$  k $\Omega$  connected from CMP<sub>OUT</sub> to  $V_S$ , and CMP<sub>IN</sub> = GND (unless otherwise noted)

|                      | PARAMETER                                     | TEST CONI                                                                             | DITIONS                                            | MIN             | TYP                      | MAX                                      | UNIT    |
|----------------------|-----------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------|-----------------|--------------------------|------------------------------------------|---------|
| INPUT                |                                               | -                                                                                     |                                                    |                 |                          |                                          |         |
| V <sub>SENSE</sub>   | Full-scale sense input voltage                | $V_{\text{SENSE}} = V_{\text{IN+}} - V_{\text{IN-}}$                                  |                                                    |                 | 0.15                     | (V <sub>S</sub> <i>-</i> 0.25) /<br>Gain | V       |
| V <sub>CM</sub>      | Common-mode input range                       | $T_A = -40^{\circ}C$ to $125^{\circ}C$                                                |                                                    | -16             |                          | 80                                       | V       |
| CMR                  | Common-mode rejection                         | $V_{IN+} = -16 \text{ V} \text{ to } 80 \text{ V}$                                    |                                                    | 80              | 100                      |                                          | dB      |
| CIVIR                | Common-mode rejection                         | $V_{IN+} = 12 \text{ V to } 80 \text{ V},  \text{T}_{\text{A}} = -4$                  | 0°C to 125°C.                                      | 100             | 123                      |                                          | dB      |
|                      |                                               | $T_A = 25^{\circ}C$                                                                   |                                                    |                 | ±0.5                     | ±2.5                                     | mV      |
| V <sub>OS</sub>      | Offset voltage, RTI <sup>(1)</sup>            | $T_A = 25^{\circ}C$ to $125^{\circ}C$                                                 |                                                    |                 |                          | ±3                                       | mV      |
|                      |                                               | $T_A = -40^{\circ}C$ to $25^{\circ}C$                                                 |                                                    |                 |                          | ±3.5                                     | mV      |
| dV <sub>OS</sub> /dT | Offset voltage, RTI, versus temperature       | $T_A = -40^{\circ}C$ to $125^{\circ}C$                                                |                                                    |                 | 5                        |                                          | µV/°C   |
| PSR                  | Offset voltage, RTI, versus power<br>supply   | V <sub>OUT</sub> = 2 V, V <sub>IN+</sub> = 18 V, 2.7                                  | V, $T_A = -40^{\circ}C$ to $125^{\circ}C$          |                 | 2.5                      | 100                                      | μV/V    |
| I <sub>B</sub>       | Input bias current, V <sub>IN</sub> – Pin     | $T_A = -40^{\circ}C$ to $125^{\circ}C$                                                |                                                    |                 | ±9                       | ±16                                      | μΑ      |
| OUTPUT               | Γ (V <sub>SENSE</sub> ≥ 20mV)                 |                                                                                       |                                                    |                 |                          |                                          |         |
|                      |                                               | INA200-Q1                                                                             |                                                    |                 | 20                       |                                          | V/V     |
| G                    | Gain                                          | INA201-Q1                                                                             |                                                    |                 | 50                       |                                          | V/V     |
|                      |                                               | INA202-Q1                                                                             |                                                    |                 | 100                      |                                          | V/V     |
|                      | Gain error                                    | $V_{SENSE}$ = 20 mV to 100 mV                                                         |                                                    |                 | ±0.2%                    | ±1%                                      |         |
|                      | Gainenoi                                      | $V_{SENSE}$ = 20 mV to 100 mV,                                                        | $T_A = -40^{\circ}C$ to $125^{\circ}C$             |                 |                          | ±2%                                      |         |
|                      | Total output error <sup>(2)</sup>             | $V_{SENSE}$ = 120 mV, $V_{S}$ = 16 V                                                  | /                                                  |                 | ±0.75%                   | ±2.2%                                    |         |
|                      |                                               | $V_{SENSE}$ = 120 mV, $V_{S}$ = 16 V                                                  | $/, T_{A} = -40^{\circ}C \text{ to } 125^{\circ}C$ |                 |                          | ±3.5%                                    |         |
|                      | Nonlinearity error <sup>(3)</sup>             | $V_{SENSE}$ = 20 mV to 100 mV                                                         |                                                    |                 | ±0.002%                  |                                          |         |
| R <sub>O</sub>       | Output impedance                              |                                                                                       |                                                    |                 | 1.5                      |                                          | Ω       |
| $C_{\text{LOAD}}$    | Maximum capacitive load                       | No sustained oscillation                                                              |                                                    |                 | 10                       |                                          | nF      |
| OUTPUT               | Γ (V <sub>SENSE</sub> < 20 mV) <sup>(4)</sup> |                                                                                       |                                                    |                 |                          |                                          |         |
|                      |                                               | $-16 \text{ V} \leq \text{V}_{\text{CM}} < 0 \text{ V}$                               | INA20x-Q1                                          |                 | 300                      |                                          | mV      |
|                      |                                               |                                                                                       | INA200-Q1                                          |                 |                          | 0.4                                      | V       |
|                      | Output                                        | $0~V \leq V_{CM} \leq V_S,~V_S = 5~V$                                                 | INA201-Q1                                          |                 |                          | 1                                        | V       |
|                      |                                               |                                                                                       | INA202-Q1                                          |                 |                          | 2                                        | V       |
|                      |                                               | $V_{\rm S} < V_{\rm CM} \le 80 \ V$                                                   | INA20x-Q1                                          |                 | 300                      |                                          | mV      |
| VOLTAG               | GE OUTPUT <sup>(5)</sup>                      |                                                                                       |                                                    |                 |                          |                                          |         |
|                      | Output swing to the positive rail             | $V_{\text{IN-}} = 11 \text{ V},  V_{\text{IN+}} = 12  \text{V},  \text{T}_{\text{A}}$ | = -40°C to 125°C                                   |                 | (V <sub>S</sub> ) – 0.15 | $(V_S) - 0.25$                           | V       |
|                      | Output swing to GND <sup>(6)</sup>            | $V_{IN-} = 0 V, V_{IN+} = -0.5 V, T_A$                                                | , = −40°C to 125°C                                 | (V <sub>G</sub> | <sub>ND</sub> ) + 0.004  | $(V_{GND}) + 0.05$                       | V       |
| FREQUE               | ENCY RESPONSE                                 |                                                                                       |                                                    |                 |                          |                                          |         |
|                      |                                               |                                                                                       | INA200-Q1                                          |                 | 500                      |                                          | kHz     |
| BW                   | Bandwidth                                     | $C_{LOAD} = 5 \text{ pF}$                                                             | INA201-Q1                                          |                 | 300                      |                                          | kHz     |
|                      |                                               |                                                                                       | INA202-Q1                                          |                 | 200                      |                                          | kHz     |
|                      | Phase margin                                  | C <sub>LOAD</sub> < 10 nF                                                             |                                                    |                 | 40                       |                                          | Degrees |
| SR                   | Slew rate                                     |                                                                                       |                                                    |                 | 1                        |                                          | V/µs    |
|                      | Settling time (1%)                            | $V_{\text{SENSE}} = 10 \text{ mV}_{\text{PP}}$ to 100 m                               | V <sub>PP</sub> , C <sub>LOAD</sub> = 5 pF         |                 | 2                        |                                          | μs      |
| NOISE, F             | RTI                                           |                                                                                       |                                                    |                 |                          |                                          |         |
|                      | Voltage noise density                         |                                                                                       |                                                    |                 | 40                       |                                          | nV/√Hz  |

Offset is extrapolated from measurements of the output at 20 mV and 100 mV  $\mathrm{V}_{\mathrm{SENSE}}.$ (1)

Total output error includes effects of gain error and  $V_{\text{OS}}.$  Linearity is best fit to a straight line. (2) (3)

(5) See Figure 7.

(6) Specified by design.

For details on this region of operation, see the Accuracy Variations section in the Device Functional Modes. (4)



#### INA200-Q1, INA201-Q1, INA202-Q1 SBOS558C – APRIL 2011–REVISED APRIL 2016



Texas Instruments

www.ti.com

#### 7.6 Electrical Characteristics: Comparator

at  $T_A = 25^{\circ}$ C,  $V_S = 12$  V,  $V_{CM} = 12$  V,  $V_{SENSE} = 100$  mV,  $R_L = 10$  k $\Omega$  to GND, and  $R_{PULL-UP} = 5.1$  k $\Omega$  connected from CMP<sub>OUT</sub> to  $V_S$  (unless otherwise noted)

|                  | PARAMETER                                    | TEST CONDITIONS                                                                                                                                    | MIN | ТҮР                       | MAX | UNIT |
|------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-----|------|
| OFFS             | ET VOLTAGE                                   |                                                                                                                                                    |     |                           |     |      |
|                  | Thus the stat                                | $T_A = 25^{\circ}C$                                                                                                                                | 590 | 608                       | 620 | mV   |
|                  | Threshold                                    | $T_A = -40^{\circ}C$ to $125^{\circ}C$                                                                                                             | 586 |                           | 625 | mV   |
|                  | Hysteresis <sup>(1)</sup>                    | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$                                                                                                       |     | -8                        |     | mV   |
| INPU             | T BIAS CURRENT <sup>(2)</sup>                |                                                                                                                                                    |     |                           |     |      |
|                  |                                              |                                                                                                                                                    |     | 0.005                     | 10  | nA   |
|                  | CMP <sub>IN</sub> pin                        | $T_A = -40^{\circ}C$ to $125^{\circ}C$                                                                                                             |     |                           | 15  | nA   |
| INPU             | T VOLTAGE RANGE                              |                                                                                                                                                    |     |                           |     |      |
|                  | CMP <sub>IN</sub> pin                        |                                                                                                                                                    |     | 0 to V <sub>S</sub> – 1.5 |     | V    |
| OUTF             | PUT (OPEN-DRAIN)                             |                                                                                                                                                    |     |                           |     |      |
|                  | Large-signal differential voltage gain       | $\label{eq:cmp_out} \begin{split} & CMP_{OUT} = 1 \ V \ \text{to} \ 4 \ V, \\ & R_{L} \geq 15 \ k\Omega \ \text{connected to} \ 5 \ V \end{split}$ |     | 200                       |     | V/mV |
| I <sub>LKG</sub> | High-level leakage current <sup>(3)(4)</sup> | $V_{ID} = 0.4 \text{ V}, V_{OH} = V_S$                                                                                                             |     | 0.0001                    | 1   | μA   |
| V <sub>OL</sub>  | Low-level output voltage <sup>(3)</sup>      | V <sub>ID</sub> = -0.6 V, I <sub>OL</sub> = 2.35 mA                                                                                                |     | 220                       | 300 | mV   |
| RESF             | PONSE TIME                                   |                                                                                                                                                    |     |                           |     |      |
|                  | Response time <sup>(5)</sup>                 | $R_L$ to 5 V, $C_L$ = 15 pF, 100-mV input step with 5-mV overdrive                                                                                 |     | 1.3                       |     | μs   |
| RESE             | T                                            |                                                                                                                                                    |     |                           | ·   |      |
|                  | RESET threshold <sup>(6)</sup>               |                                                                                                                                                    |     | 1.1                       |     | V    |
|                  | Logic input impedance                        |                                                                                                                                                    |     | 2                         |     | MΩ   |
|                  | Minimum RESET pulse duration                 |                                                                                                                                                    |     | 1.5                       |     | μs   |
|                  | RESET propagation delay                      |                                                                                                                                                    |     | 3                         |     | μs   |

(1) Hysteresis refers to the threshold (the threshold specification applies to a rising edge of a noninverting input) of a falling edge on the noninverting input of the comparator; see Figure 25.

(2) Specified by design.

(3) V<sub>ID</sub> refers to the differential voltage at the comparator inputs.

(4) Pulling the open-drain output to the range of 2.7 V to 18 V is permissible, regardless of  $V_S$ .

(5) The comparator response time specified is the interval between the input step function and the instant when the output crosses 1.4 V.
(6) The RESET input has an internal 2-MΩ (typical) pulldown. Leaving RESET open results in a low state, with transparent comparator

operation.

### 7.7 Electrical Characteristics: General

at  $T_A = 25^{\circ}$ C,  $V_S = 12$  V,  $V_{CM} = 12$  V,  $V_{SENSE} = 100$  mV,  $R_L = 10$  k $\Omega$  to GND,  $R_{PULL-UP} = 5.1$  k $\Omega$  connected from CMP<sub>OUT</sub> to  $V_S$ , and CMP<sub>IN</sub> = 1 V (unless otherwise noted)

|     | GENERAL PARAMETERS                                 | CONDITIONS                                                 | MIN | TYP  | MAX  | UNIT |
|-----|----------------------------------------------------|------------------------------------------------------------|-----|------|------|------|
| POV | VER SUPPLY                                         |                                                            |     |      |      |      |
|     | Quiescent current                                  | V <sub>OUT</sub> = 2 V                                     |     | 1350 | 1800 | μA   |
| IQ  |                                                    | $V_{SENSE} = 0$ mV, $T_A = -40^{\circ}C$ to $125^{\circ}C$ |     |      | 1850 | μA   |
|     | Comparator power-on reset threshold <sup>(1)</sup> |                                                            |     | 1.5  |      | V    |

(1) The INA20x-Q1 devices power up with the comparator in a defined reset state as long as the RESET pin is open or grounded. The comparator is in reset as long as the power supply is below the voltage shown here. The comparator assumes a state based on the comparator input above this supply voltage. If RESET is high at power up, the comparator output comes up high and requires a reset to assume a low state, if appropriate.



www.ti.com

#### INA200-Q1, INA201-Q1, INA202-Q1 SBOS558C - APRIL 2011 - REVISED APRIL 2016

#### 7.8 Typical Characteristics

At  $T_A = 25^{\circ}$ C,  $V_S = 12$  V,  $V_{IN+} = 12$  V, and  $V_{SENSE} = 100$  mV (unless otherwise noted)



Copyright © 2011–2016, Texas Instruments Incorporated

Product Folder Links: INA200-Q1 INA201-Q1 INA202-Q1

Submit Documentation Feedback



## INA200-Q1, INA201-Q1, INA202-Q1



SBOS558C-APRIL 2011-REVISED APRIL 2016

www.ti.com

# **Typical Characteristics (continued)**



Copyright © 2011–2016, Texas Instruments Incorporated



www.ti.com

# INA200-Q1, INA201-Q1, INA202-Q1

SBOS558C-APRIL 2011-REVISED APRIL 2016

# **Typical Characteristics (continued)**



Submit Documentation Feedback



# INA200-Q1, INA201-Q1, INA202-Q1



www.ti.com

SBOS558C-APRIL 2011-REVISED APRIL 2016





Copyright © 2011–2016, Texas Instruments Incorporated

Submit Documentation Feedback



www.ti.com

INA200-Q1, INA201-Q1, INA202-Q1 SBOS558C – APRIL 2011–REVISED APRIL 2016

# 8 Parameter Measurement Information

## 8.1 Hysteresis

Figure 25 shows the typical comparator hysteresis.



Figure 25. Typical Comparator Hysteresis



INA200-Q1, INA201-Q1, INA202-Q1 SBOS558C – APRIL 2011–REVISED APRIL 2016



www.ti.com

# 9 Detailed Description

#### 9.1 Overview

The INA20x-Q1 current-shunt monitors operate over a wide common-mode voltage range (-16 V to +80 V). These devices integrate an open-drain comparator with an internal 0.6-V reference at the negative input. Use external dividers from the output of the current shunt monitor to the positive input of the comparator to set the positive input for overcurrent detection. The comparator includes a latching capability, but can also be made transparent by grounding (or floating) the RESET pin.

### 9.2 Functional Block Diagram





www.ti.com

INA200-Q1, INA201-Q1, INA202-Q1 SBOS558C – APRIL 2011 – REVISED APRIL 2016

#### 9.3 Feature Description

#### 9.3.1 Comparator

The INA200-Q1, INA201-Q1, and INA202-Q1 devices incorporate an open-drain comparator. This comparator typically has 2 mV of offset and a 1.3 µs (typical) response time. The RESET pin latches and resets the output of the comparator; see Figure 26.



Figure 26. Comparator Latching Capability

#### 9.3.2 Output Voltage Range

The output of the INA20x-Q1 is accurate within the output voltage swing range set by the power supply pin,  $V_s$ . Best illustration of this performance occurs when using the INA202-Q1 (gain-of-100 version), where a 100-mV full-scale input from the shunt resistor requires an output voltage swing of 10 V, and a power-supply voltage sufficient to achieve 10 V on the output.

#### 9.4 Device Functional Modes

The INA20x-Q1 have a single functional mode and are operational when the power-supply voltage is greater than 2.7 V. The common-mode voltage must be between -16 V and +80 V. The maximum power supply voltage for the INA20x-Q1 is 18 V.



INA200-Q1, INA201-Q1, INA202-Q1

SBOS558C-APRIL 2011-REVISED APRIL 2016

TEXAS INSTRUMENTS

www.ti.com

#### **10** Application Information

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

The INA20x-Q1 series is designed to enable easy configuration for detecting overcurrent conditions and current monitoring in an application. This device is individually targeted towards overcurrent detection of a single threshold. However, this device can also be paired with additional devices and circuitry to create more complex monitoring functional blocks.

#### 10.1.1 Basic Connections

Figure 27 shows the basic connections of the INA200-Q1, INA201-Q1, and INA202-Q1. Connect the input pins,  $V_{IN+}$  and  $V_{IN-}$ , as close as possible to the shunt resistor to minimize any resistance in series with the shunt resistance.

Stability requires the use of power-supply bypass capacitors. Applications with noisy or high-impedance power supplies may require additional decoupling capacitors to reject power-supply noise. Connect bypass capacitors close to the device pins.





### 10.1.2 Selecting R<sub>S</sub>

The value chosen for the shunt resistor,  $R_S$ , depends on the application and is a compromise between smallsignal accuracy and maximum permissible voltage loss in the measurement line. High values of  $R_S$  provide better accuracy at lower currents by minimizing the effects of offset, whereas low values of  $R_S$  minimize voltage loss in the supply line. Most applications attain best performance with an  $R_S$  value that provides a full-scale shunt voltage range of 50 mV to 100 mV. Maximum input voltage for accurate measurements is 500 mV, but output voltage is limited by supply.

```
14 Submit Documentation Feedback
```

Product Folder Links: INA200-Q1 INA201-Q1 INA202-Q1



www.ti.com

#### INA200-Q1, INA201-Q1, INA202-Q1 SBOS558C – APRIL 2011 – REVISED APRIL 2016

#### **Application Information (continued)**

#### 10.1.3 Input Filtering

INSTRUMENTS

An obvious and straightforward location for filtering is at the output of the INA20x-Q1 series; however, this location negates the advantage of the low output impedance of the internal buffer. The only other option for filtering is at the input pins of the INA20x-Q1, but the internal 5-k $\Omega$  + 30% input impedance complicates input filtering, as illustrated in Figure 28. Use the lowest possible resistor values to minimize both the initial shift in gain and effects of tolerance. Equation 1 gives the effect on initial gain:



Figure 28. Input Filter

To calculate the total effect on gain error, replace the 5-k $\Omega$  term with 5 k $\Omega$  – 30%, (or 3.5 k $\Omega$ ) or 5 k $\Omega$  + 30% (or 6.5 k $\Omega$ ). One can also be insert the tolerance extremes of R<sub>FILT</sub> into the equation. If using a pair of 100- $\Omega$  1% resistors on the inputs, the initial gain error is 1.96%. Worst-case tolerance conditions always occur at the lower excursion of the internal 5-k $\Omega$  resistor (3.5-k $\Omega$ ), and the higher excursion of R<sub>FILT</sub> + 3% in this case.

Note that one must then combine the specified accuracy of the INA20x-Q1 in addition to these tolerances. Although this discussion treated worst-case accuracy conditions by combining the extremes of the resistor values, it is appropriate to use geometric-mean or root-sum-square calculations to total the effects of accuracy variations.

#### 10.1.4 Accuracy Variations as a Result of V<sub>SENSE</sub> and Common-Mode Voltage

The accuracy of the INA20x-Q1 current-shunt monitors is a function of two main variables:  $V_{SENSE}$  ( $V_{IN+} - V_{IN-}$ ) and common-mode voltage,  $V_{CM}$ , relative to the supply voltage,  $V_S$ . The expression for  $V_{CM}$  is ( $V_{IN+} + V_{IN-}$ ) / 2; however, in practice,  $V_{CM}$  is effectively the voltage at  $V_{IN+}$  because the voltage drop across  $V_{SENSE}$  is usually small.

This section addresses the accuracy of these specific operating regions:

- Normal Case 1:  $V_{SENSE} \ge 20 \text{ mV}, V_{CM} \ge V_S$
- Normal Case 2: V<sub>SENSE</sub> ≥ 20 mV, V<sub>CM</sub> < V<sub>S</sub>
- Low  $V_{SENSE}$  Case 1:  $V_{SENSE} < 20$  mV, -16 V  $\leq V_{CM} < 0$
- Low V<sub>SENSE</sub> Case 2: V<sub>SENSE</sub> < 20 mV, 0V ≤ V<sub>CM</sub> ≤ V<sub>S</sub>
- Low  $V_{SENSE}$  Case 3:  $V_{SENSE}$  < 20 mV,  $V_S$  <  $V_{CM}$  ≤ 80 V

Copyright © 2011–2016, Texas Instruments Incorporated



INA200-Q1, INA201-Q1, INA202-Q1

#### SBOS558C - APRIL 2011 - REVISED APRIL 2016

#### **Application Information (continued)**

#### 10.1.4.1 Normal Case 1: $V_{SENSE} \ge 20 \text{ mV}, V_{CM} \ge V_{S}$

This region of operation provides the highest accuracy. Here, use of a two-step method characterizes and measures the input offset voltage. First, Equation 2 determines the gain.

$$G = \frac{V_{OUT1} - V_{OUT2}}{100 \text{mV} - 20 \text{mV}}$$

where:

 $V_{OUT1}$  = output voltage with  $V_{SENSE}$  = 100 mV

V<sub>OUT2</sub> = output voltage with V<sub>SENSE</sub> = 20 mV

Then the offset voltage is measured at  $V_{SENSE}$  = 100 mV and referred to the input (RTI) of the current shunt monitor, as shown in Equation 3.

$$V_{OS}RTI (Referred-To-Input) = \left(\frac{V_{OUT1}}{G}\right) - 100mV$$

In the *Typical Characteristics*, Figure 6 (*Output Error versus Common-Mode Voltage* curve) shows the highest accuracy for the this region of operation. In this plot,  $V_S = 12$  V; for  $V_{CM} \ge 12$  V, the output error is at its minimum. Using this case also creates the  $V_{SENSE} \ge 20$  mV output specifications in the *Electrical Characteristics: Current-Shunt Monitor* table.

#### 10.1.4.2 Normal Case 2: $V_{SENSE} \ge 20 \text{ mV}, V_{CM} < V_S$

This region of operation has slightly less accuracy than Normal Case 1 as a result of the common-mode operating area in which the part functions, as seen in the Figure 6 (*Output Error versus Common-Mode Voltage* curve). As noted, for this graph  $V_S = 12$  V; for  $V_{CM} < 12$  V, the output error increases as  $V_{CM}$  becomes less than 12 V, with a typical maximum error of 0.005% at the most negative  $V_{CM} = -16$  V.

# 10.1.4.3 Low $V_{SENSE}$ Case 1: $V_{SENSE} < 20 \text{ mV}$ , -16 V $\leq V_{CM} < 0$ V; and Low $V_{SENSE}$ Case 3: $V_{SENSE} < 20 \text{ mV}$ , $V_S < V_{CM} \leq 80$ V

Although not designed for accurate operation in either of these regions, the INA20x-Q1 family of devices may have exposure to these conditions in some applications. For example, when monitoring power supplies being switched on and off with V<sub>S</sub> still applied to the INA20x-Q1, it is important to know what the device behavior is in these regions.

As  $V_{SENSE}$  approaches 0 mV, in these  $V_{CM}$  regions, the device output accuracy degrades. A larger-than-normal offset can appear at the current shunt monitor output with a typical maximum value of  $V_{OUT}$  = 300 mV for  $V_{SENSE}$  = 0 mV. As  $V_{SENSE}$  approaches 20 mV,  $V_{OUT}$  returns to the expected output value with accuracy, as specified in the *Electrical Characteristics: Current-Shunt Monitor*. Figure 29 illustrates this effect using the INA202-Q1 (gain = 100).



Figure 29. Example for Low V<sub>SENSE</sub> Cases 1 and 3 (INA202-Q1, Gain = 100)

Copyright © 2011-2016. Texas Instruments Incorporated

INSTRUMENTS

Texas

(3)

(2)



www.ti.com

# Application Information (continued)

**10.1.4.4** Low  $V_{SENSE}$  Case 2:  $V_{SENSE} < 20 \text{ mV}, 0 \text{ V} \le V_{CM} \le V_S$ 

This region of operation is the least accurate for the INA20x-Q1 family. To achieve the wide input common-mode voltage range, these devices use two op amp front ends in parallel. One op amp front end operates in the positive-input common-mode voltage range, and the other in the negative-input region. For this case, neither of these two internal amplifiers dominates, and overall loop gain is very low. Within this region,  $V_{OUT}$  approaches voltages close to linear operation levels for *normal case* 2. This deviation from linear operation becomes greatest the closer  $V_{SENSE}$  approaches 0 V. Within this region, as  $V_{SENSE}$  approaches 20 mV, device operation is closer to that described by *normal case* 2. Figure 30 illustrates this behavior for the INA202-Q1. To test the  $V_{OUT}$  maximum peak for this case, maintain a constant  $V_S$ , set  $V_{SENSE} = 0$  mV, and sweep  $V_{CM}$  from 0 V to  $V_S$ . The exact  $V_{CM}$  at which  $V_{OUT}$  peaks during this test varies from part to part, but the tested  $V_{OUT}$  maximum peak for any part is less than the specified  $V_{OUT}$  test limit.



NOTE: (1) INA200  $V_{OUT}$  Tested Limit = 0.4V. INA201  $V_{OUT}$  Tested Limit = 1V.



#### 10.1.5 Transient Protection

The –16-V to +80-V common-mode range of the INA20X-Q1 is ideal for withstanding automotive fault conditions, ranging from 12-V battery reversal up to 80-V transients, because there is need for additional protective components up to those levels. In the event that the INA20x-Q1 are exposed to transients on the inputs in excess of their ratings, then external transient absorption with semiconductor transient absorbers (such as Zeners) is necessary. Do not use metal-oxide varistors (MOVs) or voltage-dependent resistors (VDRs) except when they are used in addition to a semiconductor transient absorber. Select the transient absorber such that it never allows exposure of the INA20X-Q1 to transients greater than 80 V (that is, allow for transient absorber tolerance, as well as additional voltage due to transient absorber dynamic impedance). Despite the use of internal zener-type ESD protection, the INA20x-Q1 do not lend themselves to using external resistors in series with the inputs, because the internal gain resistors can vary up to  $\pm 30\%$ . (If gain accuracy is not important, then one can add resistors in series with two equal resistors on each input.)

INA200-Q1, INA201-Q1, INA202-Q1 SBOS558C – APRIL 2011 – REVISED APRIL 2016



INA200-Q1, INA201-Q1, INA202-Q1 SBOS558C – APRIL 2011–REVISED APRIL 2016



www.ti.com

#### **10.2 Typical Applications**

#### 10.2.1 Low-Side Switch Overcurrent Shutdown

The INA20x-Q1 measures current through a resistive shunt with current flowing in one direction, thus enabling detection of an overcurrent event only when the differential input voltage exceeds the threshold limit. When the current reaches the set limit of the divider  $R_1 / R_2$ , the output of CMP<sub>OUT</sub> transitions high and Q1 turns on and pull the gate of the Pass-FET low and turn off the flow off current.



NOTE: In this case, Q1 is used to invert the comparator output.

#### Figure 31. Low-Side Switch Overcurrent Shutdown

#### 10.2.1.1 Design Requirements

For this design example, use the input parameters shown in Table 1. All other register settings are default.

#### **Table 1. Design Parameters**

| DESIGN PARAMETER                        | EXAMPLE VALUE      |
|-----------------------------------------|--------------------|
| Supply voltage, V <sub>S</sub>          | 3.3 V              |
| R <sub>2</sub> / R <sub>1</sub>         | 1.5                |
| R2                                      | 15 kΩ              |
| R1                                      | 10 kΩ              |
| Gain                                    | 20 V/V (INA200-Q1) |
| Shunt resistor, R <sub>SHUNT</sub>      | 5 mΩ               |
| Desired trip current, I <sub>TRIP</sub> | 1 A                |



www.ti.com

#### INA200-Q1, INA201-Q1, INA202-Q1 SBOS558C - APRIL 2011 - REVISED APRIL 2016

#### 10.2.1.2 Detailed Design Procedure

Figure 31 shows the basic connections for a low-side, switch overcurrent shutdown application. Connect input pins IN+ and IN– as close as possible to the current-sensing resistor ( $R_{SHUNT}$ ) to minimize any resistance in series with the shunt resistance. Additional resistance between the current-sensing resistor and input pins can result in errors in the measurement. When input current flows through this external input resistance, the voltage developed across the shunt resistor can differ from the voltage reaching the input pins. Connect the input pins to one of the three shunt options shown in Figure 31.

Use the device gain and shunt resistor value to calculate the OUT pin voltage,  $V_{OUT_TRIP}$ , for the desired trip current, as shown in Equation 4:

 $V_{OUT_{TRIP}} = I_{TRIP} \times R_{SHUNT} \times Gain$ 

where

- I<sub>TRIP</sub> = Desired trip current
- R<sub>SHUNT</sub> = Shunt resistor value

(4)

Configure  $R_1$  and  $R_2$  so that the current trip point is equal to the 0.6-V reference voltage, as shown in Equation 5:  $(R_2 / (R_1 + R_2) \times V_{OUT\_TRIP} = 0.6 V$ (5)

#### 10.2.1.3 Application Curves



Time (100 µs/div)

Figure 32. Low-Side Switch Overcurrent Shutdown Response



#### INA200-Q1, INA201-Q1, INA202-Q1

SBOS558C-APRIL 2011-REVISED APRIL 2016



Figure 33 shows the basic connection for a high-side, switch overcurrent shutdown application. The high-side PMOS switch disconnects when an overcurrent event occurs. The previous *Detailed Design Procedure* section describes how to apply this application example. The difference is that the current is sensed on the high side of the bus in this application, and the low side of the bus in the previous application example.



NOTE: Q cascodes the comparator output to drive a high-side FET (the 2N3904 shown is good up to 60 V). The shunt can be located in any one of the three locations shown. Use the latching capability in shutdown applications to prevent oscillation at the trip point.

#### Figure 33. High-Side Switch Overcurrent Shutdown

TEXAS

**INSTRUMENTS** 

www.ti.com



www.ti.com

INA200-Q1, INA201-Q1, INA202-Q1 SBOS558C - APRIL 2011 - REVISED APRIL 2016

#### 10.2.3 Bidirectional Overcurrent Comparator

Figure 34 shows the basic connection for a bidirectional overcurrent comparator using two INA20x-Q1 devices of the same gain.



NOTE: It is possible to set different limits for each direction.





#### INA200-Q1, INA201-Q1, INA202-Q1

SBOS558C - APRIL 2011 - REVISED APRIL 2016



www.ti.com

### **11 Power Supply Recommendations**

The input circuitry of the INA20x-Q1 accurately measures beyond the power-supply voltage,  $V_S$ . For example, the  $V_S$  power supply can be 5 V, whereas the load power-supply voltage goes up to 80 V. However, the voltages on the power-supply pins limit the output voltage range of the OUT pin.

# 12 Layout

#### 12.1 Layout Guidelines

- Connect the input pins to the sensing resistor using a Kelvin or four-wire connection. This connection technique makes sure that only the current-sensing resistor impedance is detected between the input pins. Poor routing of the current-sensing resistor commonly results in additional resistance present between the input pins. Given the very low ohmic value of the current resistor, any additional high-current carrying impedance can cause significant measurement errors.
- Place the power-supply bypass capacitor as close as possible to the supply and ground pins. The recommended value of this bypass capacitor is 0.1 µF. Add additional decoupling capacitance to compensate for noisy or high-impedance power supplies.

#### 12.2 Layout Example



Figure 35. INA20x-Q1 Layout Example



www.ti.com

INA200-Q1, INA201-Q1, INA202-Q1 SBOS558C - APRIL 2011 - REVISED APRIL 2016

# **13 Device and Documentation Support**

### 13.1 Related Links

Table 2 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-----------|----------------|--------------|------------------------|---------------------|---------------------|
| INA200-Q1 | Click here     | Click here   | Click here             | Click here          | Click here          |
| INA201-Q1 | Click here     | Click here   | Click here             | Click here          | Click here          |
| INA202-Q1 | Click here     | Click here   | Click here             | Click here          | Click here          |

#### **Table 2. Related Links**

#### **13.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 13.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



20-Mar-2016

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device |        | Package Type | Package<br>Drawing | Pins | •    | Eco Plan                   | Lead/Ball Finish |                     | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| INA200AQDGKRQ1   | ACTIVE | VSSOP        | DGK                | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | SHZ            | Samples |
| INA201AQDGKRQ1   | ACTIVE | VSSOP        | DGK                | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | QWV            | Samples |
| INA202AQDGKRQ1   | ACTIVE | VSSOP        | DGK                | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | SIA            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

PBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS Exempt): The formation of the regularized at the temperatures of the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): Ti defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight is between the die and package). in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer. The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

Addendum-Page 1



20-Mar-2016

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF INA200-Q1, INA201-Q1, INA202-Q1 : • Catalog: INA200, INA201, INA202

NOTE: Qualified Version Definitions:

www.ti.com

Catalog - TI's standard catalog product

Addendum-Page 2



www.ti.com

**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of INA202AQDGKRQ1 - IC CURRENT SHUNT MONITOR 8VSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

TEXAS INSTRUMENTS

# PACKAGE MATERIALS INFORMATION

1-Feb-2016

# TAPE AND REEL INFORMATION





TAPE DIMENSIONS

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| INA200AQDGKRQ1              | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA201AQDGKRQ1              | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA202AQDGKRQ1              | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



www.ti.com

**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of INA202AQDGKRQ1 - IC CURRENT SHUNT MONITOR 8VSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



# PACKAGE MATERIALS INFORMATION

1-Feb-2016



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA200AQDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| INA201AQDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| INA202AQDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |



# **MECHANICAL DATA**

DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.

- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- D> Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.

E. Falls within JEDEC MO-187 variation AA, except interlead flash.





# LAND PATTERN DATA



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should
- contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated