

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments SN74LS107AD

For any questions, you can email us directly: <u>sales@integrated-circuit.com</u>



**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of SN74LS107AD - IC JK TYPE NEG TRG DUAL 14SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

- Package Options Include Plastic "Small Outline" Packages, Ceramic Chip Carriers, and Plastic and Ceramic DIPs
- Dependable Texas Instruments Quality and Reliability

#### description

The '107 contain two independent J-K flip-flops with individual J-K, clock, and direct clear inputs. The '107 is a positive pulse-triggered flip-flop. The J-K input data is loaded into the master while the clock is high and transferred to the slave and the outputs on the high-tolow clock transistion. For these devices the J and K inputs must be stable while the clock is high.

The 'LS107A contain two independent negative-edgetriggered flip-flops. The J and K inputs must be stable prior to the high-to-low clock transition for predictable operation. When the clear is low, it overrides the clock and data inputs forcing the Q output low and the  $\overline{Q}$ output high.

The SN54107 and the SN54LS107A are characterized for operation over the full military temperature range of -55 °C to 125 °C. The SN74107 and the SN74LS107A are characterized for operation from 0 °C to 70 °C.

| JNJ4107, JNJ4LJ107A,                         |
|----------------------------------------------|
| SN74107, SN74LS107A                          |
| <b>DUAL J-K FLIP-FLOPS WITH CLEAR</b>        |
| SDLS036 – DECEMBER 1983 – REVISED MARCH 1988 |

SN54107, SN54LS107A . . . J PACKAGE SN74107 . . . N PACKAGE SN74LS107A . . . D OR N PACKAGE (TOP VIEW)

| 1JC1<br>10C2<br>10C3<br>1KC4<br>20C5 | U 14] V <u>CC</u><br>13] 1CLR<br>12] 1CLK<br>11] 2K<br>10] 2CLR |
|--------------------------------------|-----------------------------------------------------------------|
|                                      |                                                                 |
| 2 <b>0</b> 06                        | 902CLK                                                          |
| GND 7                                | 8]2J                                                            |

SN54LS107A . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

| 107<br>FUNCTION TABLE |      |      |      |        |                  |  |  |  |  |  |
|-----------------------|------|------|------|--------|------------------|--|--|--|--|--|
|                       | INPU | OUTF | PUTS |        |                  |  |  |  |  |  |
| CLR                   | CLK  | ٥    | ā    |        |                  |  |  |  |  |  |
| L                     | x    | х    | X    | L      | н                |  |  |  |  |  |
| н                     | n    | L    | L    | 00     | $\overline{Q}_0$ |  |  |  |  |  |
| н                     | л    | н    | L    | ] н    | L                |  |  |  |  |  |
| н                     | л    | L    | н    | L      | н                |  |  |  |  |  |
| н                     | л    | н    | н    | TOGGLE |                  |  |  |  |  |  |

|     | LS107A<br>FUNCTION TABLE |    |      |       |                |  |  |  |  |  |  |
|-----|--------------------------|----|------|-------|----------------|--|--|--|--|--|--|
|     | INPU                     |    | OUTF | UTS   |                |  |  |  |  |  |  |
| CLR | CLK                      | Q  | ā    |       |                |  |  |  |  |  |  |
| L   | x                        | Х  | X    | L     | н              |  |  |  |  |  |  |
| н   | 4                        | L  | L    | 00    | ā <sub>0</sub> |  |  |  |  |  |  |
| н   | 4                        | н  | L    | н     | L              |  |  |  |  |  |  |
| н   | +                        | L  | н    | L     | н              |  |  |  |  |  |  |
| H   | ŧ                        | H. | н    | TOGGL |                |  |  |  |  |  |  |
| н   | н                        | x  | ×    | 00    | ā <sub>0</sub> |  |  |  |  |  |  |

Copyright © 1988, Texas Instruments Incorporated

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.





**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of SN74LS107AD - IC JK TYPE NEG TRG DUAL 14SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

SN54107, SN54LS107A, SN74107, SN74LS107A DUAL J-K FLIP-FLOPS WITH CLEAR SDLS036 – DECEMBER 1983 – REVISED MARCH 1988

#### logic diagrams (positive logic)











#### SN54107, SN54LS107A, SN74107, SN74LS107A DUAL J-K FLIP-FLOPS WITH CLEAR SDLS036 – DECEMBER 1983 – REVISED MARCH 1988

#### logic symbols<sup>†</sup>





<sup>†</sup>These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for D, J, and N packages.

#### schematic of inputs and outputs



**'107** 



'LS107A





absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1) |                                    |
|----------------------------------------------|------------------------------------|
| Input voltage: '107                          |                                    |
| (1 \$1074                                    |                                    |
| Operating free-air temperature range: SN54'  | – 55°C to 125°C                    |
| CNI74'                                       |                                    |
| Storage temperature range                    | $-65^{\circ}$ C to $150^{\circ}$ C |
| Stolage temperature range                    |                                    |

NOTE 1: Voltage values are with respect to network ground terminal.





### SN54107, SN74107 DUAL J-K FLIP-FLOPS WITH CLEAR

SDLS036 - DECEMBER 1983 - REVISED MARCH 1988

#### recommended operating conditions

|                |                                 |            |      | SN5410 | )7    |      | SN7410 | )7    |      |
|----------------|---------------------------------|------------|------|--------|-------|------|--------|-------|------|
|                |                                 |            | MIN  | NOM    | MAX   | MIN  | NOM    | MAX   | UNIT |
| Vcc            | Supply voltage                  | ·········· | 4.5  | 5      | 5.5   | 4.75 | 5      | 5.25  | V    |
| VIH            | High-level input voltage        |            | 2    |        |       | 2    |        |       | V    |
| VIL            | Low-level input voltage         |            |      |        | 0.8   |      |        | 0.8   | V    |
| ЮН             | High-level output current       |            |      |        | - 0.4 |      |        | - 0.4 | mA   |
| 10L            | Low-level output current        |            |      |        | 16    |      |        | 16    | mA   |
|                |                                 | CLK high   | 20   |        |       | 20   |        |       |      |
| tw             | Pulse duration                  | CLK low    | 47   | ·      |       | 47   |        |       | ns   |
|                |                                 | CLR low    | 25   |        |       | 25   |        |       |      |
| tsu            | Input setup time before CLK1    |            | 0    |        |       | 0    |        |       | ns   |
| t <sub>h</sub> | Input hold time-data after CLK1 |            | 0    |        |       | 0    |        |       | ns   |
| TA             | Operating free-air temperature  |            | - 55 |        | 125   | 0    |        | 70    | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PAG            | RAMETER   |                            | TEST CONDITI             | oust                     |      | SN5410 | 7     |      | SN7410 | 7     |      |
|----------------|-----------|----------------------------|--------------------------|--------------------------|------|--------|-------|------|--------|-------|------|
|                | AMETER    |                            | TEST CONDITI             | UNS.                     | MIN  | TYP‡   | MAX   | MIN  | TYP‡   | MAX   | UNIT |
| VIK            |           | V <sub>CC</sub> = MIN,     | l <sub>1</sub> = - 12 mA |                          |      |        | - 1.5 |      |        | - 1.5 | V    |
| ∨он            |           | V <sub>CC</sub> = MIN,     | V <sub>IH</sub> = 2 V,   | VIL = 0.8 V,             | V,   |        | v     |      |        |       |      |
| •OH            |           | <sup>1</sup> OH = - 0.4 mA |                          |                          | 2.4  | 3.4    |       | 2.4  | 3.4    |       | Ň    |
| VOL            |           | V <sub>CC</sub> = MIN,     | V <sub>IH</sub> = 2 V,   | V <sub>1L</sub> = 0.8 V, |      | 0.2    | 0.4   |      | 0.2    | 0.4   | v    |
| VOL            |           | 1 <sub>0L</sub> = 16 mA    |                          |                          |      | 0.2    | 0.4   |      | 0.2    | 0.4   |      |
| t <sub>l</sub> |           | V <sub>CC</sub> = MAX,     | V <sub>1</sub> = 5.5 V   |                          |      |        | 1     |      |        | 1     | mA   |
| 1              | J or K    | Vcc = MAX,                 | V <sub>1</sub> = 2.4 V   |                          |      |        | 40    |      |        | 40    |      |
| Чн             | All other | VCC - MAA,                 | v   = 2.4 v              |                          |      |        | 80    |      |        | 80    | μA   |
| 1              | J or K    |                            | × - 0.4 ×                |                          |      |        | - 1.6 |      |        | - 1.6 |      |
| ΗL             | All other | V <sub>CC</sub> = MAX,     | V <sub>1</sub> = 0.4 V   |                          |      |        | - 3.2 |      |        | - 3.2 | mA   |
| los §          |           | V <sub>CC</sub> = MAX      | ·                        |                          | - 20 |        | - 57  | - 18 |        | - 57  | mA   |
| Icc1           |           | V <sub>CC</sub> = MAX,     | See Note 2               |                          |      | 10     | 20    |      | 10     | 20    | mA   |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup>All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ} \text{ C}$ .

<sup>§</sup>Not more than one output should be shorted at a time.

Average per flip-flop.

NOTE 2: With all outputs open, I<sub>CC</sub> is measured with the Q and  $\overline{Q}$  outputs high in turn. At the time of measurement, the clock input is grounded.

#### switching characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$ (see note 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CON                              | MIN                    | түр | MAX | UNIT |     |
|------------------|-----------------|----------------|---------------------------------------|------------------------|-----|-----|------|-----|
| f <sub>max</sub> |                 |                | · · · · · · · · · · · · · · · · · · · |                        | 15  | 20  |      | MHz |
| <sup>†</sup> PLH | CLR             | ā              |                                       |                        |     | 16  | 25   | ns  |
| <sup>t</sup> PHL | ULA             | Q              | $R_L = 400 \Omega$ ,                  | C <sub>L</sub> ≈ 15 pF |     | 25  | 40   | ns  |
| <sup>t</sup> PLH | CI K            |                |                                       |                        |     | 16  | 25   | ns  |
| <sup>t</sup> PHL | CLK             | UorU           |                                       |                        |     | 25  | 40   | ns  |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.





### SN54LS107A, SN74LS107A DUAL J-K FLIP-FLOPS WITH CLEAR

SDLS036 - DECEMBER 1983 - REVISED MARCH 1988

#### recommended operating conditions

|        |                                      |                                       | S    | N54LS1 | 07A   | S    | N74LS1 | 07A   |      |
|--------|--------------------------------------|---------------------------------------|------|--------|-------|------|--------|-------|------|
|        |                                      |                                       | MIN  | NOM    | MAX   | MIN  | NOM    | MAX   | UNIT |
| Vcc    | Supply voltage                       |                                       | 4.5  | 5      | 5.5   | 4.75 | 5      | 5.25  | V    |
| VIH    | High-level input voltage             | · · · · · · · · · · · · · · · · · · · | 2    |        | -     | 2    |        |       | V    |
| VIL    | Low-level input voltage              |                                       |      |        | 0.7   |      |        | 8.0   | V    |
| юн     | High-level output current            |                                       |      |        | - 0.4 |      |        | - 0.4 | mA   |
| †OL    | Low-level output current             |                                       |      | 4      |       |      | 8      | mA    |      |
| fclock | Clock frequency                      |                                       | 0    |        | 30    | 0    |        | 30    | MHz  |
|        |                                      | CLK high                              | 20   |        |       | 20   |        |       |      |
| tw     | Pulse duration                       | CLR low                               | 25   |        | :     | 25   |        |       | ns   |
|        |                                      | data high or low                      | 20   |        |       | 20   |        |       |      |
| tsu    | Setup time before CLK I CLR inactive |                                       | 25   |        |       | 25   |        |       | ns   |
| th     | Hold time-data after CLKI            |                                       | 0    |        |       | 0    |        |       | ns   |
| TA     | Operating free-air temperature       |                                       | - 55 |        | 125   | 0    |        | 70    | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|       |            |                                                    | EST CONDITION            | uct.                   | SM              | 154LS10 | )7A   | SN   | 174LS10 | )7A   | UNIT |  |
|-------|------------|----------------------------------------------------|--------------------------|------------------------|-----------------|---------|-------|------|---------|-------|------|--|
| PA    | RAMETER    | 1                                                  | EST CONDITION            | NS '                   | MIN             | TYP‡    | MAX   | MIN  | TYP‡    | MAX   | UNIT |  |
| VIK   |            | V <sub>CC</sub> = MIN,                             | l <sub>l</sub> = – 18 mA |                        |                 |         | - 1.5 |      |         | - 1.5 | V    |  |
| VOH   |            | V <sub>CC</sub> = MIN,<br>I <sub>OH</sub> = 0.4 mA | V <sub>IH</sub> = 2 V,   | VIL = MAX,             | 2.5             | 3.4     |       | 2.7  | 3.4     |       | v    |  |
| )/_   |            | V <sub>CC</sub> = MIN,<br>I <sub>OL</sub> = 4 mA   | VIL = MAX,               | V <sub>IH</sub> = 2 V, | = 2 V, 0.25 0.4 |         |       | 0.25 | 0.4     | v     |      |  |
| VOL   |            | V <sub>CC</sub> = MIN,<br>I <sub>OL</sub> = 8 mA   | V <sub>1L</sub> = MAX,   | V <sub>IH</sub> = 2 V, |                 |         |       |      | 0.35    | 0.5   |      |  |
|       | J or K     |                                                    |                          |                        |                 |         | 0.1   |      |         | 0.1   |      |  |
| 4     | CLR        | V <sub>CC</sub> = MAX,                             | V1 = 7 V                 |                        |                 |         | 0.3   |      |         | 0.3   | mA   |  |
|       | CLK        |                                                    |                          |                        |                 |         | 0.4   |      |         | 0.4   |      |  |
|       | J or K     |                                                    |                          |                        |                 |         | 20    |      |         | 20    |      |  |
| Чн    | CLR        | V <sub>CC</sub> = MAX,                             | V <sub>1</sub> = 2.7 V   |                        |                 |         | 60    |      |         | 60    | μA   |  |
|       | CLK        | 1                                                  |                          |                        |                 |         | 80    |      |         | 80    |      |  |
|       | J or K     |                                                    |                          |                        |                 |         | - 0.4 |      |         | - 0.4 | mA   |  |
| 11    | CLR or CLK | VCC = MAX,                                         | V <sub>1</sub> = 0.4 V   |                        |                 |         | - 0.8 |      |         | 0.8   |      |  |
| los§  | A          | V <sub>CC</sub> = MAX,                             | See Note 4               |                        | - 20            |         | - 100 | - 20 |         | - 100 | mA   |  |
| ICC ( | Total)     | V <sub>CC</sub> = MAX,                             | See Note 2               |                        |                 | 4       | 6     |      | 4       | 6     | mA   |  |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

 $\ddagger$  All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

NOTE 2: With all outputs open, I<sub>CC</sub> is measured with the Q and  $\overline{Q}$ , outputs high in turn. At the time of measurement, the clock input is grounded.

NOTE 4: For certain devices where state commutation can be caused by shorting an output to ground, an equivalent test may be performed with V<sub>Q</sub> = 2.25 V and 2.125 V for the 54 family and the 74 family, respectively, with the minimum and maximum limits reduced to one half of their stated values.

#### switching characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$ (see note 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST COND               | TEST CONDITIONS        |    |    |    | UNIT |
|------------------|-----------------|----------------|-------------------------|------------------------|----|----|----|------|
| fmax             |                 |                | · · · · · · · · · · · · |                        | 30 | 45 |    | MHz  |
| <sup>t</sup> PLH |                 | ~ ~            | $R_L = 2 k\Omega$ ,     | С <sub>L</sub> = 15 pF |    | 15 | 20 | ns   |
| <sup>t</sup> PHL | CLR or CLK      | Q or Q         |                         |                        |    | 15 | 20 | ns   |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.





6-Sep-2015

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type |         | Pins |     | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking       | Samples |
|------------------|----------|--------------|---------|------|-----|----------------------------|------------------|--------------------|--------------|----------------------|---------|
|                  | (1)      |              | Drawing |      | Qty | (2)                        | (6)              | (3)                |              | (4/5)                |         |
| JM38510/00203BCA | ACTIVE   | CDIP         | J       | 14   | 1   | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>00203BCA | Samples |
| M38510/00203BCA  | ACTIVE   | CDIP         | J       | 14   | 1   | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>00203BCA | Samples |
| M38510/00203BCA  | ACTIVE   | CDIP         | J       | 14   | 1   | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>00203BCA | Samples |
| SN54107J         | ACTIVE   | CDIP         | J       | 14   | 1   | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SN54107J             | Samples |
| SN54107J         | ACTIVE   | CDIP         | J       | 14   | 1   | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SN54107J             | Samples |
| SN74107N         | OBSOLETE | PDIP         | N       | 14   |     | TBD                        | Call TI          | Call TI            | 0 to 70      | SN74107N             |         |
| SN74107N         | OBSOLETE | PDIP         | N       | 14   |     | TBD                        | Call TI          | Call TI            | 0 to 70      | SN74107N             |         |
| SN74107N3        | OBSOLETE | PDIP         | N       | 14   |     | TBD                        | Call TI          | Call TI            | 0 to 70      |                      |         |
| SN74107N3        | OBSOLETE | PDIP         | N       | 14   |     | TBD                        | Call TI          | Call TI            | 0 to 70      |                      |         |
| SN74LS107AD      | ACTIVE   | SOIC         | D       | 14   | 50  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS107A               | Samples |
| SN74LS107AD      | ACTIVE   | SOIC         | D       | 14   | 50  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS107A               | Samples |
| SN74LS107ADG4    | ACTIVE   | SOIC         | D       | 14   | 50  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS107A               | Samples |
| SN74LS107ADG4    | ACTIVE   | SOIC         | D       | 14   | 50  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS107A               | Samples |
| SN74LS107ADR     | OBSOLETE | SOIC         | D       | 14   |     | TBD                        | Call TI          | Call TI            | 0 to 70      |                      |         |
| SN74LS107ADR     | OBSOLETE | SOIC         | D       | 14   |     | TBD                        | Call TI          | Call TI            | 0 to 70      |                      |         |
| SN74LS107ADRE4   | OBSOLETE | SOIC         | D       | 14   |     | TBD                        | Call TI          | Call TI            | 0 to 70      |                      |         |
| SN74LS107ADRE4   | OBSOLETE | SOIC         | D       | 14   |     | TBD                        | Call TI          | Call TI            | 0 to 70      |                      |         |
| SN74LS107ADRG4   | OBSOLETE | SOIC         | D       | 14   |     | TBD                        | Call TI          | Call TI            | 0 to 70      |                      |         |
| SN74LS107ADRG4   | OBSOLETE | SOIC         | D       | 14   |     | TBD                        | Call TI          | Call TI            | 0 to 70      |                      |         |
| SN74LS107AN      | ACTIVE   | PDIP         | N       | 14   | 25  | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN74LS107AN          | Sample  |
| SN74LS107AN      | ACTIVE   | PDIP         | N       | 14   | 25  | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN74LS107AN          | Sample  |
| SN74LS107AN3     | OBSOLETE | PDIP         | N       | 14   |     | TBD                        | Call TI          | Call TI            | 0 to 70      |                      |         |

Addendum-Page 1



www.ti.com

6-Sep-2015

| Orderable Device | Status   | Package Type |         | Pins |      | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Sample |
|------------------|----------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|--------|
|                  | (1)      |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |        |
| SN74LS107AN3     | OBSOLETE | PDIP         | Ν       | 14   |      | TBD                        | Call TI          | Call TI            | 0 to 70      |                |        |
| SN74LS107ANSR    | ACTIVE   | SO           | NS      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 74LS107A       | Sample |
| SN74LS107ANSR    | ACTIVE   | SO           | NS      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 74LS107A       | Sampl  |
| SNJ54107J        | ACTIVE   | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ54107J      | Sampl  |
| SNJ54107J        | ACTIVE   | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ54107J      | Samp   |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new desians.

ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Addendum-Page 2



6-Sep-2015

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54107, SN74107 :

Catalog: SN74107

www.ti.com

Military: SN54107

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

Addendum-Page 3



**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of SN74LS107AD - IC JK TYPE NEG TRG DUAL 14SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

TEXAS INSTRUMENTS

## PACKAGE MATERIALS INFORMATION

17-Aug-2012

www.ti.com

### TAPE AND REEL INFORMATION

REEL DIMENSIONS



TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| w  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LS107ANSR | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |



www.ti.com

**Distributor of Texas Instruments: Excellent Integrated System Limited** Datasheet of SN74LS107AD - IC JK TYPE NEG TRG DUAL 14SOIC Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## PACKAGE MATERIALS INFORMATION

17-Aug-2012



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LS107ANSR | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |



J (R-GDIP-T\*\*) 14 LEADS SHOWN

## CERAMIC DUAL IN-LINE PACKAGE



- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.



### **MECHANICAL DATA**



- This drawing is subject to change without notice.
- 🖄 Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





## **MECHANICAL DATA**

## D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





## LAND PATTERN DATA



- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





NS (R-PDSO-G\*\*)

### MECHANICAL DATA

PLASTIC SMALL-OUTLINE PACKAGE



B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated