

# **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Texas Instruments
TPS3617-50DGK

For any questions, you can email us directly: sales@integrated-circuit.com





TPS3617 TPS3618

SLVS339D-DECEMBER 2000-REVISED DECEMBER 2006

## BATTERY-BACKUP SUPERVISOR FOR RAM RETENTION

### **FEATURES**

- Supply Current of 40 μA (Max)
- Battery Supply Current of 100 nA (Max)
- Precision 5-V Supply Voltage Monitor, Other Voltage Options on Request
- Backup-Battery Voltage Can Exceed V<sub>DD</sub>
- Watchdog Timer With 800-ms Time-Out
- Power-On Reset Generator With Fixed 100-ms Reset Delay Time
- Voltage Monitor for Power-Fail or Low-Battery Monitoring
- Battery Freshness Seal (TPS3617 Only)
- 8-Pin MSOP Package
- Temperature Range: –40° to +85°C

## **APPLICATIONS**

- Fax Machines
- Set-Top Boxes
- Advanced Voice Mail Systems
- Portable Battery Powered Equipment
- Computer Equipment
- Advanced Modems
- Automotive Systems
- Portable Long-Time Monitoring Equipment
- Point-of-Sale Equipment

## **DESCRIPTION**

The TPS3617 and TPS3618 are battery-backup supervisors that monitor 5 V supplies. They provide a battery-backup function ideal for applications that require data retention of CMOS RAM during fault conditions. When the voltage at  $V_{DD}$  drops below a preset threshold ( $V_{IT}$ ), the active low push-pull RESET output asserts, and  $V_{OUT}$  switches from  $V_{DD}$  to  $V_{BAT}$ . When  $V_{DD}$  rises above the trip threshold,  $V_{OUT}$  switches immediately from  $V_{BAT}$  to  $V_{DD}$ . The RESET output remains low until the delay time ( $t_{\rm d}$ ) expires. During power on, RESET is asserted when the supply voltage ( $V_{DD}$  or  $V_{BAT}$ ) goes higher than 1.1 V.

The PFI and PFO pins are provided if additional voltage monitoring is needed. If the voltage at PFI is less than 1.15 V, the push-pull PFO pin will assert low. When the voltage at PFI exceeds the threshold voltage, PFO will go high.

These devices also feature a watchdog timer pin (WDI) that monitors processor activity and asserts RESET if the the processor is inactive longer than the watchdog timeout period. If the watchdog timer is not used, the WDI pin should be left floating.

The TPS3617 and TPS3618 are available in an 8-pin MSOP package and are characterized for operation over a temperature range of -40°C to +85°C.







Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



Datasheet of TPS3617-50DGK - IC BATT BACKUP SUPERVISOR 8VSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com





### SLVS339D-DECEMBER 2000-REVISED DECEMBER 2006



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE INFORMATION(1)

| PRODUCT    | NOMINAL<br>SUPPLY<br>VOLTAGE | THRESHOLD<br>VOLTAGE (V <sub>IT</sub> ) <sup>(2)</sup> | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT MEDIA,<br>QUANTITY |
|------------|------------------------------|--------------------------------------------------------|-----------------------------------|--------------------|--------------------|------------------------------|
| TPS3617-50 |                              |                                                        |                                   | ASD                | TPS3617-50DGK      | Tube, 80                     |
| 1753617-50 | 5V                           | 4.55V                                                  | –40°C to +125°C                   | ASD                | TPS3617-50DGKR     | Tape and Reel, 2500          |
| TPS3618-50 |                              |                                                        |                                   | ANUC               | TPS3618-50DGKT     | Tape and Reel, 250           |
|            |                              |                                                        |                                   | ANK                | TPS3618-50DGKR     | Tape and Reel, 2500          |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or refer to our web site at www.ti.com.

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature (unless otherwise noted)(1)

|                                                                        | TPS3617, TPS3618                | UNIT |
|------------------------------------------------------------------------|---------------------------------|------|
| Input voltage range, V <sub>DD</sub>                                   | -0.3 to 7                       | V    |
| Input voltage range, PFI pin                                           | -0.3 to (V <sub>DD</sub> + 0.3) | V    |
| WDI pin                                                                | -0.3 to (V <sub>DD</sub> + 0.3) | V    |
| Continuous output current at V <sub>OUT</sub> , I <sub>O</sub>         | 400                             | mA   |
| All other pins, I <sub>O</sub>                                         | ±10                             | mA   |
| Operating junction temperature range, T <sub>J</sub> <sup>(2)</sup>    | -40 to +85                      | °C   |
| Storage temperature range, T <sub>STG</sub>                            | -65 to +150                     | °C   |
| Lead temperature soldering 1,6 mm (1/16 inch) from case for 10 seconds | +260                            | °C   |
| Continuous total power dissipation                                     | See Dissipation Rating T        | able |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ +25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = +25°C | T <sub>A</sub> = +70°C<br>POWER RATING | T <sub>A</sub> = +85°C<br>POWER RATING |
|---------|----------------------------------------|-------------------------------------------------|----------------------------------------|----------------------------------------|
| DGK     | 470 mW                                 | 3.76 mW/°C                                      | 301 mW                                 | 241 mW                                 |

<sup>(2)</sup> For other threshold votages, contact the local TI sales office for availability and lead time.

<sup>(2)</sup> Due to the low dissipated power in this device, it is assumed that  $T_J = T_A$ .

Datasheet of TPS3617-50DGK - IC BATT BACKUP SUPERVISOR 8VSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com





SLVS339D-DECEMBER 2000-REVISED DECEMBER 2006

### **ELECTRICAL CHARACTERISTICS**

1.65 V  $\leq$  V<sub>DD</sub> $\leq$  5.5 V, R<sub>LRESET</sub> = 1 M $\Omega$ , C<sub>LRESET</sub> = 50 pF, over operating temperature range (T<sub>J</sub> =  $-40^{\circ}$ C to +85°C), unless otherwise noted. Typical values are at T<sub>J</sub> = +25°C.

|                     | PARAMETER                                          |                                                   | TEST CONDITIONS                                                                                        | MIN                      | TYP  | MAX                 | UNIT |  |  |
|---------------------|----------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------|------|---------------------|------|--|--|
| $V_{DD}$            | Input supply range                                 |                                                   |                                                                                                        | 1.65                     |      | 5.5                 | V    |  |  |
|                     | V                                                  | $V_{OUT} = V_{DD}$                                |                                                                                                        |                          |      | 40                  | μΑ   |  |  |
| DD                  | V <sub>DD</sub> supply current                     | $V_{OUT} = V_{BAT}$                               |                                                                                                        |                          |      | 40                  | μΑ   |  |  |
| √ <sub>BAT</sub>    | Battery supply range                               |                                                   |                                                                                                        | 1.5                      |      | 5.5                 | V    |  |  |
|                     | .,                                                 | $V_{OUT} = V_{DD}$                                |                                                                                                        | -0.1                     |      | 0.1                 |      |  |  |
| BAT                 | V <sub>BAT</sub> supply current                    | $V_{OUT} = V_{BAT}$                               |                                                                                                        |                          |      | 0.5                 | μΑ   |  |  |
|                     | Slew rate at V <sub>DD</sub> or V <sub>BAT</sub>   |                                                   |                                                                                                        |                          |      | 1                   | V/μs |  |  |
| / <sub>I</sub>      | Input volrage, any input                           |                                                   |                                                                                                        | 0                        |      | $V_{DD} + 0.3$      | V    |  |  |
|                     |                                                    |                                                   | $V_{DD} = 1.8 \text{ V}, I_{OH} = -400 \mu\text{A}$                                                    | V <sub>DD</sub> - 0.2    |      |                     |      |  |  |
|                     |                                                    | RESET                                             | $V_{DD} = 3.3 \text{ V}, I_{OH} = -2 \text{ mA}, V_{DD} = 5 \text{ V}, I_{OH} = -3 \text{ mA}$         | V <sub>DD</sub> - 0.4    |      |                     |      |  |  |
| V <sub>OH</sub>     | High-level output voltage                          |                                                   | $V_{DD} = 1.8 \text{ V}, I_{OH} = -20 \mu\text{A}$                                                     | V <sub>DD</sub> - 0.3    |      |                     | V    |  |  |
|                     |                                                    | PFO                                               | $V_{DD} = 3.3 \text{ V}, I_{OH} = -80 \mu\text{A}, \\ V_{DD} = 5 \text{ V}, I_{OH} = -120 \mu\text{A}$ | V <sub>DD</sub> - 0.4    |      |                     |      |  |  |
|                     |                                                    | V <sub>DD</sub> = 1.8 V, I <sub>OL</sub> = 400 μA |                                                                                                        |                          | 0.2  |                     |      |  |  |
| V <sub>OL</sub>     | Low-level output voltage                           | RESET PFO                                         | $V_{DD} = 3.3 \text{ V}, I_{OL} = 2 \text{ mA}, V_{DD} = 5 \text{ V}, I_{OL} = 3 \text{ mA}$           |                          |      | 0.4                 | V    |  |  |
| V <sub>RES</sub>    | Power-up reset voltage (1)                         |                                                   | $V_{BAT} > 1.1 \text{ V, or } V_{DD} > 1.1 \text{ V,}$<br>$I_{OL} = 20 \mu\text{A}$                    |                          |      | 0.4                 | V    |  |  |
|                     |                                                    |                                                   | $I_{O} = 8.5 \text{ mA}, V_{DD} = 1.8 \text{ V}, V_{BAT} = 0 \text{ V}$                                | $V_{DD} - 0.050$         |      |                     |      |  |  |
|                     | Normal mode                                        |                                                   | $I_{O} = 125 \text{ mA}, V_{DD} = 3.3 \text{ V}, V_{BAT} = 0 \text{ V}$                                | V <sub>DD</sub> – 0.150  |      |                     |      |  |  |
| V <sub>OUT</sub>    |                                                    |                                                   | $I_{O} = 200 \text{ mA}, V_{DD} = 5 \text{ V}, V_{BAT} = 0 \text{ V}$                                  | V <sub>DD</sub> - 0.200  |      |                     | V    |  |  |
|                     | Dottom chools in mode                              |                                                   | $I_{O} = 0.5 \text{ mA}, V_{BAT} = 1.5 \text{ V}, V_{DD} = 0 \text{ V}$                                | V <sub>BAT</sub> – 0.200 |      |                     |      |  |  |
|                     | Battery-backup mode                                |                                                   | $I_{O} = 7.5 \text{ mA}, V_{BAT} = 3.3 \text{ V}, V_{DD} = 0 \text{ V}$                                | V <sub>BAT</sub> – 0.113 |      |                     |      |  |  |
| n                   | V <sub>DD</sub> to V <sub>OUT</sub> on-resistance  |                                                   | V <sub>DD</sub> = 5 V                                                                                  |                          | 0.6  | 1                   | 0    |  |  |
| R <sub>DS(on)</sub> | V <sub>BAT</sub> to V <sub>OUT</sub> on-resistance | 9                                                 | V <sub>BAT</sub> = 3.3 V                                                                               |                          | 8    | 15                  | Ω    |  |  |
| 0                   | Continuous output current                          | at V <sub>OUT</sub>                               |                                                                                                        |                          |      | 300                 | mA   |  |  |
| V <sub>IT</sub>     | Negative-going input                               | TPS3617-50                                        | T 400C to 1050C                                                                                        | 4.46                     | 4.55 |                     | V    |  |  |
| $V_{PFI}$           | threshold voltage (2)                              | PFI                                               | $T_A = -40$ °C to +85°C                                                                                | 1.13                     | 1.15 | 1.17                | V    |  |  |
|                     |                                                    |                                                   | 1.65 V < V <sub>IT</sub> < 2.5 V                                                                       |                          | 20   |                     |      |  |  |
|                     | V <sub>IT</sub> hysteresis                         |                                                   | 2.5 V < V <sub>IT</sub> < 3.5 V                                                                        |                          | 40   |                     |      |  |  |
| $V_{HYS}$           |                                                    |                                                   | 3.5 V < V <sub>IT</sub> < 5.5 V                                                                        |                          | 60   |                     | mV   |  |  |
|                     | PFI hysteresis                                     |                                                   |                                                                                                        |                          | 12   |                     |      |  |  |
|                     | V <sub>BSW</sub> hysteresis <sup>(3)</sup>         |                                                   | V <sub>DD</sub> = 1.8 V                                                                                |                          | 55   |                     |      |  |  |
| V <sub>IH</sub>     | WDI high-level input voltage                       | je                                                |                                                                                                        | 0.7 x V <sub>DD</sub>    |      |                     |      |  |  |
| V <sub>IL</sub>     | WDI low-level input voltage                        | Э                                                 |                                                                                                        |                          |      | $0.3 \times V_{DD}$ |      |  |  |
| IH                  | WDI high-level input current (4)                   |                                                   | WDI = V <sub>DD</sub> = 5 V                                                                            |                          |      | 150                 | μΑ   |  |  |
| IL                  | WDI low-level input current (4)                    |                                                   | WDI = 0 V, V <sub>DD</sub> = 5 V                                                                       |                          |      | -150                | μΑ   |  |  |
|                     | WDI input transition rise and fall rate, Δt/ΔV     |                                                   |                                                                                                        |                          |      | 100                 | ns/V |  |  |
| ı                   | PFI input current                                  |                                                   | PFI voltage < V <sub>DD</sub>                                                                          | -25                      |      | 25                  | nA   |  |  |
|                     |                                                    |                                                   | PFO = 0 V, V <sub>DD</sub> = 1.8 V                                                                     |                          |      | -0.3                |      |  |  |
| los                 | PFO short-circuit current                          |                                                   | <del>PFO</del> = 0 V, V <sub>DD</sub> = 3.3 V                                                          |                          |      | -1.1                | mA   |  |  |
|                     |                                                    |                                                   | PFO = 0 V, V <sub>DD</sub> = 5 V                                                                       |                          |      | -2.4                | 1    |  |  |

(3)

The lowest supply voltage at which RESET becomes active.  $t_r$ ,  $V_{DD} \ge 15 \,\mu\text{s/V}$ . To ensure the best stability of the threshold voltage, a bypass capacitor (ceramic, 0.1  $\mu\text{F}$ ) should be placed near the supply terminals. For  $V_{DD} < 1.6 \,\text{V}$ ,  $V_{OUT}$  switches to  $V_{BAT}$  regardless of  $V_{BAT}$ . For details on how to optimize current consumption when using WDI, refer to the *Watchdog* section of this data sheet.

**TPS3618** 

## **Distributor of Texas Instruments: Excellent Integrated System Limited**

Datasheet of TPS3617-50DGK - IC BATT BACKUP SUPERVISOR 8VSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## SLVS339D-DECEMBER 2000-REVISED DECEMBER 2006

## **ELECTRICAL CHARACTERISTICS (continued)**

1.65 V  $\leq$  V<sub>DD</sub> $\leq$  5.5 V, R<sub>LRESET</sub> = 1 M $\Omega$ , C<sub>LRESET</sub> = 50 pF, over operating temperature range (T<sub>J</sub> =  $-40^{\circ}$ C to +85°C), unless otherwise noted. Typical values are at T<sub>J</sub> = +25°C.

|                            | PARAMETER                  |                                                            | TEST CONDITIONS                                                                                        | MIN  | TYP | MAX  | UNIT |
|----------------------------|----------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|-----|------|------|
| C <sub>i</sub>             | Input capacitance, any inp | ut                                                         | V <sub>I</sub> = 0 V to 5 V                                                                            |      | 5   |      | pF   |
|                            |                            | V <sub>DD</sub>                                            | $V_{IH} = V_{IT} + 0.2 \text{ V}, V_{IL} = V_{IT} - 0.2 \text{ V}$                                     | 6    |     |      | μs   |
| t <sub>w</sub> Pulse Width |                            | WDI                                                        | $V_{DD} > V_{IT} + 0.2 \text{ V}, V_{IL} = 0.3 \text{ x } V_{DD},$<br>$V_{IH} = 0.7 \text{ x } V_{DD}$ | 100  |     |      | ns   |
| t <sub>d</sub> Delay time  |                            | $V_{DD} \ge V_{IT} + 0.2 \text{ V},$<br>See timing diagram | 60                                                                                                     | 100  | 140 | ms   |      |
| t <sub>(tout)</sub>        | Watchdog time-out          |                                                            | V <sub>DD</sub> > V <sub>IT</sub> + 0.2 V,<br>See timing diagram                                       | 0.48 | 0.8 | 1.12 | s    |
|                            | Propagation (delay) time,  | V <sub>DD</sub> to RESET                                   | $V_{IL} = V_{IT} - 0.2 \text{ V},$<br>$V_{IH} = V_{IT} + 0.2 \text{ V}$                                |      | 2   | 5    |      |
| t <sub>PHL</sub>           | high-to-low-level output   | PFI to PFO                                                 | $V_{IL} = V_{PFI} - 0.2 \text{ V},$<br>$V_{IH} = V_{PFI} + 0.2 \text{ V}$                              |      | 3   | 5    | μs   |
|                            | Transition time            | V <sub>DD</sub> to V <sub>BAT</sub>                        |                                                                                                        |      |     | 3    | μs   |

## **TIMING DIAGRAM**



**Table 1. FUNCTION TABLE** 

| V <sub>DD</sub> > V <sub>IT</sub> | $V_{DD} > V_{BAT}$ | V <sub>OUT</sub> | RESET |
|-----------------------------------|--------------------|------------------|-------|
| 0                                 | 0                  | $V_{BAT}$        | 0     |
| 0                                 | 1                  | $V_{DD}$         | 0     |
| 1                                 | 0                  | $V_{DD}$         | 1     |
| 1                                 | 1                  | $V_{DD}$         | 1     |

Datasheet of TPS3617-50DGK - IC BATT BACKUP SUPERVISOR 8VSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com





SLVS339D-DECEMBER 2000-REVISED DECEMBER 2006

Table 2. PFO FUNCTION TABLE

| PFI > V <sub>PFI</sub>                            | PFO |  |  |  |  |  |
|---------------------------------------------------|-----|--|--|--|--|--|
| 0                                                 | 0   |  |  |  |  |  |
| 1                                                 | 1   |  |  |  |  |  |
| CONDITION: V <sub>DD</sub> > V <sub>DD(MIN)</sub> |     |  |  |  |  |  |

**Table 3. TERMINAL FUNCTIONS** 

| TERMIN           | TERMINAL |     |                                                             |
|------------------|----------|-----|-------------------------------------------------------------|
| NAME             | NO.      | I/O | DESCRIPTION                                                 |
| GND              | 3        | I   | Ground                                                      |
| PFI              | 4        | - 1 | Power-fail comparator input                                 |
| PFO              | 5        | 0   | Power-fail comparator output; asserts low when PFI < 1.15 V |
| RESET            | 7        | 0   | Active-low push-pull reset output                           |
| $V_{BAT}$        | 8        | I   | Backup-battery input                                        |
| $V_{DD}$         | 2        | I   | Input supply voltage                                        |
| V <sub>OUT</sub> | 1        | 0   | Supply output                                               |
| WDI              | 6        | I   | Watchdog input. Should be left floating if not used.        |

## **FUNCTIONAL BLOCK DIAGRAM**



**TPS3618** 

## **Distributor of Texas Instruments: Excellent Integrated System Limited**

Datasheet of TPS3617-50DGK - IC BATT BACKUP SUPERVISOR 8VSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## SLVS339D-DECEMBER 2000-REVISED DECEMBER 2006

## **TYPICAL CHARACTERISTICS**

### **TABLE OF GRAPHS**

|                     |                                                                                 |                                                   | FIGURE |
|---------------------|---------------------------------------------------------------------------------|---------------------------------------------------|--------|
| -                   | Static drain-source on-state resistance (V <sub>DD</sub> to V <sub>OUT</sub> )  | vs Output current                                 | 3      |
| r <sub>DS(on)</sub> | Static drain-source on-state resistance (V <sub>BAT</sub> to V <sub>OUT</sub> ) | vs Output current                                 | 4      |
| I <sub>DD</sub>     | Supply current                                                                  | vs Supply voltage                                 | 5      |
| V <sub>IT</sub>     | Input threshold voltage at RESET                                                | vs Free-air temperature                           | 6      |
| V                   | High-level output voltage at RESET                                              | ve High level output ourrent                      | 7, 8   |
| V <sub>OH</sub>     | High-level output voltage at PFO                                                | vs High-level output current                      | 9, 10  |
| V <sub>OL</sub>     | Low-level output voltage at RESET                                               | vs Low-level output current                       | 11, 12 |
|                     | Minimum pulse duration at V <sub>DD</sub>                                       | vs Threshold voltage overdrive at V <sub>DD</sub> | 13     |
|                     | Minimum pulse duration at PFI                                                   | vs Threshold voltage overdrive at PFI             | 14     |

## STATIC DRAIN-SOURCE ON-STATE RESISTANCE (V<sub>DD</sub> to V<sub>OUT</sub>) OUTPUT CURRENT



Figure 1.

## STATIC DRAIN-SOURCE ON-STATE RESISTANCE (V<sub>BAT</sub> to V<sub>OUT</sub>) vs OUTPUT CURRENT



Figure 2.



Datasheet of TPS3617-50DGK - IC BATT BACKUP SUPERVISOR 8VSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com





### SLVS339D-DECEMBER 2000-REVISED DECEMBER 2006



# INPUT THRESHOLD VOLTAGE AT RESET vs FREE-AIR TEMPERATURE 1.001 V<sub>IT</sub> - Input Threshold Voltage at RESET - V 0.999 0.998 0.997 0.996 0.995 -40 -30 -20 -10 0 10 20 30 40 50 60 70 80 T<sub>A</sub> – Free-Air Temperature – °C

Figure 3. Figure 4.

## HIGH-LEVEL OUTPUT VOLTAGE AT RESET



VOH - High-Level Output Voltage at PFO - V



### SLVS339D-DECEMBER 2000-REVISED DECEMBER 2006

# HIGH-LEVEL OUTPUT VOLTAGE AT RESET vs HIGH-LEVEL OUTPUT CURRENT



Figure 6.

#### HIGH-LEVEL OUTPUT VOLTAGE AT PFO vs HIGH-LEVEL OUTPUT CURRENT



Figure 7.

#### HIGH-LEVEL OUTPUT VOLTAGE AT PFO VS HIGH-LEVEL OUTPUT CURRENT



Figure 8.

# LOW-LEVEL OUTPUT VOLTAGE AT RESET vs LOW-LEVEL OUTPUT CURRENT



Figure 9.

Datasheet of TPS3617-50DGK - IC BATT BACKUP SUPERVISOR 8VSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com





### SLVS339D-DECEMBER 2000-REVISED DECEMBER 2006

# LOW-LEVEL OUTPUT VOLTAGE AT RESET vs LOW-LEVEL OUTPUT CURRENT



## 



Figure 11.

## MINIMUM PULSE DURATION AT PFI

Minimum Pulse Duration at  $V_{DD} = \mu s$ 

## THRESHOLD VOLTAGE OVERDRIVE AT PFI 4.6 $V_{DD} = 1.65 \text{ V}$ Minimum Pulse Duration at PFI – $\,\mu$ s 4.2 3.8 3.4 3 2.6 2.2 1.8 1.4 0.6 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 Threshold Voltage Overdrive at PFI - V Figure 12.

**TPS3618** 

## Distributor of Texas Instruments: Excellent Integrated System Limited

Datasheet of TPS3617-50DGK - IC BATT BACKUP SUPERVISOR 8VSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## DETAILED DESCRIPTION

## **BATTERY FRESHNESS SEAL (TPS3617 Only)**

SLVS339D-DECEMBER 2000-REVISED DECEMBER 2006

The battery freshness seal of the TPS3617 family disconnects the backup battery from the internal circuitry until it is needed. This ensures that the backup battery connected to V<sub>BAT</sub> should be fresh when the final product is put to use. The following steps explain how to enable the freshness seal mode:

- 1. Connect  $V_{BAT}$  ( $V_{BAT} > V_{BAT(min)}$ ).
- 2. Ground PFO.
- 3. Connect PFI to  $V_{DD}$  (PFI =  $V_{DD}$ ).
- 4. Connect  $V_{DD}$  to power supply  $(V_{DD} > V_{IT})$  and keep connected for 5 ms < t < 35 ms.

The battery freshness seal mode is disabled by the positive-going edge of RESET when V<sub>DD</sub> is applied.

## POWER-FAIL COMPARATOR (PFI AND PFO)

An additional comparator monitors voltages other than the nominal supply voltage. The power-fail-input (PFI) can be compared with an internal voltage reference of 1.15 V. If the input voltage falls below the power-fail threshold (V<sub>(PFI)</sub>) of 1.15 V typical, the power-fail output (PFO) goes low. If it goes above V<sub>(PFI)</sub> plus about 12-mV hysteresis, the output returns to high. By connecting two external resistors it is possible to supervise any voltages above  $V_{(PFI)}$ . The sum of both resistors should be about 1 M $\Omega$ , to minimize power consumption and also to ensure that the current in the PFI pin can be neglected compared with the current through the resistor network. The tolerance of the external resistors should be not more than 1% to ensure minimal variation of the sensed voltage. If the power-fail comparator is unused, connect PFI to ground and leave the PFO unconnected.

### **WATCHDOG**

In a microprocessor- or DSP-based system, it is not only important to supervise the supply voltage, it is also important to ensure correct program execution. The task of a watchdog is to ensure that the program is not stalled in an indefinite loop. The microprocessor, microcontroller, or DSP has to toggle the watchdog input within 0.8 s typically, to avoid a timeout from occurring. Either a low-to-high or a high-to-low transition resets the internal watchdog timer. If the input is unconnected, the watchdog is disabled and should be retriggered internally. See Figure 13 for the watchdog timing diagram.



Figure 13. Watchdog Timing



Datasheet of TPS3617-50DGK - IC BATT BACKUP SUPERVISOR 8VSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com





SLVS339D-DECEMBER 2000-REVISED DECEMBER 2006

## **DETAILED DESCRIPTION (continued)**

## SAVING CURRENT WHILE USING THE WATCHDOG

The watchdog input is internally driven low during the first 7/8 of the watchdog time-out period, then momentarily pulses high, resetting the watchdog counter. For minimum watchdog input current (minimum overall power consumption), leave WDI low for the majority of the watchdog time-out period, pulsing it low-high-low once within 7/8 of the watchdog time-out period to reset the watchdog timer. If instead, WDI is externally driven high for the majority of the time-out period, a current of e.g.  $5.0 \text{ V/40 k}\Omega \approx 125 \,\mu\text{A}$  can flow into WDI.

### **BACKUP-BATTERY SWITCHOVER**

In case of a brownout or power failure, it may be necessary to preserve the contents of RAM. If a backup battery is installed at  $V_{BAT}$ , the device automatically switches the connected RAM to backup power when  $V_{DD}$  fails. In order to allow the backup battery (e.g., a 3.6-V lithium cell) to have a higher voltage than  $V_{DD}$ , these supervisors should not connect  $V_{BAT}$  to  $V_{OUT}$  when  $V_{BAT}$  is greater than  $V_{DD}$ .  $V_{BAT}$  only connects to  $V_{OUT}$  (through a 15- $\Omega$  switch) when  $V_{DD}$  falls below  $V_{IT}$  and  $V_{BAT}$  is greater than  $V_{DD}$ . When  $V_{DD}$  recovers, switchover is deferred either until  $V_{DD}$  crosses  $V_{BAT}$ , or until  $V_{DD}$  rises above the reset threshold  $V_{IT}$ .  $V_{OUT}$  connects to  $V_{DD}$  through a 1- $\Omega$  (max) PMOS switch when  $V_{DD}$  crosses the reset threshold.

| FUNCTION TABLE     |                   |                  |  |  |  |  |  |
|--------------------|-------------------|------------------|--|--|--|--|--|
| $V_{DD} > V_{BAT}$ | $V_{DD} > V_{IT}$ | V <sub>out</sub> |  |  |  |  |  |
| 1                  | 1                 | $V_{DD}$         |  |  |  |  |  |
| 1                  | 0                 | V <sub>DD</sub>  |  |  |  |  |  |
| 0                  | 1                 | $V_{DD}$         |  |  |  |  |  |
| 0                  | 0                 | $V_{BAT}$        |  |  |  |  |  |



V<sub>BAT</sub> – Backup-Battery Supply Voltage

Figure 14. V<sub>DD</sub> - V<sub>BAT</sub> Switchover



Datasheet of TPS3617-50DGK - IC BATT BACKUP SUPERVISOR 8VSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

10-Jun-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type |         | Pins |      | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TPS3617-50DGK    | ACTIVE | VSSOP        | DGK     | 8    | 80   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ASD            | Samples |
| TPS3617-50DGKG4  | ACTIVE | VSSOP        | DGK     | 8    | 80   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ASD            | Samples |
| TPS3617-50DGKR   | ACTIVE | VSSOP        | DGK     | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ASD            | Samples |
| TPS3618-50DGKT   | ACTIVE | VSSOP        | DGK     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ANK            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

OBSOLETE: Tl has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "--" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Addendum-Page 1



# **Distributor of Texas Instruments: Excellent Integrated System Limited**Datasheet of TPS3617-50DGK - IC BATT BACKUP SUPERVISOR 8VSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

PACKAGE OPTION ADDENDUM

www.ti.com 10-Jun-2014

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information that may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Datasheet of TPS3617-50DGK - IC BATT BACKUP SUPERVISOR 8VSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Aug-2012

## TAPE AND REEL INFORMATION

### **REEL DIMENSIONS**



### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS3617-50DGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS3618-50DGKT | VSSOP           | DGK                | 8 | 250  | 177.8                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

Datasheet of TPS3617-50DGK - IC BATT BACKUP SUPERVISOR 8VSSOP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com



## **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Aug-2012



## \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3617-50DGKR | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TPS3618-50DGKT | VSSOP        | DGK             | 8    | 250  | 358.0       | 335.0      | 35.0        |



## **MECHANICAL DATA**

## DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.





# **Distributor of Texas Instruments: Excellent Integrated System Limited**Datasheet of TPS3617-50DGK - IC BATT BACKUP SUPERVISOR 8VSSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals www.ti.com/computers **Data Converters** dataconverter.ti.com **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial

Clocks and Timers <a href="https://www.ti.com/clocks">www.ti.com/clocks</a> Industrial <a href="https://www.ti.com/industrial">www.ti.com/clocks</a> Industrial <a href="https://www.ti.com/industrial">www.ti.com/industrial</a> <a href="https://www.ti.com/medical">www.ti.com/medical</a> <a href="https://www.ti.com/security">Logic</a> <a href="https://www.ti.com/security">logic.ti.com</a> <a href="https://www.ti.com/security">Security</a> <a href="https://www.ti.com/security">www.ti.com/security</a>

Power Mgmt Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity www.ti.com/wirelessconnectivity

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated