# **Excellent Integrated System Limited** Stocking Distributor Click to view price, real time Inventory, Delivery & Lifecycle Information: <u>Texas Instruments</u> <u>SN74LVC1G66DBVR</u> For any questions, you can email us directly: sales@integrated-circuit.com Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 # SN74LVC1G66 Single Bilateral Analog Switch #### **Features** - Available in the Texas Instruments NanoFree™ Package - 1.65-V to 5.5-V V<sub>CC</sub> Operation - Inputs Accept Voltages to 5.5 V - Max $t_{pd}$ of 0.8 ns at 3.3 V - High On-Off Output Voltage Ratio - High Degree of Linearity - High Speed, Typically 0.5 ns ( $V_{CC} = 3 \text{ V}$ , $C_{L} = 50 \text{ pF}$ - Low ON-State Resistance, Typically ≉5.5 Ω (V<sub>CC</sub> = 4.5 V - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) ### 2 Applications - Wireless Devices - Audio and Video Signal Routing - Portable Computing - Wearable Devices - Signal Gating, Chopping, Modulation or Demodulation (Modem) - Signal Multiplexing for Analog-to-Digital and Digital-to-Analog Conversion Systems ### 3 Description This single analog switch is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation. The SN74LVC1G66 device can handle analog and digital signals. The device permits bidirectional transmission of signals with amplitudes of up to 5.5 V (peak). NanoFree package technology is breakthrough in IC packaging concepts, using the die as the package. #### Device Information(1) | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |----------------|------------|-------------------| | SN74LVC1G66DBV | SOT-23 (5) | 2.90 mm × 1.60 mm | | SN74LVC1G66DCK | SC70 (5) | 2.00 mm × 1.25 mm | | SN74LVC1G66DRL | SOT (5) | 1.60 mm × 1.20 mm | | SN74LVC1G66DRY | SON (6) | 1.45 mm × 1.00 mm | | SN74LVC1G66YZP | DSBGA (5) | 1.39 mm × 0.89 mm | | SN74LVC1G66DSF | SON (6) | 1.00 mm x 1.00 mm | (1) For all available packages, see the orderable addendum at the end of the datasheet. ### **Logic Diagram (Positive Logic)** Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 www.ti.com | gram 12 | |------------------------------------------------------------------| | 12 | | odes 12 | | mentation 13 | | n 13 | | 13 | | nendations 14 | | 14 | | 14 | | 15 | | ation Support 16 | | port 16 | | 16 | | rge Caution16 | | 16 | | g, and Orderable | | 16 | | Page | | 4 | | table 4 | | <u> </u> | | Page | | on, <i>Device Functional</i> yout section, <i>Device</i> section | | 1 | | | | on, Device Functional yout section, Device section | | | Product Folder Links: SN74LVC1G66 Changes from Revision L (January 2007) to Revision M Page Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com www.ti.com SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 # 5 Pin Configuration and Functions #### Pin Functions | | PIN | | | | |-----------------|----------------------|-----------------------|-----|---------------------------------------| | NAME | SOT,<br>DSBGA<br>NO. | USON,<br>X2SON<br>NO. | I/O | DESCRIPTION | | Α | 1 | 1 | I/O | Bidirectional signal to be switched | | В | 2 | 2 | I/O | Bidirectional signal to be switched | | С | 4 | 4 | I | Controls the switch (L = OFF, H = ON) | | GND | 3 | 3 | _ | Ground pin | | NC | _ | 5 | _ | Do not connect | | V <sub>CC</sub> | 5 | 6 | _ | Power pin | Product Folder Links: SN74LVC1G66 Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 www.ti.com ### 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|---------------------------------------|------|-----------------------|------| | $V_{CC}$ | Supply voltage <sup>(2)</sup> | | -0.5 | 6.5 | V | | VI | Input voltage <sup>(2)(3)</sup> | | -0.5 | 6.5 | V | | V <sub>I/O</sub> | Switch I/O voltage <sup>(2)(3)(4)</sup> | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Control input clamp current | V <sub>I</sub> < 0 | | <b>-</b> 50 | mA | | I <sub>IOK</sub> | I/O port diode current | $V_{I/O}$ < 0 or $V_{I/O}$ > $V_{CC}$ | | ±50 | mA | | I <sub>T</sub> | ON-state switch current | $V_{I/O}$ < 0 to $V_{CC}$ | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | T <sub>stg</sub> | Storage Temperature | | -65 | 150 | °C | | Tj | Junction Temperature | | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |-------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | +2000 | | | $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | +1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------|--------------------------------------------|------------------------|------------------------|------| | V <sub>CC</sub> | Supply voltage | | 1.65 | 5.5 | V | | V <sub>I/O</sub> | I/O port voltage. | | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | V <sub>CC</sub> × 0.65 | | | | \ | V <sub>IH</sub> High-level input voltage, control input | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> × 0.7 | | V | | VIΗ | | V <sub>CC</sub> = 3 V to 3.6 V | V <sub>CC</sub> × 0.7 | | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | V <sub>CC</sub> × 0.7 | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | V <sub>CC</sub> × 0.35 | | | M | Laurent inner traditional and an analysis of | V <sub>CC</sub> = 2.3 V to 2.7 V | | V <sub>CC</sub> × 0.3 | V | | $V_{IL}$ | Low-level input voltage, control input | V <sub>CC</sub> = 3 V to 3.6 V | | V <sub>CC</sub> × 0.3 | V | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | V <sub>CC</sub> × 0.3 | | | V <sub>I</sub> | Control input voltage | | 0 | 5.5 | V | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 20 | | | A + / A | Ocataal insult too welfing since and fall time | V <sub>CC</sub> = 2.3 V to 2.7 V | | 20 | 0/ | | Δτ/ΔV | Control input transition rise and fall time | V <sub>CC</sub> = 3 V to 3.6 V | | 10 | ns/V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 10 | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004. Product Folder Links: SN74LVC1G66 Submit Documentation Feedback Copyright © 2001–2016, Texas Instruments Incorporated 4 <sup>(2)</sup> All voltages are with respect to ground, unless otherwise specified. <sup>3)</sup> The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>(4)</sup> This value is limited to 5.5 V maximum. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com www.ti.com SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 ### 6.4 Thermal Information | | | | | SN74LV | C1G66 | | | | |-----------------|----------------------------------------|--------|---------------|-----------|---------------|----------------|----------------|------| | | THERMAL METRIC | | DCK<br>(SC70) | DRL (SOT) | DRY<br>(USON) | DSF<br>(X2SON) | YZP<br>(DSBGA) | UNIT | | | | 5 PINS | 5 PINS | 5 PINS | 6 PINS | 6 PINS | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 206 | 252 | 142 | _ | _ | 132 | °C/W | #### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITI | ONS | V <sub>CC</sub> | MIN TYP(1) | MAX | UNIT | |---------------------|-------------------------------------|-------------------------------------------------------------------|------------------------|-----------------|------------|------|------| | | | V – V or CND | $I_S = 4 \text{ mA}$ | 1.65 V | 12 | 30 | | | _ | ON-state switch resistance | $V_I = V_{CC}$ or GND,<br>$V_C = V_{IH}$ | $I_S = 8 \text{ mA}$ | 2.3 V | 9 | 20 | Ω | | r <sub>on</sub> | ON-state switch resistance | (see Figure 2 and | I <sub>S</sub> = 24 mA | 3 V | 7.5 | 15 | 12 | | | | Figure 1) | $I_S = 32 \text{ mA}$ | 4.5 V | 5.5 | 10 | | | | | $V_I = V_{CC}$ or GND, | $I_S = 4 \text{ mA}$ | 1.65 V | 74.5 | 120 | | | <b>.</b> | Peak on resistance | $V_C = V_{IH}$ | $I_S = 8 \text{ mA}$ | 2.3 V | 20 | 30 | Ω | | r <sub>on(p)</sub> | reak on resistance | (see Figure 2 and | I <sub>S</sub> = 24 mA | 3 V | 11.5 | 20 | 12 | | | | Figure 1) | $I_S = 32 \text{ mA}$ | 4.5 V | 7.5 | 15 | | | | | $V_I = V_{CC}$ and $V_O = GND$ or | | | | ±1 | | | I <sub>S(off)</sub> | OFF-state switch leakage current | $V_I = GND$ and $V_O = V_{CC}$ ,<br>$V_C = V_{IL}$ (see Figure 3) | T <sub>A</sub> = 25°C | 5.5 V | | ±0.1 | μA | | | | $V_I = V_{CC}$ or GND, $V_C = V_{IH}$ , | | | | ±1 | | | I <sub>S(on)</sub> | ON-state switch leakage current | V <sub>O</sub> = Open<br>(see Figure 4) | T <sub>A</sub> = 25°C | 5.5 V | | ±0.1 | μA | | | Control input ourrent | V V or CND | | F.F.V | | ±1 | | | I <sub>I</sub> | Control input current | $V_C = V_{CC}$ or GND | T <sub>A</sub> = 25°C | 5.5 V | | ±0.1 | μA | | | Cupply gurrent | V – V or CND | | 5.5 V | | 10 | | | I <sub>CC</sub> | Supply current | $V_C = V_{CC}$ or GND | T <sub>A</sub> = 25°C | 5.5 V | | 1 | μA | | $\Delta I_{CC}$ | Supply current change | $V_C = V_{CC} - 0.6 V$ | | 5.5 V | | 500 | μA | | C <sub>ic</sub> | Control input capacitance | _ | · | 5 V | 2 | | pF | | $C_{io(off)}$ | Switch input and output capacitance | | | 5 V | 6 | | pF | | C <sub>io(on)</sub> | Switch input and output capacitance | | | 5 V | 13 | | pF | <sup>(1)</sup> $T_A = 25^{\circ}C$ ### 6.6 Switching Characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 5) | PARAMETER | FROM | TO (OUTPUT) | V <sub>CC</sub> = ± 0.1 | | V <sub>CC</sub> = ± 0. | 2.5 V<br>2 V | V <sub>CC</sub> = ± 0. | | V <sub>CC</sub> = ± 0.5 | | UNIT | |--------------------------------|---------|-------------|-------------------------|-----|------------------------|--------------|------------------------|-----|-------------------------|-----|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> <sup>(1)</sup> | A or B | B or A | | 2 | | 1.2 | | 8.0 | | 0.6 | ns | | t <sub>en</sub> <sup>(2)</sup> | С | A or B | 2.5 | 12 | 1.9 | 6.5 | 1.8 | 5 | 1.5 | 4.2 | ns | | t <sub>dis</sub> (3) | С | A or B | 2.2 | 10 | 1.4 | 6.9 | 2 | 6.5 | 1.4 | 5 | ns | <sup>(1)</sup> $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). Product Folder Links: SN74LVC1G66 Copyright © 2001-2016, Texas Instruments Incorporated Submit Documentation Feedback <sup>(2)</sup> $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . (3) $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 www.ti.com ### 6.7 Analog Switch Characteristics $T_A = 25^{\circ}C$ | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST<br>CONDITIONS | V <sub>cc</sub> | TYP | UNIT | | | | | | |-----------------------------------|-----------------|----------------|-------------------------------------------------------|---------------------------------------------------------|--------|----------------------------------------|--------------------------------------------------------|-------------------------------------------------------|--------|-----|--| | | | | | 1.65 V | 35 | | | | | | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 2.3 V | 120 | | | | | | | | | | | f <sub>in</sub> = sine wave<br>(see Figure 6) | 3 V | 175 | | | | | | | | Frequency response <sup>(1)</sup> | A or B | B or A | , | 4.5 V | 195 | MHz | | | | | | | (switch ON) | AOIB | BOLA | | 1.65 V | >300 | IVITZ | | | | | | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 2.3 V | >300 | | | | | | | | | | | f <sub>in</sub> = sine wave<br>(see Figure 6) | 3 V | >300 | | | | | | | | | | | , | 4.5 V | >300 | | | | | | | | | | | | 1.65 V | 35 | | | | | | | | Crosstalk | 0 | A D | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 2.3 V | 50 | \/ | | | | | | | (control input to signal output) | C | ut) | C A or B $f_{in} = 1$ MHz (square (see Figure 7) | f <sub>in</sub> = 1 MHz (square wave)<br>(see Figure 7) | 3 V | 70 | mV | | | | | | | | | , | 4.5 V | 100 | | | | | | | | | | | | 1.65 V | -58 | | | | | | | | | | B or A | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 2.3 V | -58 | | | | | | | | | | | B or A | B or A | D A | D A | | f <sub>in</sub> = 1 MHz (sine wave)<br>(see Figure 8) | 3 V | -58 | | | Feedthrough attenuation (2) | A or B | | | | | | , | 4.5 V | -58 | dB | | | (switch OFF) | Aorb | | | | | 1.65 V | -42 | aB | | | | | | | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 2.3 V | -42 | | | | | | | | | | | | f <sub>in</sub> = 1 MHz (sine wave)<br>(see Figure 8) | 3 V | -42 | 1 | | | | | | , | 4.5 V | -42 | | | | | | | | | | | | 1.65 V | 0.1% | | | | | | | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$ | 2.3 V | 0.025% | | | | | | | | | | | f <sub>in</sub> = 1 kHz (sine wave)<br>(see Figure 9) | 3 V | 0.015% | | | | | | | | Cin a distantian | | D A | | 4.5 V | 0.01% | | | | | | | | Sine-wave distortion | A or B | B or A | | 1.65 V | 0.15% | | | | | | | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$ | 2.3 V | 0.025% | | | | | | | | | | | | | | | f <sub>in</sub> = 10 kHz (sine wave)<br>(see Figure 9) | 3 V | 0.015% | | | | | | | ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) | 4.5 V | 0.01% | | | | | | | <sup>(1)</sup> Adjust $f_{in}$ voltage to obtain 0 dBm at output. Increase $f_{in}$ frequency until dB meter reads -3 dB. ## 6.8 Operating Characteristics $T_A = 25^{\circ}C$ | | PARAMETER | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | V <sub>CC</sub> = 5 V<br>TYP | UNIT | |----------|-------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------------------------------|------| | $C_{pd}$ | Power dissipation capacitance | f = 10 MHz | 8 | 9 | 9 | 11 | pF | Product Folder Links: SN74LVC1G66 Submit Documentation Feedback Copyright © 2001–2016, Texas Instruments Incorporated <sup>(2)</sup> Adjust fin voltage to obtain 0 dBm at input. Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 ## 6.9 Typical Characteristics $T_A = 25^{\circ}C$ www.ti.com #### SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 www.ti.com ### 7 Parameter Measurement Information Figure 2. ON-State Resistance Test Circuit Figure 3. OFF-State Switch Leakage-Current Test Circuit Figure 4. ON-State Switch Leakage-Current Test Circuit Submit Documentation Feedback Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com www.ti.com SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 #### **Parameter Measurement Information (continued)** | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | V | INF | PUTS | ., | W | | Б | V | |--------------------|-----------------|--------------------------------|--------------------|-------------------|-------|----------------|--------------| | V <sub>CC</sub> | VI | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL | R <sub>L</sub> | $V_{\Delta}$ | | 1.8 V $\pm$ 0.15 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | 500 Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | V <sub>CC</sub> | ≤2.5 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | 500 Ω | 0.3 V | | 5 V ± 0.5 V | $v_{cc}$ | ≤2.5 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | 500 Ω | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \ \Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. - H. All parameters and waveforms are not applicable to all devices. Figure 5. Load Circuit and Voltage Waveforms Copyright © 2001–2016, Texas Instruments Incorporated Submit Documentation Feedback #### SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 www.ti.com ## **Parameter Measurement Information (continued)** Figure 6. Frequency Response (Switch ON) Figure 7. Crosstalk (Control Input – Switch Output) Product Folder Links: SN74LVC1G66 Submit Documentation Feedback Copyright © 2001–2016, Texas Instruments Incorporated 10 www.ti.com SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 ### **Parameter Measurement Information (continued)** Figure 8. Feedthrough (Switch OFF) Figure 9. Sine-Wave Distortion Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 www.ti.com ### 8 Detailed Description #### 8.1 Overview This single analog switch is designed for 1.65-V to 5.5-V $V_{CC}$ operation. The SN74LVC1G66 device can handle analog and digital signals. The device permits bidirectional transmission of signals with amplitudes of up to 5.5 V (peak). Like all analog switches, the SN74LVC1G66 is bidirectional. NanoFree package technology is a major breakthrough in IC packaging concepts, using the die as the package. #### 8.2 Functional Block Diagram Figure 10. Logic Diagram (Positive Logic) #### 8.3 Feature Description The TI NanoFree package is one of TI's smallest packages and allows customers to save board space while the solder bumps allow for easy testing. The SN74LVC1G66 has a wide $V_{CC}$ range, allowing rail-to-rail operation of signals anywhere from a 1.8-V system to a 5-V system. In addition, the control input (C Pin) is 5.5-V tolerant, allowing higher-voltage logic to interface to the switch control system. #### 8.4 Device Functional Modes **Table 1. Function Table** | CONTROL INPUT (C) | SWITCH | |-------------------|--------| | L | OFF | | Н | ON | Submit Documentation Feedback Product Folder Links: SN74LVC1G66 Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com www.ti.com SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 ### 9 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The SN74LVC1G66 can be used in any situation where an SPST switch would be used and a solid-state, voltage-controlled version is preferred. #### 9.2 Typical Application Figure 11. Typical Application Schematic #### 9.2.1 Design Requirements The SN74LVC1G66 allows on and off control of analog and digital signals with a digital control signal. All input signals should remain between 0 V and $V_{CC}$ for optimal operation. #### 9.2.2 Detailed Design Procedure - 1. Recommended Input Conditions: - For rise time and fall time specifications, see Δt/Δv in Recommended Operating Conditions. - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in *Recommended Operating Conditions*. - Inputs and outputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Recommended Output Conditions: - Load currents should not exceed ±50 mA. - 3. Frequency Selection Criterion: - Maximum frequency tested is 150 MHz. - Added trace resistance/capacitance can reduce maximum frequency capability; use layout practices as directed in Layout. Copyright © 2001–2016, Texas Instruments Incorporated Product Folder Links: SN74LVC1G66 Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 www.ti.com ### **Typical Application (continued)** #### 9.2.3 Application Curve Figure 12. $r_{on}$ vs $V_{I}$ , $V_{CC} = 2.5$ V (SN74LVC1G66) ### 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F bypass capacitor is recommended. If there are multiple pins labeled $V_{CC}$ , then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each $V_{CC}$ because the $V_{CC}$ pins will be tied together internally. For devices with dual supply pins operating at different voltages, for example $V_{CC}$ and $V_{DD}$ , a 0.1- $\mu$ F bypass capacitor is recommended for each supply pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. #### 11 Layout ### 11.1 Layout Guidelines Reflections and matching are closely related to loop antenna theory, but different enough to warrant their own discussion. When a PCB trace turns a corner at a 90° angle, a reflection can occur. This is primarily due to the change of width of the trace. At the apex of the turn, the trace width is increased to 1.414 times its width. This upsets the transmission line characteristics, especially the distributed capacitance and self–inductance of the trace — resulting in the reflection. It is a given that not all PCB traces can be straight, and so they will have to turn corners. Figure 13 shows progressively better techniques of rounding corners. Only the last example maintains constant trace width and minimizes reflections. Product Folder Links: SN74LVC1G66 Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com www.ti.com **SN74LVC1G66** SCES323P – JUNE 2001 – REVISED MARCH 2016 ### 11.2 Layout Example Figure 13. Trace Example Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### SN74LVC1G66 SCES323P - JUNE 2001 - REVISED MARCH 2016 www.ti.com ### 12 Device and Documentation Support #### 12.1 Documentation Support #### 12.1.1 Related Documentation Implications of Slow or Floating CMOS Inputs, SCBA004 #### 12.2 Trademarks NanoFree is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### 12.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: SN74LVC1G66 16 Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com ### PACKAGE OPTION ADDENDUM 20-Nov-2015 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------------------------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | SN74LVC1G66DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C665 ~ C66R ~<br>C66T) | Samples | | SN74LVC1G66DBVRE4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C665 ~ C66R ~<br>C66T) | Samples | | SN74LVC1G66DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C665 ~ C66R ~<br>C66T) | Samples | | SN74LVC1G66DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C665 ~ C66R) | Samples | | SN74LVC1G66DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C665 ~ C66R) | Samples | | SN74LVC1G66DCKR | ACTIVE | SC70 | DCK | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C65 ~ C6F ~ C6K ~<br>C6O ~ C6R ~<br>C6T) | Samples | | SN74LVC1G66DCKRE4 | ACTIVE | SC70 | DCK | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C65 ~ C6F ~ C6K ~<br>C6O ~ C6R ~<br>C6T) | Samples | | SN74LVC1G66DCKRG4 | ACTIVE | SC70 | DCK | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C65 ~ C6F ~ C6K ~<br>C6O ~ C6R ~<br>C6T) | Samples | | SN74LVC1G66DCKT | ACTIVE | SC70 | DCK | 5 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C65 ~ C6R ~ C6T) | Samples | | SN74LVC1G66DCKTG4 | ACTIVE | SC70 | DCK | 5 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C65 ~ C6R ~ C6T) | Samples | | SN74LVC1G66DRLR | ACTIVE | SOT | DRL | 5 | 4000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C67 ~ C6R) | Samples | | SN74LVC1G66DRLRG4 | ACTIVE | SOT | DRL | 5 | 4000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (C67 ~ C6R) | Samples | | SN74LVC1G66DRYR | ACTIVE | SON | DRY | 6 | 5000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | C6 | Samples | | SN74LVC1G66DSF2 | ACTIVE | SON | DSF | 6 | 5000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | C6 | Samples | | SN74LVC1G66DSFR | ACTIVE | SON | DSF | 6 | 5000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | C6 | Samples | | SN74LVC1G66YZPR | ACTIVE | DSBGA | YZP | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | (C67 ~ C6N) | Samples | Addendum-Page 1 Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com PACKAGE OPTION ADDENDUM 20-Nov-2015 (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, Tl Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LVC1G66: Automotive: SN74LVC1G66-Q1 Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com PACKAGE OPTION ADDENDUM 20-Nov-2015 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects Addendum-Page 3 Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com ### PACKAGE MATERIALS INFORMATION www.ti.com 18-Feb-2016 #### TAPE AND REEL INFORMATION - A0 Dimension designed to accommodate the component width - B0 Dimension designed to accommodate the component length - K0 Dimension designed to accommodate the component thickness - W Overall width of the carrier tape - P1 Pitch between successive cavity centers #### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE** #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC1G66DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 9.2 | 2.3 | 2.55 | 1.2 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DCKT | SC70 | DCK | 5 | 250 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DRLR | SOT | DRL | 5 | 4000 | 180.0 | 9.5 | 1.78 | 1.78 | 0.69 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DRLR | SOT | DRL | 5 | 4000 | 180.0 | 8.4 | 1.98 | 1.78 | 0.69 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DRYR | SON | DRY | 6 | 5000 | 180.0 | 9.5 | 1.15 | 1.6 | 0.75 | 4.0 | 8.0 | Q1 | | SN74LVC1G66DSF2 | SON | DSF | 6 | 5000 | 180.0 | 9.5 | 1.16 | 1.16 | 0.5 | 4.0 | 8.0 | Q3 | | SN74LVC1G66DSFR | SON | DSF | 6 | 5000 | 180.0 | 9.5 | 1.16 | 1.16 | 0.5 | 4.0 | 8.0 | Q2 | | SN74LVC1G66YZPR | DSBGA | YZP | 5 | 3000 | 178.0 | 9.2 | 1.02 | 1.52 | 0.63 | 4.0 | 8.0 | Q1 | Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Feb-2016 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LVC1G66DCKR | SC70 | DCK | 5 | 3000 | 205.0 | 200.0 | 33.0 | | SN74LVC1G66DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74LVC1G66DCKT | SC70 | DCK | 5 | 250 | 180.0 | 180.0 | 18.0 | | SN74LVC1G66DRLR | SOT | DRL | 5 | 4000 | 184.0 | 184.0 | 19.0 | | SN74LVC1G66DRLR | SOT | DRL | 5 | 4000 | 202.0 | 201.0 | 28.0 | | SN74LVC1G66DRYR | SON | DRY | 6 | 5000 | 184.0 | 184.0 | 19.0 | | SN74LVC1G66DSF2 | SON | DSF | 6 | 5000 | 184.0 | 184.0 | 19.0 | | SN74LVC1G66DSFR | SON | DSF | 6 | 5000 | 184.0 | 184.0 | 19.0 | | SN74LVC1G66YZPR | DSBGA | YZP | 5 | 3000 | 220.0 | 220.0 | 35.0 | ## **MECHANICAL DATA** DBV (R-PDSO-G5) ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-178 Variation AA. ### LAND PATTERN DATA # DBV (R-PDSO-G5) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. ### **MECHANICAL DATA** # DCK (R-PDSO-G5) ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AA. ### **LAND PATTERN DATA** # DCK (R-PDSO-G5) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. # DRL (R-PDSO-N5) ## PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. B. This drawing is subject to change without notice. Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side. D. JEDEC package registration is pending. ## LAND PATTERN DATA # DRL (R-PDSO-N5) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening. MECHANICAL DATA NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. SON (Small Outline No-Lead) package configuration. ⚠ The exposed lead frame feature on side of package may or may not be present due to alternative lead frame designs. E. This package complies to JEDEC MO-287 variation UFAD. FX See the additional figure in the Product Data Sheet for details regarding the pin 1 identifier shape. ### **LAND PATTERN DATA** DRY (R-PUSON-N6) PLASTIC SMALL OUTLINE NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening. ### MECHANICAL DATA ### DSF (S-PX2SON-N6) ### PLASTIC SMALL OUTLINE NO-LEAD - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. Reference JEDEC registration MO-287, variation X2AAF. ### LAND PATTERN DATA NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. If 2 mil solder mask is outside PCB vendor capability, it is advised to omit solder mask. - E. Maximum stencil thickness 0,1016 mm (4 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Suggest stencils cut with lasers such as Fiber Laser that produce the greatest positional accuracy. - H. Component placement force should be minimized to prevent excessive paste block deformation. ### **MECHANICAL DATA** YZP (R-XBGA-N5) DIE-SIZE BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. NanoFree™ package configuration. NanoFree is a trademark of Texas Instruments. Datasheet of SN74LVC1G66DBVR - IC SWITCH 1X1 SOT23-5 Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications Computers and Peripherals **Data Converters** dataconverter.ti.com www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated