# **Excellent Integrated System Limited** Stocking Distributor Click to view price, real time Inventory, Delivery & Lifecycle Information: IXYS Integrated Circuits Division CPC7584MB For any questions, you can email us directly: sales@integrated-circuit.com Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # CPC7584 Line Card Access Switch #### **Features** - Small 16-pin SOIC or micro-leadframe package - Micro-leadframe package (MLP) printed circuit board footprint is 70% smaller than 4<sup>TH</sup> generation EMRs and 60% smaller than SOIC version - · Monolithic IC reliability - Low matched R<sub>ON</sub> - · Eliminates the need for zero cross switching - Flexible switch timing to transition from ringing mode to talk mode. - · Clean, bounce free switching - Tertiary protection consisting of integrated current limiting, voltage clamping, and thermal shutdown for SLIC protection - 5V operation with power consumption < 10 mW</li> - · Intelligent battery monitor - Latched logic level inputs, no external drive circuitry required ## **Applications** - · Central office (CO) - Digital Loop Carrier (DLC) - PBX Systems - Digitally Added Main Line (DAML) - Hybrid Fiber Coax (HFC) - Fiber in the Loop (FITL) - · Pair Gain System - Channel Banks ## **Description** The CPC7584 is a monolithic solid state switch in a 16-pin SOIC or MLP surface mount package. It provides the necessary functions to replace two 2-Form-C electro-mechanical relays on traditional analog and integrated voice and data (IVD) line cards found in Central Office, Access, and PBX equipment. The device contains solid state switches for tip and ring line break, ringing injection/ringing return and channel test access. The CPC7584 requires only a +5V supply and offers "break-before-make" or "make-before-break" switch operation using simple logic-level input control. The CPC7584xC logic differs from the CPC7584xA/B with an enhancement permitting channel monitoring in the test state. See "Functional Description" on page 9 for more information. The CPC7584xC also has a higher trigger and hold current for the protection SCR. Specify CPC7584Bx for SOIC or specify CPC7582Mx for MLP devices shipped in tubes. Append the part number with the suffix TR for tape and reel packaging. # **Ordering Information** | Part Number | Description | |-------------|----------------------------------------------| | CPC7584xA | With protection SCR | | CPC7584xB | Without protection SCR | | CPC7584xC | With protection SCR and "Monitor" test state | ## Figure 1. CPC7584 Block Diagram Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # **CPC7584** | 1. 8 | Specifications | 3 | |-------|--------------------------------------------------------------------------------------------------|------------------| | | 1.1 Package Pinout | 3 | | | 1.2 Pinout | | | | 1.3 Absolute Maximum Ratings (at 25° C) | 4 | | | 1.4 Electrical Characteristics, TA = -40° C to +85° C | 4 | | | 1.4.1 Power Supply Specifications. | | | | 1.4.2 Break Switches, SW1 and SW2 | 4 | | | 1.4.3 Ringing Return Switch, SW3 | 5 | | | 1.4.4 Ringing Switch, SW4 | 6 | | | 1.4.5 Test Switches, SW5 and SW6 | 6 | | | 1.5 Digital Input Characteristics - IN <sub>TEST</sub> ,IN <sub>RINGING</sub> and LATCH Pins. | / | | | 1.6 Power Consumption Characteristics | | | | 1.7 Thermal Shutdown Characteristics | | | | 1.8 Protection Circuitry Electrical Specifications | 8 | | | 1.9 Truth Table - CPC7584xA/B | | | | 1.10 Truth Table - CPC7584xC | 9 | | _ | Functional Description | | | 2. F | | | | | 2.1 Introduction | | | | 2.2 Switch Timing | | | | 2.2.1 Make-Before-Break Operation (Ringing to Talk Transition) | . 11 | | | 2.2.2 Break-Before-Make Operation (Ringing to Talk Transition) | . 11 | | | 2.2.3 Alternate Break-Before-Make Operation. 2.3 Ring Access Switch Zero-Cross Current Turn Off | . 11<br>12 | | | 2.4 Power Supplies | . 12<br>10 | | | | | | | 2.5 Battery Voltage Monitor | | | | 2.6 Protection | | | | 2.6.1 Diode Bridge/SCR. | . 12 | | | 2.6.2 Current Limiting function | . 12<br>12 | | | 2.8 External Protection Elements | | | | 2.9 Data Latch | | | | 2.9 Data Laten | . 13 | | 3 V | Manufacturing Information | 1/1 | | J. II | 3.1 Mechanical Dimensions | . 1 <del>7</del> | | | 3.1.1 SOIC | | | | 3.1.2 MLP. | . 14<br>14 | | | 3.2 Printed-Circuit Board Layout | . 15 | | | 3.2.1 SOIC | | | | 3.2.2 MLP. | | | | 3.3 Tape and Reel Packaging | . 15 | | | 3.3.1 SOIC | . 15 | | | 3.4 Soldering | . 15 | | | 3.4.1 Moisture Reflow Sensitivity | . 15 | | | 3.4.2 Reflow Profile | . 16 | | | 3.5 Washing | . 16 | Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com **CPC7584** # 1. Specifications ## 1.1 Package Pinout #### 1.2 Pinout | Pin | Name | Description | |-----|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | T <sub>TEST</sub> | Connect to Tip lead of test bus | | 2 | F <sub>GND</sub> | Fault ground | | 3 | T <sub>BAT</sub> | Connect to tip lead of SLIC | | 4 | T <sub>LINE</sub> | Connect to tip lead of the line (drop) | | 5 | T <sub>RINGING</sub> | Connect to ringing generator return | | 6 | $V_{DD}$ | +5 V supply | | 7 | $T_{SD}$ | Temperature shutdown indicator pin. Bi-directional I/O with internal pull up to $V_{DD}$ . Output function indicates status of thermal shutdown circuitry, Input function can be used to set the "All-Off" mode using an open-drain type output. | | 8 | D <sub>GND</sub> | Digital ground | | 9 | IN <sub>TEST</sub> | Logic-level switch control input | | 10 | IN <sub>RINGING</sub> | Logic-level switch control input | | 11 | LATCH | Data latch control, active high, transparent low | | 12 | R <sub>RINGING</sub> | Connect to ringing generator current limiting resistor | | 13 | R <sub>LINE</sub> | Connect to ring lead of the line (drop) | | 14 | R <sub>BAT</sub> | Connect to ring lead of the SLIC | | 15 | $V_{BAT}$ | Connect to ring lead of SLIC | | 16 | R <sub>TEST</sub> | Battery voltage supply. Must be capable of sourcing the trigger current for proper operation of the protection SCR. | Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # **CPC7584** #### 1.3 Absolute Maximum Ratings (at 25° C) | Parameter | Minimum | Maximum | Unit | |-----------------------------------------------|---------|----------------------|------| | Operating temperature | -40 | +110 | ô | | Storage temperature | -40 | +150 | Ŝ | | Operating relative humidity | 5 | 95 | % | | Pin soldering temperature (10 seconds max) | - | +260 | °C | | +5 V power supply | -0.3 | 7 | V | | Battery Supply | - | -85 | V | | Logic input voltage | -0.3 | V <sub>DD</sub> +0.3 | V | | Logic input to switch output isolation | - | 330 | V | | Switch isolation (SW1,<br>SW2, SW3, SW5, SW6) | - | 330 | V | | Switch Isolation (SW4) | - | 465 | V | Absolute maximum ratings are stress ratings. Stresses in excess of these ratings can cause permanent damage to the device. Functional operation of the device at conditions beyond those indicated in the operational sections of this data sheet is not implied. ## 1.4.1 Power Supply Specifications | Supply | Minimum | Typical | Maximum | Unit | |--------------------|---------|---------|---------|------| | $V_{DD}$ | +4.5 | +5.0 | +5.5 | V | | V <sub>BAT</sub> 1 | -19 | Ī | -72 | ٧ | $<sup>^1</sup>$ V $_{BAT}$ is used only for internal protection circuitry. If V $_{BAT}$ rises above -10 V, the device will enter and remain in the all-off state until the battery exceeds -15 V. | ESD Rating (Human Body Model) | |-------------------------------| | 1000 V | # 1.4 Electrical Characteristics, $T_A = -40^{\circ}$ C to +85° C Unless otherwise specified: Minimum and maximum values are production testing requirements. Typical values are provided for information purposes only and are not part of the testing requirements. They are characteristic of the device and are the result of engineering evaluations. $V_{DD} = +5 V_{dc} \text{ and } V_{BAT} = -48 V_{dc}$ ## 1.4.2 Break Switches, SW1 and SW2 | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------|---------|---------|--------------|------| | Open Contact Isolation -<br>Off-state leakage current | $V_{SW1} = T_{LINE}$ to $T_{BAT}$<br>$V_{SW2} = R_{LINE}$ to $R_{BAT}$ | | | | | | | | V <sub>SW</sub> = -320V to GND +25°C<br>V <sub>SW</sub> = +260 V to -60 V | I <sub>SW</sub> | | 0.1 | | | | Off-state leakage current | V <sub>SW</sub> = -330V to GND +85°C<br>V <sub>SW</sub> = +270 V to -60 V | | - | 0.3 | -<br>28<br>- | μА | | | V <sub>SW</sub> = -310 V to GND -40°C<br>V <sub>SW</sub> = +250 V to -60 V | | | 0.1 | | | | | 10 A 40 A T 01/ 05/00 | | | | | | | | | | - | 14.5 | - | | | On Resistance | $I_{SW} = \pm 10 \text{ mA}, \pm 40 \text{ mA}, T_{BAT} = -2 \text{ V} +85^{\circ}\text{C}$ | $R_{ON}$ | - | 20.5 | 1 | | | | $I_{SW} = \pm 10 \text{ mA}, \pm 40 \text{ mA}, T_{BAT} = -2 \text{ V}$ $-40^{\circ}\text{C}$ | | - | 10.5 | | Ω | | Switch Resistance<br>Matching | Per On Resistance test conditions above.<br>Magnitude R <sub>ON</sub> SW1 - R <sub>ON</sub> SW2 | $\Delta R_{ON}$ | - | 0.15 | 0.8 | | | | $V_{SW}$ (on) = ±10 V +25°C | | - | 300 | - | | | $ V_{SW} = -330 \text{V to GND} \\ V_{SW} = +270 \text{ V to -60 V} \\ V_{SW} = -310 \text{ V to GND} \\ V_{SW} = +250 \text{ V to -60 V} \\ $ | $V_{SW}$ (on) = ±10 V +85°C | $I_{LIM}$ | 80 | 160 | - | mA | | | 425 | | | | | | Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com **CPC7584** | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | | |-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|---------|---------|------|--| | Dynamic Current Limit (t = <0.5 μs) | Break switches on, all other switches off, apply $\pm 1$ kV 10/1000 $\mu s$ pulse to Tip/Ring interface with appropriate protection in place. | I <sub>SW</sub> | - | 2.5 | - | А | | | | V /T D \ .000 V .05°C | | | | | | | | | $V_{SW}$ (T <sub>LINE</sub> , R <sub>LINE</sub> ) = ±320 V +25°C<br>logic inputs = GND | | | 0.1 | | | | | Contacts to Input Isolation | $V_{SW}$ (T <sub>LINE</sub> , R <sub>LINE</sub> ) = ±330 V +85°C logic inputs = GND | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | | | $V_{SW}$ ( $T_{LINE}$ , $R_{LINE}$ ) = ±310 V, -40°C logic inputs = GND | | | 0.1 | 1 | | | | | | | | | | | | | dv/dt sensitivity | Applied voltage = 100 V p-p square wave at 100 Hz | - | | 200 | - | V/μs | | ## 1.4.3 Ringing Return Switch, SW3 | Conditions | Symbol | Minimum | Typical | Maximum | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>SW3</sub> = T <sub>LINE</sub> to T <sub>RINGING</sub> | | | | | | | V <sub>SW</sub> = -320V to GND +25°C<br>V <sub>SW</sub> = +260 V to -60 V | | | 0.1 | | | | V <sub>SW</sub> = -330 V to GND +85°C<br>V <sub>SW</sub> = +270 V to -60 V | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | V <sub>SW</sub> = -310 V to GND -40°C<br>V <sub>SW</sub> = +250 V to -60 V | | | 0.1 | | | | 0.500 | | | | | | | | | | 60 | - | | | OW ( ) | R <sub>ON</sub> | - | 85 | 100 | Ω | | $I_{SW}$ (on) = ±0 mA, ±10 mA -40°C | | | 45 | - | | | | | | | | | | $V_{SW}$ (on) = ±10 V +25°C | | | 135 | | | | $V_{SW}$ (on) = ±10 V +85°C | $I_{SW}$ | - | 85 | - | mA | | $V_{SW}$ (on) = ±10 V -40°C | | | 210 | 1 - 100 | | | Ringing switches on, all other switches off, apply $\pm 1$ kV 10/1000 $\mu s$ pulse to Tip/Ring interface with appropriate protection in place. | I <sub>SW</sub> | - | 2.5 | - | А | | $V_{SW}$ ( $T_{LINE}$ , $T_{RINGING}$ ) = ±320 V +25°C logic inputs = GND | | | 0.1 | | | | $V_{SW}$ ( $T_{LINE}$ , $T_{RINGING}$ ) = ±330 V +85°C logic inputs = GND | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | $V_{SW}$ ( $T_{LINE}$ , $T_{RINGING}$ ) = ±310 V -40°C logic inputs = GND | | | 0.1 | | | | Applied voltage = 100 V p-p square wave at | - | - | 200 | - | V/μs | | | $\begin{split} &V_{SW3} = T_{LINE} \text{ to } T_{RINGING} \\ &V_{SW} = -320 \text{V to } \text{GND} \\ &V_{SW} = +260 \text{ V to } -60 \text{ V} \\ &V_{SW} = -330 \text{ V to } \text{GND} \\ &V_{SW} = -330 \text{ V to } \text{GND} \\ &V_{SW} = +270 \text{ V to } -60 \text{ V} \\ &V_{SW} = -310 \text{ V to } \text{GND} \\ &V_{SW} = +250 \text{ V to } -60 \text{ V} \\ \end{split}$ | $V_{SW3} = T_{LINE} \text{ to } T_{RINGING}$ $V_{SW} = -320V \text{ to } GND $ | $V_{SW3} = T_{LINE} \text{ to } T_{RINGING}$ $V_{SW} = -320V \text{ to } GND $ | V <sub>SW3</sub> = T <sub>LINE</sub> to T <sub>RINGING</sub> 0.1 V <sub>SW</sub> = -320V to GND +25°C V <sub>SW</sub> = +260 V to -60 V 0.3 V <sub>SW</sub> = -310 V to GND +85°C V <sub>SW</sub> = +250 V to -60 V 0.1 I <sub>SW</sub> (on) = ±0 mA, ±10 mA +25°C I <sub>SW</sub> (on) = ±0 mA, ±10 mA +85°C I <sub>SW</sub> (on) = ±0 mA, ±10 mA +85°C I <sub>SW</sub> (on) = ±10 V +25°C V <sub>SW</sub> (on) = ±10 V +85°C (T <sub>LINE</sub> , T <sub>RINGING</sub> ) = ±320 V +25°C logic inputs = GND 0.1 V <sub>SW</sub> (T <sub>LINE</sub> , T <sub>RINGING</sub> ) = ±330 V +85°C logic inputs = GND 0.1 Applied voltage = 100 V p-p square wave at 200 | V <sub>SW3</sub> = T <sub>LINE</sub> to T <sub>RINGING</sub> 0.1 V <sub>SW</sub> = -320V to GND +25°C V <sub>SW</sub> +260 V to -60 V 0.3 V <sub>SW</sub> = -330 V to GND +85°C V <sub>SW</sub> = +270 V to -60 V 0.1 V <sub>SW</sub> = +250 V to -60 V 0.1 I <sub>SW</sub> (on) = ±0 mA, ±10 mA +25°C I <sub>SW</sub> (on) = ±0 mA, ±10 mA +85°C I <sub>SW</sub> (on) = ±0 mA, ±10 mA +40°C V <sub>SW</sub> (on) = ±10 V +25°C V <sub>SW</sub> (on) = ±10 V +85°C +25°C V <sub>SW</sub> (on) = ±10 V +25°C V <sub>SW</sub> (on) = ±10 V +25°C V <sub>SW</sub> (on) = ±10 V +25°C V <sub>SW</sub> (on) = ±10 V +25°C V <sub>SW</sub> (on) = ±10 V | Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # **CPC7584** ## 1.4.4 Ringing Switch, SW4 | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | |-------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------|---------|---------|----------------------|------| | | V <sub>SW4</sub> = R <sub>LINE</sub> to R <sub>RINGING</sub> | | | | | | | | V <sub>SW</sub> = -255 V to +210 V +25°C<br>V <sub>SW</sub> = +255 V to -210 V | | | 0.05 | | | | Open Contact Isolation -<br>Off-state leakage current | V <sub>SW</sub> = -270 V to +210 V +85°C<br>V <sub>SW</sub> = +270 V to -210 V | I <sub>SW</sub> | - | 0.1 | 1 | μΑ | | | $V_{SW}$ = -245 V to +210 V -40°C $V_{SW}$ = +245 V to -210 V | | | 0.05 | | | | 0. 77.11 | (am) | W | | 15 | | | | On Voltage | $I_{SW}$ (on) = $\pm 1$ mA | V <sub>SW</sub> | • | 1.5 | | V | | On Resistance | $I_{SW}$ (on) = ±70 mA, ±80 mA | R <sub>ON</sub> | - | 8.5 | 12 | Ω | | Ringing generator current to ground | Ringing switches on. | I <sub>RINGING</sub> | | 0.1 | 0.25 | mA | | On steady-state current* | Ringing switches on. | - | - | - | 2 | Α | | Surge current* | Ringing switches on. | - | - | - | 2 | Α | | Release current | Remove ringing mode, SW4 on. | I <sub>SW</sub> | - | 300 | - | μΑ | | | $V_{SW}$ (R <sub>LINE</sub> , R <sub>RINGING</sub> ) = ±320 V +25°C logic inputs = GND | | | 0.05 | | | | Contacts to Inout Isolation | $V_{SW}$ (R <sub>LINE</sub> , R <sub>RINGING</sub> ) = ±330 V +85°C logic inputs = GND | I <sub>SW</sub> | - | 0.1 | 12<br>0.25<br>2<br>2 | μΑ | | | $V_{SW}$ (R <sub>LINE</sub> , R <sub>RINGING</sub> ) = ±310 V -40°C logic inputs = GND | | | 0.05 | | | | dv/dt sensitivity | Applied voltage = 100 V p-p square wave at 100 Hz | - | - | 200 | - | V/µs | | * Secondary protection and ringing sou | rce current limiting must prevent exceeding these parameters. | | l | I | | ı | ## 1.4.5 Test Switches, SW5 and SW6 | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | |---------------------------|----------------------------------------------------------------------------|-----------------|---------|---------|--------------|------| | | $V_{SW5} = T_{TEST}$ to $T_{BAT}$<br>$V_{SW6} = R_{TEST}$ to $R_{BAT}$ | | | | | | | Open Contact Isolation - | V <sub>SW</sub> = -320 V to GND +25°C<br>V <sub>SW</sub> = +260 V to -60 V | | | 0.1 | Maximum<br>1 | | | Off-state leakage current | V <sub>SW</sub> = -330 V to GND +85°C<br>V <sub>SW</sub> =+270 V to -60 V | I <sub>SW</sub> | - | 0.3 | | μΑ | | | V <sub>SW</sub> = -310 V to GND -40°C<br>V <sub>SW</sub> = +250 V to -60 V | | | 0.1 | | | Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com **CPC7584** | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | |------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|---------|---------|------| | | $T_{LINE} = \pm 10 \text{ mA}, \pm 40 \text{ mA}, T_{BAT} = -2 \text{ V } +25^{\circ}\text{C}$ | | | 38 | - | | | On Resistance | $T_{LINE} = \pm 10 \text{ mA}, \pm 40 \text{ mA}, T_{BAT} = -2 \text{ V } +85^{\circ}\text{C}$ | $R_{ON}$ | - | 46 | 70 | Ω | | | $T_{LINE} = \pm 10 \text{ mA}, \pm 40 \text{ mA}, T_{BAT} = -2 \text{ V } -40 ^{\circ}\text{C}$ | | | 28 | - | | | | $V_{SW}$ (on) = ±10 V +25°C | | - | 175 | - | | | DC Current Limit | $V_{SW}$ (on) = ±10 V +85°C | - 000 | 80 | 110 | - | mA | | | $V_{SW}$ (on) = ±10 V -40°C | | - | 210 | 250 | | | | | | | | | 1 | | Dynamic current limit $(t = <0.5 \mu s)$ | Test switches on , ringing access switches off, apply $\pm 1$ kV at $10/1000~\mu s$ pulse, with appropriate secondary protection in place. | I <sub>SW</sub> | | 2.5 | - | A | | | | | | | | | | | $V_{SW}$ (T <sub>TEST</sub> , R <sub>TEST</sub> ) = ±320 V +25°C<br>logic inputs = GND | | | 0.1 | | | | Contacts to Input Isolation | $V_{SW}$ (T <sub>TEST</sub> , R <sub>TEST</sub> ) = ±330 V +85°C logic inputs = GND | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | | $V_{SW}$ (T <sub>TEST</sub> , R <sub>TEST</sub> ) = ±310 V -40°C logic inputs = GND | | | 0.1 | | | | | | | | | | | | dv/dt sensitivity | Applied voltage = 100 V p-p square wave at 100 Hz | - | - | 200 | - | V/μs | # 1.5 Digital Input Characteristics - IN<sub>TEST</sub>, IN<sub>RINGING</sub> and LATCH Pins | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | | |-----------------------|--------------------------------------------------------------------------|-----------------|---------|---------|---------|------|--| | Innut Throphold | Logic low | V <sub>IL</sub> | - | - | 1.5 | W | | | Input Threshold | Logic high | V <sub>IH</sub> | 3.5 | - | - | V | | | Innut Lookaga Current | V <sub>DD</sub> = 5.5 V, V <sub>BAT</sub> = -75 V, V <sub>IH</sub> = 5 V | I <sub>IH</sub> | - | 0.1 | 1 | ۸ | | | Input Leakage Current | $V_{DD} = 5.5 \text{ V}, V_{BAT} = -75 \text{ V}, V_{IL} = 0 \text{ V}$ | I <sub>IL</sub> | - | 0.1 | 1 | μΑ | | ## 1.6 Power Consumption Characteristics | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | |--------------------------------------|-----------------------------------------------------------------------------|------------------|---------|---------|---------|------| | V <sub>DD</sub> Current Consumption | $V_{DD}$ = 5 V, $V_{BAT}$ = -48V,<br>Talk or All-Off states. | 1 | - | 1.1 | 2.0 | mA | | | V <sub>DD</sub> = 5 V, V <sub>BAT</sub> = -48 V,<br>Ringing or Test states. | IDD | - | 1.3 | 2.0 | IIIA | | V <sub>BAT</sub> Current Consumption | $V_{DD} = 5 \text{ V}, V_{BAT} = -48 \text{ V},$<br>Any state | I <sub>BAT</sub> | - | 0.1 | 10 | μΑ | | Power Consumption | $V_{DD}$ = 5 V, $V_{BAT}$ = -48 V,<br>Talk or All-Off states. | P | - | 5.5 | 10 | mW | | | $V_{DD} = 5 \text{ V}, V_{BAT} = -48 \text{ V},$<br>Ringing or Test states. | r | | 6.5 | 10 | | Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # **CPC7584** ## 1.7 Thermal Shutdown Characteristics | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | |------------------------|-------------------------|--------|---------|---------|---------|------| | Activation Temperature | T <sub>SD</sub> => Low | Т | 110 | 125 | 150 | Ŝ | | Hysteresis | T <sub>SD</sub> => High | ΔΤ | 10 | - | 25 | °C | ## 1.8 Protection Circuitry Electrical Specifications | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | | | | |------------------------------------------------------|-------------------------------------------------|-------------------------------------------|---------------------|---------|---------------------|------|--|--|--| | Parameters Related to the Diodes in the Diode Bridge | | | | | | | | | | | Voltage drop at continuous current (50/60 Hz) | Apply ± dc current limit of break switches | V <sub>F</sub> | - | 2.1 | 3 | V | | | | | Voltage drop at surge current | Apply ± dynamic current limit of break switches | V <sub>F</sub> | | 5 | - | V | | | | | Parameters Related to the | Protection SCR | | | | | | | | | | Surge current | - | | - | - | * | Α | | | | | T.: | +25°C | I <sub>TRIG</sub> | - | 60 | | mA | | | | | Trigger current | +85°C | | | 35 | - | IIIA | | | | | Hold current | +25°C | lucia | = | 100 | - | mA | | | | | Hold Culterit | +85°C | HOLD | 60 | 70 | | IIIA | | | | | Gate trigger voltage | I <sub>GATE</sub> = I <sub>Trigger</sub> ** | V <sub>TBAT</sub> or<br>V <sub>RBAT</sub> | V <sub>BAT</sub> -4 | - | V <sub>BAT</sub> -2 | V | | | | | Reverse leakage current | V <sub>BAT</sub> = -48V | I <sub>VBAT</sub> | - | - | 1.0 | μΑ | | | | | On-state voltage | 0.5 A, t = 0.5 ms | V <sub>TBAT</sub> or | | -3 | | M | | | | | | 2.0 A, t = 0.5 ms | $V_{RBAT}$ | - | -5 | - | V | | | | | *Passes GR1089 and ITU-T K.20 with | | | • | | | | | | | $<sup>^{\</sup>star}$ $V_{BAT}$ must be capable of sourcing $I_{TRIGGER}$ for the internal SCR to activate. Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com **CPC7584** ## 1.9 Truth Table - CPC7584xA/B | State | IN <sub>RINGING</sub> | IN <sub>Test</sub> | LATCH | TSD <sup>1</sup> | Break<br>Switches | Ringing<br>Switches | Test<br>Switches | | | | | | | | |------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|-------|------------------|-------------------|---------------------|------------------|-----|-----|-----|---------------|-----|-----|----| | Talk | 0 | 0 | | | On | Off | Off | | | | | | | | | Ringing | 1 | 0 | 0 | 0 | | Off | On | Off | | | | | | | | Test | 0 | 1 | | | U | U | U | 0 | U | U | 1 or Floating | Off | Off | On | | All Off | 1 | 1 | | | | | | Off | Off | Off | | | | | | Latched | X | Χ | 1 | | Unchanged | Unchanged | Unchanged | | | | | | | | | All off | X | Χ | Х | 0 | Off | Off | Off | | | | | | | | | 1 If TSD = 5V, thermal shutdown is disabled. If TSD is left floating, the thermal shutdown mechanism is enabled. | | | | | | | | | | | | | | | ## 1.10 Truth Table - CPC7584xC | State | IN <sub>RINGING</sub> | IN <sub>Test</sub> | LATCH | TSD <sup>1</sup> | Break<br>Switches | Ringing<br>Switches | Test<br>Switches | | | | | | |-----------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|-------|------------------|-------------------|---------------------|------------------|--|---------------|-----|-----|-----| | Talk | 0 | 0 | | | On | Off | Off | | | | | | | Ringing | 1 | 0 | 0 | 0 | 0 | 0 | | | | Off | On | Off | | Test / Monitor | 0 | 1 | | | | | | | 1 or Floating | On | Off | On | | All Off | 1 | 1 | | | | | | | Off | Off | Off | | | Latched | Χ | Х | 1 | | Unchanged | Unchanged | Unchanged | | | | | | | All off | Χ | Χ | X | 0 | Off | Off | Off | | | | | | | <sup>1</sup> If TSD = 5V, thermal shutdown is disabled. If TSD is left floating, the thermal shutdown mechanism is enabled. | | | | | | | | | | | | | Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # **CPC7584** ## 2. Functional Description #### 2.1 Introduction The CPC7584xA/B has four states: - Talk. Line break switches SW1 and SW2 closed, ringing switches SW3 and SW4 open, and test switches SW5 and SW6 open. - Ringing. Line break switches SW1 and SW2 open, ringing switches SW3 and SW4 closed, and test-in switches SW5 and SW6 open. - Test. Line break switches SW1 and SW2 open, ringing switches SW3 and SW4 open, and test-in switches SW5 and SW6 closed. - All off. Line break switches SW1 and SW2 open, ringing switches SW3 and SW4 open, and loop test switches SW5 and SW6 open. The CPC7584xC replaces the Test state with the Test/Monitor state as defined below. • **Test/Monitor**. Line break switches SW1 and SW2 closed, ringing switches SW3 and SW4 open, and test-in switches SW5 and SW6 closed. The CPC7584 offers break-before-make and make-before-break switching with simple logic-level input control. Solid-state switch construction means no impulse noise is generated when switching during ring cadence or ring trip, eliminating the need for external zero-cross switching circuitry. State-control is via logic-level input so no additional driver circuitry is required. The line break switches SW1 and SW2 are linear switches that have exceptionally low RDSON and excellent matching characteristics. The ringing access switch SW4 has a breakdown voltage rating of greater than 480 V. This is sufficiently high, with proper protection, to prevent breakdown in the presence of a transient fault condition (i.e., passing the transient on to the ring generator). Integrated into the CPC7584 is a diode bridge/SCR clamping circuit, current limiting, and a thermal shutdown mechanism to provide protection to the SLIC device during a fault condition. Positive and negative surges are reduced by the current limiting circuitry and steered to ground via diodes and the integrated SCR. Power-cross transients are also reduced by the current limiting and thermal shutdown circuits. Note that only the CPC7584xA and CPC7584xC parts include the integrated protection SCR. To protect the CPC7584 from an overvoltage fault condition, use of a secondary protector is required. The secondary protector must limit the voltage seen at the tip and ring terminals to a level below the maximum breakdown voltage of the switches. To minimize the stress on the solid-state contacts, use of a foldback or crowbar type secondary protector is recommended. With proper selection of the secondary protector, a line card using the CPC7582BC will meet all relevant ITU, LSSGR, FCC and UL protection requirements. The CPC7584 operates from a +5 V supply only. This gives the device extremely low idle and active power dissipation and allows use with virtually any range of battery voltage. A battery voltage is also used by the CPC7584 as a reference for the integrated protection circuit. In the event of a loss of battery voltage, the CPC7584 enters the all-off state. #### 2.2 Switch Timing The CPC7584 provides, when switching from the ringing state to the idle/talk state, the ability to control the release timing of the ringing access switches SW3 and SW4 relative to the state of the line break switches SW1 and SW2 using simple logic-level input. This is referred to a make-before-break or break-before-make operation. When the line break switch contacts (SW1 and SW2) are closed (or made) before the ringing access switch contacts (SW3 and SW4) are opened (or broken), this is referred to make-before-break operation. Break-before-make operation occurs when the ringing access contacts (SW3 and SW4) are opened (broken) before the line break switch contacts (SW1 and SW2) are closed (made). With the CPC7584, the make-before-break and break-before-make operations can easily be selected by applying logic-level inputs to pins 9 and 10 (IN<sub>BING</sub> and IN<sub>TEST-IN</sub>) of the device. The logic sequences for either mode of operation are given in "Make-Before-Break Operation (Ringing to Talk Transition)" on page 11 and "Break-Before-Make Operation (Ringing to Talk Transition)" on page 11. Logic states and explanations are given in "Truth Table - CPC7584xA/B" on page 9. Break-before-make operation can also be achieved using pin 7 (TSD) as an input. In "Break-Before-Make Operation (Ringing to Talk Transition)" on page 11 lines 2 and 3, it is possible to induce the switches to the all-off state by grounding pin 7 (TSD) instead of ## Distributor of IXYS Integrated Circuits Division: Excellent Integrated System Limited Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com CPC7584 apply logic input to the pins. This has the effect of overriding the logic inputs and forcing the device to the all-off state. Hold this input state for 25 ms. During this hold period, toggle the inputs from the ringing state (10) to the idle/talk state (00). After the 25 ms, release pin 7 (TSD) to return the switch control to the input pins 9 and 10 and reset the device to the idle/talk state. Setting TSD to +5 V allows switch control using the logic pins 9 and 10. This setting, however, also disables the thermal shutdown circuit and is therefore not recommended. When using logic controls via the input pins 9 and 10, pin 7 (TSD) should be allowed to float. As a result, the two recommended states when using pin 7 (TSD) as a control are 0, which forces the device to the all-off state, or float, which allows logic inputs to pins 9 and 10 to remain active. This may require the use of an open-collector buffer. #### 2.2.1 Make-Before-Break Operation (Ringing to Talk Transition) | State | IN <sub>RINGING</sub> | IN <sub>TEST</sub> | T <sub>SD</sub> | Timing | Break<br>Switches | Ringing<br>Return<br>Switch<br>(SW3) | Ringing<br>Switch<br>(SW4) | Test<br>Switches | |---------------------------|-----------------------|--------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------|----------------------------|------------------| | Ringing | 1 | 0 | Floating | - | Open | Closed | Closed | Open | | Make-<br>before-<br>break | 0 | 0 | Floating | SW4 waiting for next zero-current crossing to turn off. Maximum time is one-half of ringing. In this transition state, current that is limited to the dc break switch current limit value will be sourced from the ring node of the SLIC. | Closed | Open | Closed | Open | | Talk | 0 | 0 | Floating | Zero-cross current has occurred | Closed | Open | Open | Open | #### 2.2.2 Break-Before-Make Operation (Ringing to Talk Transition) | State | IN <sub>RINGING</sub> | IN <sub>TEST</sub> | T <sub>SD</sub> | Timing | Break<br>Switches | Ringing<br>Return<br>Switch<br>(SW3) | Ringing<br>Switch<br>(SW4) | Test<br>Switches | |---------|-----------------------|--------------------|-----------------|-------------------------------------------------------------------------------|-------------------|--------------------------------------|----------------------------|------------------| | Ringing | 1 | 0 | Floating | - | Open | Closed | Closed | Open | | All-off | 1 | 1 | Floating | Hold this state for at least 25 ms. SW4 waiting for zero current to turn off. | Open | Open | Closed | Open | | | | | SW4 has opened. | | | Open | | | | Talk | 0 | 0 | Floating | Close Break Switches | Closed | Open | Open | Open | #### 2.2.3 Alternate Break-Before-Make Operation Break-before-make operation can also be achieved using TSD as an input. In lines 2 and 3 of "Break-Before-Make Operation (Ringing to Talk Transition)" on page 11, instead of using the logic input pins to force the all-off state, force TSD to ground. This overrides the logic inputs and also forces the all off state. Hold this state for 25 ms. During this 25 ms all-off state, toggle the inputs from the ringing state (Ring = 5 V, Test-In = 0 V) to the idle/talk state (Ring = 0 V, Test-In=0 V). After 25 ms, release TSD to return switch control to the input pins which will set the idle talk state. When using the CPC7584 in this mode, forcing TSD to ground overrides the input pins and force an all off state. Setting TSD to +5 V allows switch control via the logic input pins. However, setting TSD to +5 V also disables the thermal shutdown mechanism. This is not recommended. Therefore, to allow switch control via the logic input pins, allow TSD to float. When using TSD as an input, the two recommended states are 0 (overrides logic input pins and forces all off state) and float (allows switch control via logic input pins and the thermal shutdown mechanism is active). This may require use of an open-collector buffer. # Distributor of IXYS Integrated Circuits Division: Excellent Integrated System Limited Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # CLARE # **CPC7584** #### 2.3 Ring Access Switch Zero-Cross Current Turn Off After the application of a logic input to turn SW4 off, the ring access switch is designed to delay the change in state until the next zero-crossing. Once on, the switch requires a zero-current cross to turn off, and therefore should not be used to switch a pure DC signal. The switch will remain in the on state no matter what logic input until the next zero crossing. For proper operation, pin 12 (R<sub>RING</sub>) should be connected using proper impedance to a ring generator or other AC source. These switching characteristics will reduce and possibly eliminate overall system impulse noise normally associated with ringing access switches. The attributes of ringing access switch SW4 may make it possible to eliminate the need for a zero-cross switching scheme. A minimum impedance of 300 $\Omega$ in series with the ring generator is recommended. #### 2.4 Power Supplies Both a +5 V supply and battery voltage are connected to the CPC7584. CPC7584 switch state control is powered exclusively by the +5 V supply. As a result, the CPC7584 exhibits extremely low power dissipation during both active and idle states. The battery voltage is not used for switch control but rather as a reference for the integrated secondary protection circuitry. The integrated SCR is designed to trigger when pin 3 ( $T_{BAT}$ ) or pin 14 ( $R_{BAT}$ ) drops 2 to 4 V below the battery. This trigger prevents a fault induced overvoltage event at the $T_{BAT}$ or $R_{BAT}$ nodes. #### 2.5 Battery Voltage Monitor The CPC7584 also uses the voltage reference to monitor battery voltage. If battery voltage is lost, the CPC7582BC immediately enters the all-off state. It remains in this state until the battery voltage is restored. The device also enters the all-off state if the battery voltage rises above –10 V and remains in the all-off state until the battery voltage drops below –15 V. This battery monitor feature draws a small current from the battery (less than 1 mA typical) and will add slightly to the device's overall power dissipation. #### 2.6 Protection #### 2.6.1 Diode Bridge/SCR The CPC7584 uses a combination of current limited break switches, a diode bridge/SCR clamping circuit, and a thermal shutdown mechanism to protect the SLIC device or other associated circuitry from damage during line transient events such as lightning. During a positive transient condition, the fault current is conducted through the diode bridge to ground. Voltage is clamped to the diode drop above ground. During a negative transient of 2 to 4 V more negative than the battery, the SCR conducts and faults are shunted to ground via the SCR and diode bridge. In order for the SCR to crowbar or foldback, the on voltage (see "Protection Circuitry Electrical Specifications" on page 8) of the SCR must be less negative than the battery reference voltage. If the battery voltage is less negative the SCR on voltage, the SCR will not crowbar, however it will conduct fault currents to ground. For power induction or power-cross fault conditions, the positive cycle of the transient is clamped to the diode drop above ground and the fault current directed to ground. The negative cycle of the transient will cause the SCR to conduct when the voltage exceeds the battery reference voltage by two to four volts, steering the current to ground. #### 2.6.2 Current Limiting function If a lightning strike transient occurs when the device in the talk/idle state, the current is passed along the line to the integrated protection circuitry and limited by the dynamic current limit response of break switches SW1 and SW2. When a 1000V 10/1000 pulse (LSSGR lightning) is applied to the line though a properly clamped external protector, the current seen at pins 2 ( $T_{BAT}$ ) and pin 15 ( $R_{BAT}$ ) will be a pulse with a typical magnitude of 2.5 A and a duration of less than 0.5 ms. If a power-cross fault occurs with the device in the talk/idle state, the current is passed though break switches SW1 and SW2 on to the integrated protection circuit and is limited by the dynamic DC current limit response of the two break switches. The DC current limit, specified over temperature, is between 80 mA and 425 mA, and the circuitry has a negative temperature coefficient. As a result, if the device is subjected to extended heating due to power cross fault, the measured current at pin 2 ( $T_{BAT}$ ) and pin 15 ( $R_{BAT}$ ) will decrease as the device temperature increases. If the device temperature rises sufficiently, the temperature shutdown mechanism will activate and the device will default to the all-off state. #### 2.7 Temperature Shutdown The thermal shutdown mechanism will activate when the device temperature reaches a minimum of 110° C, placing the device in the all-off state regardless of logic input. During thermal shutdown mode, pin 7 (TSD) will read 0 V. Normal output of TSD is $\pm V_{DD}$ . Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com **CPC7584** If presented with a short duration transient such as a lightning event, the thermal shutdown feature will typically not activate. But in an extended power-cross transient, the device temperature will rise and the thermal shutdown will activate forcing the switches to the all-off state. At this point the current measured at pin 3 (T<sub>BAT</sub>) and pin 14 (R<sub>BAT</sub>) will drop to zero. Once the device enters thermal shutdown it will remain in the all-off state until the temperature of the device drops below the activation level of the thermal shutdown circuit. This will return the device to the state prior to thermal shutdown. If the transient has not passed, current will flow at the value allowed by the dynamic DC current limiting of the switches and heating will begin again, reactivating the thermal shutdown mechanism. This cycle of entering and exiting the thermal shutdown mode will continue as long as the fault condition persists. If the magnitude of the fault condition is great enough, the external secondary protector could activate and shunt all current to ground. The thermal shutdown mechanism of the CPC7584 can be disable by applying +V<sub>DD</sub> to pin 7 (TSD). ## 2.8 External Protection Elements The CPC7584 requires only one overvoltage secondary protector on the loop side of the device. The integrated protection feature described above negates the need for protection on the line side. The secondary protector limits voltage transients to levels that do not exceed the breakdown voltage or input-output isolation barrier of the CPC7584. A foldback or crowbar type protector is recommended to minimize stresses on the device. Consult Clare's application note, AN-100, "Designing Surge and Power Fault Protection Circuits for Solid State Subscriber Line Interfaces" for equations related to the specifications of external secondary protectors, fused resistors and PTCs. #### 2.9 Data Latch The CPC7584 has an integrated data latch. The latch operation is controlled by logic-level input pin 11 (LATCH). The data input of the latch is pin 10 (IN<sub>RING</sub>) and pin 9 (IN<sub>TEST-IN</sub>) of the device while the output of the data latch is an internal node used for state control. When LATCH control pin is at logic 0, the data latch is transparent and data control signals flow directly through to state control. A change in input will be reflected in a change is switch state. When LATCH control pin is at logic 1, the data latch is active and a change in input control will not affect switch state. The switches will remain in the position they were in when the LATCH changed from logic 0 to logic 1 and will not respond to changes in input as long as the latch is at logic 1. The TSD input is not tied to the data latch. Therefore, TSD is not affected by the LATCH input and the TSD input will override state control via pin 10 ( $IN_{BING}$ ) and pin 9 ( $IN_{TEST-IN}$ ) and the LATCH. Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com # **CPC7584** # 3. Manufacturing Information #### 3.1 Mechanical Dimensions 3.1.1 SOIC Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com CLARE CPC7584 #### 3.2 Printed-Circuit Board Layout 3.2.1 SOIC # PC Board Pattern (Top View) #### 3.3 Tape and Reel Packaging 3.3.1 SOIC NOTES: 1. ALL DIMENSIONS ARE IN MILLIMETERS AND CARRY TOLERANCES OF EIA STANDARD 481-2. 2. THE TAPE COMPLIES WITH ALL "NOTES" FOR CONSTANT DIMENSIONS LISTED ON PAGE 5 OF EIA-481-2. | A0 = | 6.5 mm | |------|---------| | BO = | 10.3 mm | | K0 = | 2.3 mm | | K1 = | 2.7 mm | ## 3.4 Soldering #### 3.4.1 Moisture Reflow Sensitivity Clare has characterized the moisture reflow sensitivity of LCAS products using IPC/JEDEC standard J-STD-020A. Moisture uptake from atmospheric humidity occurs by diffusion. During the solder reflow process, in which the component is attached to the PCB, the whole body of the component is exposed to high process temperatures. The combination of moisture uptake and high reflow soldering Datasheet of CPC7584MB - SWITCH LINE CARD ACCESS 16-MLP Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com temperatures may lead to moisture induced delamination and cracking of the component. To prevent this, this component must be handled in accordance with IPC/JEDEC standard J-STD-020A per the labeled moisture sensitivity level (MSL), level 1 for the SOIC package, and level 2 for the MLP package. #### 3.4.2 Reflow Profile The maximum ramp rates, dwell times, and temperatures of the assembly reflow profile should not exceed those specified in IPC/JEDEC standard J-STD-020A, which were used to determine the moisture sensitivity level of this component. #### 3.5 Washing Clare does not recommend ultrasonic cleaning of LCAS parts. Clare, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. Neither circuit patent licenses or indemnity are expressed or implied. Except as set forth in Clare's Standard Terms and Conditions of Sale, Clare, Inc. assumes no liability whatsoever, and disclaims any express or implied warranty relating to its products, including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right. The products described in this document are not designed, intended, authorized, or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or where malfunction of Clare's product may result in direct physical harm, injury, or death to a person or severe property or environmental damage. Clare, Inc. reserves the right to discontinue or make changes to its products at any time without notice.