

### **Excellent Integrated System Limited**

Stocking Distributor

Click to view price, real time Inventory, Delivery & Lifecycle Information:

Fairchild Semiconductor 74ACTQ543QSC

For any questions, you can email us directly: <a href="mailto:sales@integrated-circuit.com">sales@integrated-circuit.com</a>





January 1990 Revised August 2000

## 74ACQ543• 74ACTQ543 Quiet Series™ Octal Registered Transceiver with 3-STATE Outputs

#### **General Description**

The ACQ/ACTQ543 is a non-inverting octal transceiver containing two sets of D-type registers for temporary storage of data flowing in either direction. Separate Latch Enable and Output Enable inputs are provided for each register to permit independent input and output control in either direction of data flow.

The ACQ/ACTQ utilizes Fairchild Quiet Series™ technology to guarantee quiet output switching and improved dynamic threshold performance FACT Quiet Series™ features GTO™ output control and undershoot corrector in addition to a split ground bus for superior performance.

#### **Features**

- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- 8-bit octal latched transceiver
- Separate controls for data flow in each direction
- Back-to-back registers for storage
- Outputs source/sink 24 mA
- 300 mil slim PDIP/SOIC

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                       |
|--------------|----------------|---------------------------------------------------------------------------|
| 74ACQ543SC   | M24B           | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |
| 74ACQ543SPC  | N24C           | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |
| 74ACTQ543SC  | M24B           | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |
| 74ACTQ543QSC | MQA24          | 24-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150 Wide     |
| 74ACTQ543SPC | N24C           | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the order code.

#### **Connection Diagram**



#### **Pin Descriptions**

| Pin Names                      | Description                             |
|--------------------------------|-----------------------------------------|
| OEAB                           | A-to-B Output Enable Input (Active LOW) |
| OEBA                           | B-to-A Output Enable Input (Active LOW) |
| CEAB                           | A-to-B Enable Input (Active LOW)        |
| CEBA                           | B-to-A Enable Input (Active LOW)        |
| LEAB                           | A-to-B Latch Enable Input (Active LOW)  |
| LEBA                           | B-to-A Latch Enable Input (Active LOW)  |
| A <sub>0</sub> -A <sub>7</sub> | A-to-B Data Inputs or                   |
|                                | B-to-A 3-STATE Outputs                  |
| B <sub>0</sub> –B <sub>7</sub> | B-to-A Data Inputs or                   |
|                                | A-to-B 3-STATE Outputs                  |

FACT™, Quiet Series™, FACT Quiet Series™ and GTO™ are trademarks of Fairchild Semiconductor Corporation.

# 74ACQ543• 74ACTQ543

#### **Logic Symbols**



#### IEEE/IEC



#### **Functional Description**

The ACQ/ACTQ543 contains two sets of eight D-type latches, with separate input and output controls for each set. For data flow from A to B, for example, the A-to-B Enable  $(\overline{\text{CEAB}})$  input must be LOW in order to enter data from  ${\rm A}_0\text{--}{\rm A}_7$  or take data from  ${\rm B}_0\text{--}{\rm B}_7,$  as indicated in the Data I/O Control Table. With CEAB LOW, a LOW signal on the A-to-B Latch Enable (LEAB) input makes the A-to-B latches transparent; a subsequent LOW-to-HIGH transition of the  $\overline{\text{LEAB}}$  signal puts the A latches in the storage mode and their outputs no longer change with the A inputs. With CEAB and OEAB both LOW, the 3-STATE B output buffers are active and reflect the data present at the output of the A latches. Control of data flow from B to A is similar, but using the CEBA, LEBA and OEBA inputs

#### Data I/O Control Table

|      | Inputs |      | Latab Status | Output Buffers |
|------|--------|------|--------------|----------------|
| CEAB | LEAB   | OEAB | Latch Status | Output Buffers |
| Н    | Х      | Χ    | Latched      | High Z         |
| Х    | Н      | Χ    | Latched      | _              |
| L    | L      | X    | Transparent  | _              |
| Х    | Χ      | Н    | _            | High Z         |
| L    | Χ      | L    | -            | Driving        |

#### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial

A-to-B data flow shown; B-to-A flow control is the same, except using CEBA, LEBA and OEBA



#### Absolute Maximum Ratings(Note 1)

Supply Voltage (V $_{CC}$ ) -0.5V to +7.0V

DC Input Diode Current (I<sub>IK</sub>)

 $\begin{array}{c} \rm V_I = -0.5V & -20~mA \\ \\ \rm V_I = V_{CC} + 0.5V & +20~mA \\ \\ \rm DC~Input~Voltage~(V_I) & -0.5V~to~V_{CC} + 0.5V \end{array}$ 

DC Output Diode Current (I<sub>OK</sub>)

 $V_{O} = -0.5V$  -20 mA  $V_{O} = V_{CC} + 0.5V$  +20 mA

 $-0.5\mbox{V}$  to  $\mbox{V}_{CC} + 0.5\mbox{V}$ 

DC Output Voltage (V<sub>O</sub>)
DC Output Source

or Sink Current ( $I_O$ )  $\pm$  50 mA

DC V<sub>CC</sub> or Ground Current

 $\begin{array}{ll} \mbox{per Output Pin (I_{CC} \mbox{ or } I_{GND})} & \pm 50 \mbox{ mA} \\ \mbox{Storage Temperature (T_{STG})} & -65^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \end{array}$ 

DC Latch-up Source or

Sink Current  $\pm$  300 mA

Junction Temperature  $(T_J)$ 

DIP

### Recommended Operating Conditions

Supply Voltage  $V_{\rm CC}$ 

 $\begin{array}{ccc} ACQ & 2.0V \text{ to } 6.0V \\ ACTQ & 4.5V \text{ to } 5.5V \\ Input \ Voltage \ (V_I) & 0V \text{ to } V_{CC} \\ Output \ Voltage \ (V_O) & 0V \text{ to } V_{CC} \\ \end{array}$ 

Minimum Input Edge Rate ΔV/Δt

ACQ Devices

 $\rm V_{IN}$  from 30% to 70% of  $\rm V_{CC}$ 

V<sub>CC</sub> @3.0V, 4.5V, 5.5V 125 mV/ns

Minimum Input Edge Rate  $\Delta V/\Delta t$ 

ACTQ Devices V<sub>IN</sub> from 0.8V to 2.0V

 $V_{CC} @ 4.5V, 5.5V$  125 mV/ns

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT<sup>TM</sup> circuits outside databook specifications.

#### **DC Electrical Characteristics for ACQ**

| Symbol           | Parameter               | v <sub>cc</sub> | <b>T</b> <sub>A</sub> = - | +25°C | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions                         |
|------------------|-------------------------|-----------------|---------------------------|-------|-----------------------------------------------|-------|------------------------------------|
| Symbol           | Farameter               | (V)             | Тур                       | Gu    | aranteed Limits                               | Units | Conditions                         |
| V <sub>IH</sub>  | Minimum HIGH Level      | 3.0             | 1.5                       | 2.1   | 2.1                                           |       | V <sub>OUT</sub> = 0.1V            |
|                  | Input Voltage           | 4.5             | 2.25                      | 3.15  | 3.15                                          | V     | or V <sub>CC</sub> – 0.1V          |
|                  |                         | 5.5             | 2.75                      | 3.85  | 3.85                                          |       |                                    |
| V <sub>IL</sub>  | Maximum LOW Level       | 3.0             | 1.5                       | 0.9   | 0.9                                           |       | V <sub>OUT</sub> = 0.1V            |
|                  | Input Voltage           | 4.5             | 2.25                      | 1.35  | 1.35                                          | V     | or $V_{CC} - 0.1V$                 |
|                  |                         | 5.5             | 2.75                      | 1.65  | 1.65                                          |       |                                    |
| V <sub>OH</sub>  | Minimum HIGH Level      | 3.0             | 2.99                      | 2.9   | 2.9                                           |       |                                    |
|                  | Output Voltage          | 4.5             | 4.49                      | 4.4   | 4.4                                           | V     | $I_{OUT} = -50 \mu A$              |
|                  |                         | 5.5             | 5.49                      | 5.4   | 5.4                                           |       |                                    |
|                  |                         |                 |                           |       |                                               |       | $V_{IN} = V_{IL}$ or $V_{IH}$      |
|                  |                         | 3.0             |                           | 2.56  | 2.46                                          |       | $I_{OH} = -12 \text{ mA}$          |
|                  |                         | 4.5             |                           | 3.86  | 3.76                                          | V     | $I_{OH} = -24 \text{ mA}$          |
|                  |                         | 5.5             |                           | 4.86  | 4.76                                          |       | $I_{OH} = -24 \text{ mA (Note 2)}$ |
| V <sub>OL</sub>  | Maximum LOW Level       | 3.0             | 0.002                     | 0.1   | 0.1                                           |       |                                    |
|                  | Output Voltage          | 4.5             | 0.001                     | 0.1   | 0.1                                           | V     | $I_{OUT} = 50 \mu A$               |
|                  |                         | 5.5             | 0.001                     | 0.1   | 0.1                                           |       |                                    |
|                  |                         |                 |                           |       |                                               |       | $V_{IN} = V_{IL}$ or $V_{IH}$      |
|                  |                         | 3.0             |                           | 0.36  | 0.44                                          |       | I <sub>OL</sub> = 12 mA            |
|                  |                         | 4.5             |                           | 0.36  | 0.44                                          | V     | I <sub>OL</sub> = 24 mA            |
|                  |                         | 5.5             |                           | 0.36  | 0.44                                          |       | I <sub>OL</sub> = 24 mA (Note 2)   |
| I <sub>IN</sub>  | Maximum Input           | 5.5             |                           | ± 0.1 | ± 1.0                                         | μА    | $V_I = V_{CC}$                     |
| (Note 4)         | Leakage Current         | 3.3             |                           | ± 0.1 | ± 1.0                                         | μΑ    | GND                                |
| I <sub>OLD</sub> | Minimum Dynamic         | 5.5             |                           |       | 75                                            | mA    | V <sub>OLD</sub> = 1.65V Max       |
| I <sub>OHD</sub> | Output Current (Note 3) | 5.5             |                           |       | -75                                           | mA    | V <sub>OHD</sub> = 3.85V Min       |
| I <sub>CC</sub>  | Maximum Quiescent       | 5.5             |                           | 8.0   | 80.0                                          | μА    | $V_{IN} = V_{CC}$                  |
| (Note 4)         | Supply Current          | 3.3             |                           | 0.0   | 80.0                                          | μΑ    | or GND                             |
| I <sub>OZT</sub> | Maximum I/O             |                 |                           |       |                                               |       | $V_{I}$ (OE) = $V_{IL}$ , $V_{IH}$ |
|                  | Leakage Current         | 5.5             |                           | ± 0.6 | ± 6.0                                         | μΑ    | $V_I = V_{CC}$ , GND               |
|                  |                         |                 |                           |       |                                               |       | $V_O = V_{CC}$ , GND               |
|                  | •                       | •               | •                         |       |                                               | •     |                                    |
|                  |                         |                 |                           |       |                                               |       |                                    |

3

#### Distributor of Fairchild Semiconductor: Excellent Integrated System Limited Datasheet of 74ACTQ543QSC - IC REGISTERED TXRX 3ST 8B 24QSOP

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com

# 74ACQ543• 74ACTQ543

#### DC Electrical Characteristics for ACQ (Continued)

| Symbol           | Parameter                                       | v <sub>cc</sub> | $T_A = +25^{\circ}C$ |      | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units  | Conditions                       |
|------------------|-------------------------------------------------|-----------------|----------------------|------|-----------------------------------------------|--------|----------------------------------|
| Syllibol         |                                                 | (V)             | Тур                  | Gı   | aranteed Limits                               | Ollits | Conditions                       |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 5.0             | 1.1                  | 1.5  |                                               | V      | Figures 1, 2<br>(Note 5)(Note 6) |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 5.0             | -0.6                 | -1.2 |                                               | ٧      | Figures 1, 2<br>(Note 5)(Note 6) |
| V <sub>IHD</sub> | Minimum HIGH Level Dynamic Input Voltage        | 5.0             | 3.1                  | 3.5  |                                               | ٧      | (Note 5)(Note 7)                 |
| V <sub>ILD</sub> | Maximum LOW Level Dynamic Input Voltage         | 5.0             | 1.9                  | 1.5  |                                               | V      | (Note 5)(Note 7)                 |

Note 2: Maximum of 8 outputs loaded; thresholds on input associated with output under test.

Note 3: Maximum test duration 2.0 ms, one output loaded at a time.

Note 4:  $I_{IN}$  and  $I_{CC}$  @ 3.0V are guaranteed to be less than or equal to the respective limit @ 5.5V  $V_{CC}$ .

Note 5: Plastic DIP package.

Note 6: Max number of outputs defined as (n). Data Inputs are driven 0V to 5V. One output @ GND.

Note 7: Max number of Data Inputs (n) switching. (n–1) Inputs switching 0V to 5V (ACQ). Input-under-test switching: 5V to threshold (V<sub>ILD</sub>), 0V to threshold (V $_{IHD}$ ), f = 1 MHz.

#### **DC Electrical Characteristics for ACTQ**

| Symbol           | Parameter                                   | v <sub>cc</sub> | <b>T</b> <sub>A</sub> = | +25°C | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions                         |  |
|------------------|---------------------------------------------|-----------------|-------------------------|-------|-----------------------------------------------|-------|------------------------------------|--|
| Syllibol         |                                             | (V)             | Тур                     |       | aranteed Limits                               | Units | Conditions                         |  |
|                  | Minimum HIGH Level                          | 4.5             | 1.5                     | 2.0   | 2.0                                           | V     | $V_{OUT} = 0.1V$                   |  |
| V <sub>IH</sub>  | Input Voltage                               | 5.5             | 1.5                     | 2.0   | 2.0                                           | V     | or V <sub>CC</sub> – 0.1V          |  |
|                  | Maximum LOW Level                           | 4.5             | 1.5                     | 0.8   | 0.8                                           | V     | $V_{OUT} = 0.1V$                   |  |
| $V_{IL}$         | Input Voltage                               | 5.5             | 1.5                     | 0.8   | 0.8                                           | V     | or V <sub>CC</sub> – 0.1V          |  |
|                  | Minimum HIGH Level                          | 4.5             | 4.49                    | 4.4   | 4.4                                           | V     | I <sub>OLIT</sub> = -50 μA         |  |
|                  | Output Voltage                              | 5.5             | 5.49                    | 5.4   | 5.4                                           | V     | 100Τ = -30 μΑ                      |  |
| $V_{OH}$         |                                             |                 |                         |       |                                               |       | $V_{IN} = V_{IL}$ or $V_{IH}$      |  |
|                  |                                             | 4.5             |                         | 3.86  | 3.76                                          | V     | $I_{OH} = -24 \text{ mA}$          |  |
|                  |                                             | 5.5             |                         | 4.86  | 4.76                                          |       | $I_{OH} = -24 \text{ mA (Note 8)}$ |  |
|                  | Maximum LOW Level                           | 4.5             | 0.001                   | 0.1   | 0.1                                           | V     | Ι <sub>ΟΙΙΤ</sub> = 50 μΑ          |  |
|                  | Output Voltage                              | 5.5             | 0.001                   | 0.1   | 0.1                                           | V     | ΙΟυΤ = 50 μΑ                       |  |
| $V_{OL}$         |                                             |                 |                         |       |                                               |       | $V_{IN} = V_{IL}$ or $V_{IH}$      |  |
|                  |                                             | 4.5             |                         | 0.36  | 0.44                                          | V     | I <sub>OL</sub> = 24 mA            |  |
|                  |                                             | 5.5             |                         | 0.36  | 0.44                                          |       | I <sub>OL</sub> = 24 mA (Note 8)   |  |
| I <sub>IN</sub>  | Maximum Input Leakage Current               | 5.5             |                         | ± 0.1 | ± 1.0                                         | μΑ    | $V_I = V_{CC}$ , GND               |  |
| I.               | Maximum I/O                                 | 5.5             |                         | ±0.6  | 6.0                                           | μА    | $V_{(OE)} = V_{IL}, V_{IH}$        |  |
| I <sub>OZT</sub> | Leakage Current                             | 3.3             |                         | ±0.0  | 0.0                                           | μΑ    | $V_O = V_{CC}$ , GND               |  |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input              | 5.5             | 0.6                     |       | 1.5                                           | mA    | $V_I = V_{CC} - 2.1V$              |  |
| I <sub>OLD</sub> | Minimum Dynamic                             | 5.5             |                         |       | 75                                            | mA    | V <sub>OLD</sub> = 1.65V Max       |  |
| I <sub>OHD</sub> | Output Current (Note 9)                     | 5.5             |                         |       | -75                                           | mA    | V <sub>OHD</sub> = 3.85V Min       |  |
| I <sub>CC</sub>  | Maximum Quiescent Supply Current            | 5.5             |                         | 8.0   | 80.0                                          | μΑ    | $V_{IN} = V_{CC}$ or GND           |  |
| V <sub>OLP</sub> | Quiet Output                                | 5.0             | 1.1                     | 1.5   |                                               | V     | Figures 1, 2                       |  |
| VOLP             | Maximum Dynamic V <sub>OL</sub>             | 3.0             | 1                       | 1.5   |                                               | ·     | (Note 10)(Note 11)                 |  |
| V <sub>OLV</sub> | Quiet Output                                | 5.0             | -0.6                    | -1.2  |                                               | V     | Figures 1, 2                       |  |
| V OLV            | Minimum Dynamic V <sub>OL</sub>             | 3.0             | -0.0                    | -1.2  |                                               | v     | (Note 10)(Note 11)                 |  |
| V <sub>IHD</sub> | Minimum HIGH Level Dynamic<br>Input Voltage | 5.0             | 1.9                     | 2.2   |                                               | V     | (Note 10)(Note 12)                 |  |
| V <sub>ILD</sub> | Maximum LOW Level Dynamic<br>Input Voltage  | 5.0             | 1.2                     | 0.8   |                                               | V     | (Note 10)(Note 12)                 |  |

Note 8: Maximum of 8 outputs loaded; thresholds on input associated with output under test.

Note 9: Maximum test duration 2.0 ms, one output loaded at a time.

Note 10: DIP package

Note 11: Max number of outputs defined as (n). (n-1) Data Inputs are driven 0V to 3V, one output @ GND.

Note 12: Max number of Data Inputs (n) switching. (n-1) Inputs switching 0V to 3V (ACTQ). Input-under-test switching: 3V to threshold (V<sub>ILD</sub>), 0V to threshold ( $V_{IHD}$ ), f =1 MHz.



|                  |                                                                      | V <sub>CC</sub> |     | T <sub>A</sub> = +25°C |      | T <sub>A</sub> = -40° | C to +85°C |       |
|------------------|----------------------------------------------------------------------|-----------------|-----|------------------------|------|-----------------------|------------|-------|
| Symbol           | Parameter                                                            | (V)             |     | $C_L = 50 \ pF$        |      | C <sub>L</sub> =      | 50 pF      | Units |
|                  |                                                                      | (Note 13)       | Min | Тур                    | Max  | Min                   | Max        |       |
| t <sub>PLH</sub> | Propagation Delay                                                    | 3.3             | 1.5 | 8.0                    | 11.0 | 1.5                   | 11.5       |       |
| t <sub>PHL</sub> | Transparent Mode                                                     | 5.0             | 1.5 | 5.0                    | 7.0  | 1.5                   | 7.5        | ns    |
|                  | A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub> |                 |     |                        |      |                       |            |       |
| t <sub>PLH</sub> | Propagation Delay                                                    | 3.3             | 1.5 | 9.0                    | 12.5 | 1.5                   | 13.0       | ns    |
| t <sub>PHL</sub> | LEBA, LEAB to A <sub>n</sub> , B <sub>n</sub>                        | 5.0             | 1.5 | 6.0                    | 8.0  | 1.5                   | 8.5        |       |
| t <sub>PZH</sub> | Output Enable Time                                                   |                 |     |                        |      |                       |            |       |
| t <sub>PZL</sub> | OEBA or OEAB to A <sub>n</sub> or B <sub>n</sub>                     | 3.3             | 1.5 | 10.5                   | 15.0 | 1.5                   | 15.5       | ns    |
|                  | CEBA or CEAB to A <sub>n</sub> or B <sub>n</sub>                     | 5.0             | 1.5 | 7.0                    | 9.5  | 1.5                   | 10.0       |       |
| t <sub>PHZ</sub> | Output Disable Time                                                  |                 |     |                        |      |                       |            |       |
| t <sub>PLZ</sub> | OEBA or OEAB to A <sub>n</sub> or B <sub>n</sub>                     | 3.3             | 1.0 | 8.0                    | 11.0 | 1.0                   | 11.5       | ns    |
|                  | CEBA or CEAB to A <sub>n</sub> or B <sub>n</sub>                     | 5.0             | 1.0 | 5.0                    | 7.0  | 1.0                   | 7.5        |       |
| toshl            | Output to Output                                                     | 3.3             |     | 1.0                    | 1.5  |                       | 1.5        |       |
| toslh            | Skew (Note 14)                                                       | 5.0             |     | 0.5                    | 1.0  |                       | 1.0        | ns    |

Note 13: Voltage Range 5.0 is 5.0V ± 0.5V

Voltage Range 3.3 is 3.3V  $\pm$  0.3V

Note 14: Skew is defined as the absolute value of the difference between the actual propagation delay for any two outputs within the same packaged device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. Not tested.

#### **AC Operating Requirements for AC**

| Symbol         | Parameter                                        | V <sub>CC</sub> (V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |       | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $C_L = 50 \text{ pF}$ | Units |
|----------------|--------------------------------------------------|---------------------|--------------------------------------------------|-------|---------------------------------------------------------------------------|-------|
|                |                                                  | (Note 15)           | Тур                                              | Guara | inteed Minimum                                                            |       |
| t <sub>S</sub> | Setup Time, HIGH or LOW                          | 3.3                 |                                                  | 3.0   | 3.0                                                                       | ns    |
|                | A <sub>n</sub> or B <sub>n</sub> to LEBA or LEAB | 5.0                 |                                                  |       |                                                                           |       |
| t <sub>H</sub> | Hold Time, HIGH or LOW                           | 3.3                 |                                                  | 1.5   | 1.5                                                                       | ns    |
|                | A <sub>n</sub> or B <sub>n</sub> to LEBA or LEAB | 5.0                 |                                                  |       |                                                                           |       |
| t <sub>W</sub> | Latch Enable                                     | 3.3                 |                                                  | 4.0   | 4.0                                                                       | ns    |
|                | Pulse Width, LOW                                 | 5.0                 |                                                  |       |                                                                           |       |

Note 15: Voltage Range 5.0 is 5.0V ± 0.5V Voltage Range 3.3 is 3.0V ± 0.3V

### Distributor of Fairchild Semiconductor: Excellent Integrated System Limited

# 74ACQ543• 74ACTQ543

#### **AC Electrical Characteristics for ACTQ**

|                   |                                                                      | V <sub>CC</sub> |                        | $T_A = +25^{\circ}C$ |      | T <sub>A</sub> = -40° | C to +85°C |       |
|-------------------|----------------------------------------------------------------------|-----------------|------------------------|----------------------|------|-----------------------|------------|-------|
| Symbol            | Parameter                                                            | (V)             | C <sub>L</sub> = 50 pF |                      |      | $C_L = 50 pF$         |            | Units |
|                   |                                                                      | (Note 16)       | Min                    | Тур                  | Max  | Min                   | Max        |       |
| t <sub>PLH</sub>  | Propagation Delay                                                    |                 |                        |                      |      |                       |            |       |
| t <sub>PHL</sub>  | Transparent Mode                                                     | 5.0             | 1.5                    | 5.5                  | 7.5  | 1.5                   | 8.0        | ns    |
|                   | A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub> |                 |                        |                      |      |                       |            |       |
| t <sub>PLH</sub>  | Propagation Delay                                                    |                 |                        |                      |      |                       |            |       |
| t <sub>PHL</sub>  | LEBA, LEAB                                                           | 5.0             | 1.5                    | 6.5                  | 8.5  | 1.5                   | 9.0        | ns    |
|                   | to A <sub>n</sub> , B <sub>n</sub>                                   |                 |                        |                      |      |                       |            |       |
| t <sub>PZH</sub>  | Output Enable Time                                                   |                 |                        |                      |      |                       |            |       |
| t <sub>PZL</sub>  | OEBA or OEAB to A <sub>n</sub> or B <sub>n</sub>                     | 5.0             | 1.5                    | 8.0                  | 10.0 | 1.5                   | 10.5       | ns    |
|                   | CEBA or CEAB to A <sub>n</sub> or B <sub>n</sub>                     |                 |                        |                      |      |                       |            |       |
| t <sub>PHZ</sub>  | Output Disable Time                                                  |                 |                        |                      |      |                       |            |       |
| t <sub>PLZ</sub>  | OEBA or OEAB to A <sub>n</sub> or B <sub>n</sub>                     | 5.0             | 1.0                    | 5.5                  | 7.5  | 1.0                   | 8.0        | ns    |
|                   | CEBA or CEAB to An or Bn                                             |                 |                        |                      |      |                       |            |       |
| t <sub>OSHL</sub> | Output to Output                                                     | 5.0             |                        | 0.5                  | 1.0  |                       | 1.0        | ns    |
| t <sub>OSLH</sub> | Skew (Note 17)                                                       | 3.0             |                        | 0.5                  | 1.0  |                       | 1.0        | 115   |

Note 16: Voltage Range 5.0 is  $5.0V \pm 0.5V$ 

Note 17: Skew is defined as the absolute value of the difference between the actual propagation delay for any two outputs within the same packaged device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. Not tested.

#### **AC Operating Requirements for ACTQ**

| Symbol         | Parameter (V)                                                            |           | T <sub>A</sub> = - | +25°C<br>50 pF | $T_A = -40$ °C to +85°C<br>$C_L = 50$ pF | Units |
|----------------|--------------------------------------------------------------------------|-----------|--------------------|----------------|------------------------------------------|-------|
|                |                                                                          | (Note 18) | Тур                | Gua            | ranteed Minimum                          |       |
| t <sub>S</sub> | Setup Time, HIGH or LOW A <sub>n</sub> or B <sub>n</sub> to LEBA or LEAB | 5.0       |                    | 3.0            | 3.0                                      | ns    |
| t <sub>S</sub> | Hold Time, HIGH or LOW A <sub>n</sub> or B <sub>n</sub> to LEBA or LEAB  | 5.0       |                    | 1.5            | 1.5                                      | ns    |
| t <sub>W</sub> | Latch Enable<br>Pulse Width, LOW                                         | 5.0       |                    | 4.0            | 4.0                                      | ns    |

Note 18: Voltage Range 5.0 is  $5.0V \pm 0.5V$ 

#### Capacitance

| Symbol          | Parameter                     | Тур  | Units | Conditions             |
|-----------------|-------------------------------|------|-------|------------------------|
| C <sub>IN</sub> | Input Capacitance             | 4.5  | pF    | V <sub>CC</sub> = OPEN |
| C <sub>PD</sub> | Power Dissipation Capacitance | 70.0 | pF    | V <sub>CC</sub> = 5.0V |



#### **FACT Noise Characteristics**

The setup of a noise characteristics measurement is critical to the accuracy and repeatability of the tests. The following is a brief description of the setup used to measure the noise characteristics of FACT.

#### Equipment:

Hewlett Packard Model 8180A Word Generator

PC-163A Test Fixture

Tektronics Model 7854 Oscilloscope

#### Procedure:

- 1. Verify Test Fixture Loading: Standard Load 50 pF,  $500\Omega$ .
- 2. Deskew the HFS generator so that no two channels have greater than 150 ps skew between them. This requires that the oscilloscope be deskewed first. It is important to deskew the HFS generator channels before testing. This will ensure that the outputs switch simultaneously.
- Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the correct voltage.
- Set the HFS generator to toggle all but one output at a frequency of 1 MHz. Greater frequencies will increase DUT heating and effect the results of the measure-
- Set the HFS generator input levels at 0V LOW and 3V HIGH for ACT devices and 0V LOW and 5V HIGH for AC devices. Verify levels with an oscilloscope.



FIGURE 1. Quiet Output Noise Voltage Waveforms

Note 19:  $V_{OHV}$  and  $V_{OLP}$  are measured with respect to ground reference Note 20: Input pulses have the following characteristics: f = 1 MHz.  $t_r = 3 \text{ ns}, \, t_f = 3 \text{ ns}, \, \text{skew} < 150 \text{ ps}.$ 

#### V<sub>OLP</sub>/V<sub>OLV</sub> and V<sub>OHP</sub>/V<sub>OHV</sub>:

- · Determine the quiet output pin that demonstrates the greatest noise levels. The worst case pin will usually be the furthest from the ground pin. Monitor the output voltages using a  $50\Omega$  coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
- Measure  $V_{\mbox{\scriptsize OLP}}$  and  $V_{\mbox{\scriptsize OLV}}$  on the quiet output during the worst case transition for active and enable. Measure  $V_{\mbox{\scriptsize OHP}}$  and  $V_{\mbox{\scriptsize OHV}}$  on the quiet output during the worst case active and enable transition.
- Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.

#### V<sub>ILD</sub> and V<sub>IHD</sub>:

- Monitor one of the switching outputs using a  $50\Omega$  coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
- First increase the input LOW voltage level,  $\mathbf{V}_{\mathrm{IL}},$  until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds  $V_{\text{IL}}$  limits, or on output HIGH levels that exceed  $\mathbf{V}_{\mathrm{IH}}$  limits. The input LOW voltage level at which oscillation occurs is defined as V<sub>ILD</sub>.
- Next decrease the input HIGH voltage level,  $V_{IH}$ , until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed  $V_{\mbox{\scriptsize IH}}$  limits. The input HIGH voltage level at which oscillation occurs is defined as V<sub>IHD</sub>
- Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability on the measurements.



FIGURE 2. Simultaneous Switching Test Circuit

Contact us: sales@integrated-circuit.com Website: www.integrated-circuit.com





24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N24C

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com